/kernel/linux/linux-5.10/sound/soc/sh/rcar/ |
D | gen.c | 52 RSND_REG_SET(id, offset, 0, #id) 68 return 0; in rsnd_is_accessible_reg() 90 return 0; in rsnd_mod_read() 164 memset(®c, 0, sizeof(regc)); in _rsnd_gen_regmap_init() 189 for (i = 0; i < conf_size; i++) { in _rsnd_gen_regmap_init() 193 regf.lsb = 0; in _rsnd_gen_regmap_init() 206 return 0; in _rsnd_gen_regmap_init() 215 RSND_GEN_S_REG(SSI_MODE0, 0x800), in rsnd_gen2_probe() 216 RSND_GEN_S_REG(SSI_MODE1, 0x804), in rsnd_gen2_probe() 217 RSND_GEN_S_REG(SSI_MODE2, 0x808), in rsnd_gen2_probe() [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/radeon/ |
D | rv770.c | 53 unsigned fb_div = 0, vclk_div = 0, dclk_div = 0; in rv770_set_uvd_clocks() 68 return 0; in rv770_set_uvd_clocks() 72 43663, 0x03FFFFFE, 1, 30, ~0, in rv770_set_uvd_clocks() 81 /* set UPLL_FB_DIV to 0x50000 */ in rv770_set_uvd_clocks() 82 WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK); in rv770_set_uvd_clocks() 85 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~(UPLL_RESET_MASK | UPLL_SLEEP_MASK)); in rv770_set_uvd_clocks() 87 /* assert BYPASS EN and FB_DIV[0] <- ??? why? */ in rv770_set_uvd_clocks() 114 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK); in rv770_set_uvd_clocks() 118 /* deassert BYPASS EN and FB_DIV[0] <- ??? why? */ in rv770_set_uvd_clocks() 119 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK); in rv770_set_uvd_clocks() [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/msm/adreno/ |
D | a6xx_gpu_state.h | 13 0x8000, 0x8006, 0x8010, 0x8092, 0x8094, 0x809d, 0x80a0, 0x80a6, 14 0x80af, 0x80f1, 0x8100, 0x8107, 0x8109, 0x8109, 0x8110, 0x8110, 15 0x8400, 0x840b, 19 0x8800, 0x8806, 0x8809, 0x8811, 0x8818, 0x881e, 0x8820, 0x8865, 20 0x8870, 0x8879, 0x8880, 0x8889, 0x8890, 0x8891, 0x8898, 0x8898, 21 0x88c0, 0x88c1, 0x88d0, 0x88e3, 0x8900, 0x890c, 0x890f, 0x891a, 22 0x8c00, 0x8c01, 0x8c08, 0x8c10, 0x8c17, 0x8c1f, 0x8c26, 0x8c33, 26 0x88f0, 0x88f3, 0x890d, 0x890e, 0x8927, 0x8928, 0x8bf0, 0x8bf1, 27 0x8c02, 0x8c07, 0x8c11, 0x8c16, 0x8c20, 0x8c25, 31 0x9200, 0x9216, 0x9218, 0x9236, 0x9300, 0x9306, [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/net/ |
D | mscc-ocelot.txt | 18 - "portX" with X from 0 to the number of last port index available on that 31 - #size-cells: Must be 0 46 reg = <0x1010000 0x10000>, 47 <0x1030000 0x10000>, 48 <0x1080000 0x100>, 49 <0x10e0000 0x10000>, 50 <0x11e0000 0x100>, 51 <0x11f0000 0x100>, 52 <0x1200000 0x100>, 53 <0x1210000 0x100>, [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/intel/igbvf/ |
D | regs.h | 7 #define E1000_CTRL 0x00000 /* Device Control - RW */ 8 #define E1000_STATUS 0x00008 /* Device Status - RO */ 9 #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 10 #define E1000_EICR 0x01580 /* Ext. Interrupt Cause Read - R/clr */ 11 #define E1000_EITR(_n) (0x01680 + (0x4 * (_n))) 12 #define E1000_EICS 0x01520 /* Ext. Interrupt Cause Set - W0 */ 13 #define E1000_EIMS 0x01524 /* Ext. Interrupt Mask Set/Read - RW */ 14 #define E1000_EIMC 0x01528 /* Ext. Interrupt Mask Clear - WO */ 15 #define E1000_EIAC 0x0152C /* Ext. Interrupt Auto Clear - RW */ 16 #define E1000_EIAM 0x01530 /* Ext. Interrupt Ack Auto Clear Mask - RW */ [all …]
|
/kernel/linux/linux-5.10/drivers/memory/tegra/ |
D | tegra20.c | 12 .id = 0x00, 15 .id = 0x01, 18 .id = 0x02, 21 .id = 0x03, 24 .id = 0x04, 27 .id = 0x05, 30 .id = 0x06, 33 .id = 0x07, 36 .id = 0x08, 39 .id = 0x09, [all …]
|
/kernel/linux/linux-5.10/arch/powerpc/boot/dts/ |
D | mpc5121.dtsi | 26 #size-cells = <0>; 28 PowerPC,5121@0 { 30 reg = <0>; 31 d-cache-line-size = <0x20>; /* 32 bytes */ 32 i-cache-line-size = <0x20>; /* 32 bytes */ 33 d-cache-size = <0x8000>; /* L1, 32K */ 34 i-cache-size = <0x8000>; /* L1, 32K */ 43 reg = <0x00000000 0x10000000>; /* 256MB at 0 */ 48 reg = <0x20000000 0x4000>; 49 interrupts = <66 0x8>; [all …]
|
/kernel/linux/linux-5.10/arch/mips/boot/dts/mscc/ |
D | ocelot.dtsi | 11 #size-cells = <0>; 13 cpu@0 { 17 reg = <0>; 26 #address-cells = <0>; 34 #clock-cells = <0>; 40 #clock-cells = <0>; 50 ranges = <0 0x70000000 0x2000000>; 54 cpu_ctrl: syscon@0 { 56 reg = <0x0 0x2c>; 61 reg = <0x70 0x70>; [all …]
|
/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | exynos5.dtsi | 40 reg = <0x10000000 0x100>; 45 reg = <0x12250000 0x14>; 53 reg = <0x10440000 0x1000>; 54 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 92 reg = <0x10481000 0x1000>, 93 <0x10482000 0x2000>, 94 <0x10484000 0x2000>, 95 <0x10486000 0x2000>; 102 reg = <0x10050000 0x5000>; 107 reg = <0x12C00000 0x100>; [all …]
|
D | tango4-common.dtsi | 9 #define CPU_CLK 0 24 #clock-cells = <0>; 29 ranges = <0x00000000 0x20000000 0x2000>; 33 scu@0 { 35 reg = <0x0 0x100>; 40 reg = <0x600 0x10>; 50 reg = <0x1000 0x1000>, <0x100 0x100>; 56 reg = <0x20100000 0x1000>; 71 #clock-cells = <0>; 76 reg = <0x10000 0x100>; [all …]
|
/kernel/linux/linux-5.10/arch/mips/include/asm/mach-ralink/ |
D | rt3883.h | 13 #define RT3883_SDRAM_BASE 0x00000000 14 #define RT3883_SYSC_BASE 0x10000000 15 #define RT3883_TIMER_BASE 0x10000100 16 #define RT3883_INTC_BASE 0x10000200 17 #define RT3883_MEMC_BASE 0x10000300 18 #define RT3883_UART0_BASE 0x10000500 19 #define RT3883_PIO_BASE 0x10000600 20 #define RT3883_FSCC_BASE 0x10000700 21 #define RT3883_NANDC_BASE 0x10000810 22 #define RT3883_I2C_BASE 0x10000900 [all …]
|
/kernel/linux/linux-5.10/sound/pci/oxygen/ |
D | wm8776.h | 14 #define WM8776_HPLVOL 0x00 15 #define WM8776_HPRVOL 0x01 16 #define WM8776_HPMASTER 0x02 17 #define WM8776_DACLVOL 0x03 18 #define WM8776_DACRVOL 0x04 19 #define WM8776_DACMASTER 0x05 20 #define WM8776_PHASESWAP 0x06 21 #define WM8776_DACCTRL1 0x07 22 #define WM8776_DACMUTE 0x08 23 #define WM8776_DACCTRL2 0x09 [all …]
|
/kernel/linux/linux-5.10/sound/soc/codecs/ |
D | wm8770.c | 37 { 0, 0x7f }, 38 { 1, 0x7f }, 39 { 2, 0x7f }, 40 { 3, 0x7f }, 41 { 4, 0x7f }, 42 { 5, 0x7f }, 43 { 6, 0x7f }, 44 { 7, 0x7f }, 45 { 8, 0x7f }, 46 { 9, 0xff }, [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/intel/ |
D | socfpga_agilex.dtsi | 21 service_reserved: svcbuffer@0 { 23 reg = <0x0 0x0 0x0 0x2000000>; 24 alignment = <0x1000>; 31 #size-cells = <0>; 33 cpu0: cpu@0 { 37 reg = <0x0>; 44 reg = <0x1>; 51 reg = <0x2>; 58 reg = <0x3>; 64 interrupts = <0 170 4>, [all …]
|
/kernel/linux/linux-5.10/drivers/media/platform/qcom/camss/ |
D | camss-csiphy-3ph-1-0.c | 3 * camss-csiphy-3ph-1-0.c 5 * Qualcomm MSM Camera Subsystem - CSIPHY Module 3phase v1.0 17 #define CSIPHY_3PH_LNn_CFG1(n) (0x000 + 0x100 * (n)) 19 #define CSIPHY_3PH_LNn_CFG2(n) (0x004 + 0x100 * (n)) 21 #define CSIPHY_3PH_LNn_CFG3(n) (0x008 + 0x100 * (n)) 22 #define CSIPHY_3PH_LNn_CFG4(n) (0x00c + 0x100 * (n)) 23 #define CSIPHY_3PH_LNn_CFG4_T_HS_CLK_MISS 0xa4 24 #define CSIPHY_3PH_LNn_CFG5(n) (0x010 + 0x100 * (n)) 25 #define CSIPHY_3PH_LNn_CFG5_T_HS_DTERM 0x02 26 #define CSIPHY_3PH_LNn_CFG5_HS_REC_EQ_FQ_INT 0x50 [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/dce/ |
D | dce_8_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
D | dce_11_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
D | dce_11_2_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
D | dce_10_0_sh_mask.h | 27 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON_MASK 0x1 28 #define PIPE0_PG_CONFIG__PIPE0_POWER_FORCEON__SHIFT 0x0 29 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE_MASK 0x1 30 #define PIPE0_PG_ENABLE__PIPE0_POWER_GATE__SHIFT 0x0 31 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA_MASK 0xffffff 32 #define PIPE0_PG_STATUS__PIPE0_PGFSM_READ_DATA__SHIFT 0x0 33 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS_MASK 0x3000000 34 #define PIPE0_PG_STATUS__PIPE0_DEBUG_PWR_STATUS__SHIFT 0x18 35 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE_MASK 0x10000000 36 #define PIPE0_PG_STATUS__PIPE0_DESIRED_PWR_STATE__SHIFT 0x1c [all …]
|
/kernel/linux/linux-5.10/include/linux/mfd/syscon/ |
D | atmel-matrix.h | 11 #define AT91SAM9260_MATRIX_MCFG 0x00 12 #define AT91SAM9260_MATRIX_SCFG 0x40 13 #define AT91SAM9260_MATRIX_PRS 0x80 14 #define AT91SAM9260_MATRIX_MRCR 0x100 15 #define AT91SAM9260_MATRIX_EBICSA 0x11c 17 #define AT91SAM9261_MATRIX_MRCR 0x0 18 #define AT91SAM9261_MATRIX_SCFG 0x4 19 #define AT91SAM9261_MATRIX_TCR 0x24 20 #define AT91SAM9261_MATRIX_EBICSA 0x30 21 #define AT91SAM9261_MATRIX_USBPUCR 0x34 [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/ti/ |
D | k3-j7200-main.dtsi | 11 reg = <0x00 0x70000000 0x00 0x100000>; 14 ranges = <0x00 0x00 0x70000000 0x100000>; 16 atf-sram@0 { 17 reg = <0x00 0x20000>; 23 reg = <0x00 0x00100000 0x00 0x1c000>; 26 ranges = <0x00 0x00 0x00100000 0x1c000>; 31 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 32 <0x4088 0x3>, <0x408c 0x3>; /* SERDES0 lane2/3 select */ 38 mux-reg-masks = <0x4000 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */ 49 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ [all …]
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/altera/ |
D | socfpga_stratix10.dtsi | 21 service_reserved: svcbuffer@0 { 23 reg = <0x0 0x0 0x0 0x1000000>; 24 alignment = <0x1000>; 31 #size-cells = <0>; 33 cpu0: cpu@0 { 37 reg = <0x0>; 44 reg = <0x1>; 51 reg = <0x2>; 58 reg = <0x3>; 64 interrupts = <0 170 4>, [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/media/ |
D | nvidia,tegra-vde.txt | 44 reg = <0x6001a000 0x1000 /* Syntax Engine */ 45 0x6001b000 0x1000 /* Video Bitstream Engine */ 46 0x6001c000 0x100 /* Macroblock Engine */ 47 0x6001c200 0x100 /* Post-processing Engine */ 48 0x6001c400 0x100 /* Motion Compensation Engine */ 49 0x6001c600 0x100 /* Transform Engine */ 50 0x6001c800 0x100 /* Pixel prediction block */ 51 0x6001ca00 0x100 /* Video DMA */ 52 0x6001d800 0x300 /* Video frame controls */>;
|
/kernel/linux/linux-5.10/arch/mips/boot/dts/ralink/ |
D | mt7628a.dtsi | 10 #size-cells = <0>; 12 cpu@0 { 15 reg = <0>; 25 #address-cells = <0>; 33 reg = <0x10000000 0x200000>; 34 ranges = <0x0 0x10000000 0x1FFFFF>; 39 sysc: system-controller@0 { 41 reg = <0x0 0x60>; 46 reg = <0x60 0x8>; 48 #size-cells = <0>; [all …]
|
/kernel/linux/linux-5.10/arch/arm/mach-cns3xxx/ |
D | cns3xxx.h | 12 #define CNS3XXX_FLASH_BASE 0x10000000 /* Flash/SRAM Memory Bank 0 */ 15 #define CNS3XXX_DDR2SDRAM_BASE 0x20000000 /* DDR2 SDRAM Memory */ 17 #define CNS3XXX_SPI_FLASH_BASE 0x60000000 /* SPI Serial Flash Memory */ 19 #define CNS3XXX_SWITCH_BASE 0x70000000 /* Switch and HNAT Control */ 21 #define CNS3XXX_PPE_BASE 0x70001000 /* HANT */ 23 #define CNS3XXX_EMBEDDED_SRAM_BASE 0x70002000 /* HANT Embedded SRAM */ 25 #define CNS3XXX_SSP_BASE 0x71000000 /* Synchronous Serial Port - SPI/PCM/I2C */ 27 #define CNS3XXX_DMC_BASE 0x72000000 /* DMC Control (DDR2 SDRAM) */ 29 #define CNS3XXX_SMC_BASE 0x73000000 /* SMC Control */ 31 #define SMC_MEMC_STATUS_OFFSET 0x000 [all …]
|