/kernel/linux/linux-5.10/include/linux/mfd/wm8350/ |
D | core.h | 27 #define WM8350_RESET_ID 0x00 28 #define WM8350_ID 0x01 29 #define WM8350_REVISION 0x02 30 #define WM8350_SYSTEM_CONTROL_1 0x03 31 #define WM8350_SYSTEM_CONTROL_2 0x04 32 #define WM8350_SYSTEM_HIBERNATE 0x05 33 #define WM8350_INTERFACE_CONTROL 0x06 34 #define WM8350_POWER_MGMT_1 0x08 35 #define WM8350_POWER_MGMT_2 0x09 36 #define WM8350_POWER_MGMT_3 0x0A [all …]
|
D | gpio.h | 16 #define WM8350_GPIO_DEBOUNCE 0x80 17 #define WM8350_GPIO_PIN_PULL_UP_CONTROL 0x81 18 #define WM8350_GPIO_PULL_DOWN_CONTROL 0x82 19 #define WM8350_GPIO_INT_MODE 0x83 20 #define WM8350_GPIO_CONTROL 0x85 21 #define WM8350_GPIO_CONFIGURATION_I_O 0x86 22 #define WM8350_GPIO_PIN_POLARITY_TYPE 0x87 23 #define WM8350_GPIO_FUNCTION_SELECT_1 0x8C 24 #define WM8350_GPIO_FUNCTION_SELECT_2 0x8D 25 #define WM8350_GPIO_FUNCTION_SELECT_3 0x8E [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/cirrus/ |
D | cs89x0.h | 18 #define PP_ChipID 0x0000 /* offset 0h -> Corp -ID */ 22 #define PP_ISAIOB 0x0020 /* IO base address */ 23 #define PP_CS8900_ISAINT 0x0022 /* ISA interrupt select */ 24 #define PP_CS8920_ISAINT 0x0370 /* ISA interrupt select */ 25 #define PP_CS8900_ISADMA 0x0024 /* ISA Rec DMA channel */ 26 #define PP_CS8920_ISADMA 0x0374 /* ISA Rec DMA channel */ 27 #define PP_ISASOF 0x0026 /* ISA DMA offset */ 28 #define PP_DmaFrameCnt 0x0028 /* ISA DMA Frame count */ 29 #define PP_DmaByteCnt 0x002A /* ISA DMA Byte count */ 30 #define PP_CS8900_ISAMemB 0x002C /* Memory base */ [all …]
|
/kernel/linux/linux-5.10/drivers/clk/samsung/ |
D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
/kernel/linux/linux-5.10/drivers/media/usb/gspca/gl860/ |
D | gl860-mi1320.c | 11 {0xba00, 0x00f0}, {0xba00, 0x00f1}, {0xba51, 0x0066}, {0xba02, 0x00f1}, 12 {0xba05, 0x0067}, {0xba05, 0x00f1}, {0xbaa0, 0x0065}, {0xba00, 0x00f1}, 13 {0xffff, 0xffff}, 14 {0xba00, 0x00f0}, {0xba02, 0x00f1}, {0xbafa, 0x0028}, {0xba02, 0x00f1}, 15 {0xba00, 0x00f0}, {0xba01, 0x00f1}, {0xbaf0, 0x0006}, {0xba0e, 0x00f1}, 16 {0xba70, 0x0006}, {0xba0e, 0x00f1}, 17 {0xffff, 0xffff}, 18 {0xba74, 0x0006}, {0xba0e, 0x00f1}, 19 {0xffff, 0xffff}, 20 {0x0061, 0x0000}, {0x0068, 0x000d}, [all …]
|
D | gl860-ov9655.c | 12 {0x0000, 0x0000}, {0x0010, 0x0010}, {0x0008, 0x00c0}, {0x0001, 0x00c1}, 13 {0x0001, 0x00c2}, {0x0020, 0x0006}, {0x006a, 0x000d}, 15 {0x0040, 0x0000}, 19 {0x0041, 0x0000}, {0x006a, 0x0007}, {0x0063, 0x0006}, {0x006a, 0x000d}, 20 {0x0000, 0x00c0}, {0x0010, 0x0010}, {0x0001, 0x00c1}, {0x0041, 0x00c2}, 21 {0x0004, 0x00d8}, {0x0012, 0x0004}, {0x0000, 0x0058}, {0x0040, 0x0000}, 22 {0x00f3, 0x0006}, {0x0058, 0x0000}, {0x0048, 0x0000}, {0x0061, 0x0000}, 93 static u8 c04[] = {0x04}; 104 {0x6032, 0x00ff}, {0x6032, 0x00ff}, {0x6032, 0x00ff}, {0x603c, 0x00ff}, 105 {0x6003, 0x00ff}, {0x6032, 0x00ff}, {0x6032, 0x00ff}, {0x6001, 0x00ff}, [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/amd/ |
D | am79c961a.h | 9 /* use 0 for production, 1 for verification, >2 for debug. debug flags: */ 15 #define NET_DEBUG 0 18 #define NET_UID 0 19 #define NET_RDP 0x10 20 #define NET_RAP 0x12 21 #define NET_RESET 0x14 22 #define NET_IDP 0x16 27 #define CSR0 0 28 #define CSR0_INIT 0x0001 29 #define CSR0_STRT 0x0002 [all …]
|
/kernel/linux/linux-5.10/sound/pci/oxygen/ |
D | cm9780.h | 5 #define CM9780_JACK 0x62 6 #define CM9780_MIXER 0x64 7 #define CM9780_GPIO_SETUP 0x70 8 #define CM9780_GPIO_STATUS 0x72 11 #define CM9780_RSOE 0x0001 12 #define CM9780_CBOE 0x0002 13 #define CM9780_SSOE 0x0004 14 #define CM9780_FROE 0x0008 15 #define CM9780_HP2FMICOE 0x0010 16 #define CM9780_CB2MICOE 0x0020 [all …]
|
/kernel/linux/linux-5.10/arch/sh/include/asm/ |
D | smc37c93x.h | 14 #define FDC_PRIMARY_BASE 0x3f0 15 #define IDE1_PRIMARY_BASE 0x1f0 16 #define IDE1_SECONDARY_BASE 0x170 17 #define PARPORT_PRIMARY_BASE 0x378 18 #define COM1_PRIMARY_BASE 0x2f8 19 #define COM2_PRIMARY_BASE 0x3f8 20 #define RTC_PRIMARY_BASE 0x070 21 #define KBC_PRIMARY_BASE 0x060 22 #define AUXIO_PRIMARY_BASE 0x000 /* XXX */ 25 #define LDN_FDC 0 [all …]
|
/kernel/linux/linux-5.10/include/linux/mfd/wm831x/ |
D | irq.h | 14 #define WM831X_IRQ_TEMP_THW 0 75 * R16400 (0x4010) - System Interrupts 77 #define WM831X_PS_INT 0x8000 /* PS_INT */ 78 #define WM831X_PS_INT_MASK 0x8000 /* PS_INT */ 81 #define WM831X_TEMP_INT 0x4000 /* TEMP_INT */ 82 #define WM831X_TEMP_INT_MASK 0x4000 /* TEMP_INT */ 85 #define WM831X_GP_INT 0x2000 /* GP_INT */ 86 #define WM831X_GP_INT_MASK 0x2000 /* GP_INT */ 89 #define WM831X_ON_PIN_INT 0x1000 /* ON_PIN_INT */ 90 #define WM831X_ON_PIN_INT_MASK 0x1000 /* ON_PIN_INT */ [all …]
|
D | pmu.h | 14 * R16387 (0x4003) - Power State 16 #define WM831X_CHIP_ON 0x8000 /* CHIP_ON */ 17 #define WM831X_CHIP_ON_MASK 0x8000 /* CHIP_ON */ 20 #define WM831X_CHIP_SLP 0x4000 /* CHIP_SLP */ 21 #define WM831X_CHIP_SLP_MASK 0x4000 /* CHIP_SLP */ 24 #define WM831X_REF_LP 0x1000 /* REF_LP */ 25 #define WM831X_REF_LP_MASK 0x1000 /* REF_LP */ 28 #define WM831X_PWRSTATE_DLY_MASK 0x0C00 /* PWRSTATE_DLY - [11:10] */ 31 #define WM831X_SWRST_DLY 0x0200 /* SWRST_DLY */ 32 #define WM831X_SWRST_DLY_MASK 0x0200 /* SWRST_DLY */ [all …]
|
/kernel/linux/patches/linux-4.19/prebuilts/usr/include/linux/ |
D | mii.h | 10 #define MII_BMCR 0x00 11 #define MII_BMSR 0x01 12 #define MII_PHYSID1 0x02 13 #define MII_PHYSID2 0x03 14 #define MII_ADVERTISE 0x04 15 #define MII_LPA 0x05 16 #define MII_EXPANSION 0x06 17 #define MII_CTRL1000 0x09 18 #define MII_STAT1000 0x0a 19 #define MII_MMD_CTRL 0x0d [all …]
|
D | mdio.h | 50 #define MDIO_PMA_LASI_RXCTRL 0x9000 51 #define MDIO_PMA_LASI_TXCTRL 0x9001 52 #define MDIO_PMA_LASI_CTRL 0x9002 53 #define MDIO_PMA_LASI_RXSTAT 0x9003 54 #define MDIO_PMA_LASI_TXSTAT 0x9004 55 #define MDIO_PMA_LASI_STAT 0x9005 57 #define MDIO_CTRL1_SPEEDSEL (MDIO_CTRL1_SPEEDSELEXT | 0x003c) 61 #define MDIO_PMA_CTRL1_LOOPBACK 0x0001 68 #define MDIO_AN_CTRL1_XNP 0x2000 69 #define MDIO_PCS_CTRL1_CLKSTOP_EN 0x400 [all …]
|
/kernel/linux/linux-5.10/drivers/net/wireless/mediatek/mt76/mt7915/ |
D | dma.c | 18 err = mt76_queue_alloc(dev, hwq, MT7915_TXQ_BAND0, n_desc, 0, in mt7915_init_tx_queues() 20 if (err < 0) in mt7915_init_tx_queues() 23 for (i = 0; i < MT_TXQ_MCU; i++) in mt7915_init_tx_queues() 26 return 0; in mt7915_init_tx_queues() 39 err = mt76_queue_alloc(dev, hwq, idx, n_desc, 0, MT_TX_RING_BASE); in mt7915_init_mcu_queue() 40 if (err < 0) in mt7915_init_mcu_queue() 45 return 0; in mt7915_init_mcu_queue() 55 type = FIELD_GET(MT_RXD0_PKT_TYPE, le32_to_cpu(rxd[0])); in mt7915_queue_rx_skb() 91 if (napi_complete_done(napi, 0)) in mt7915_poll_tx() 94 return 0; in mt7915_poll_tx() [all …]
|
/kernel/linux/patches/linux-5.10/prebuilts/usr/include/linux/ |
D | mdio.h | 67 #define MDIO_PMA_LASI_RXCTRL 0x9000 68 #define MDIO_PMA_LASI_TXCTRL 0x9001 69 #define MDIO_PMA_LASI_CTRL 0x9002 70 #define MDIO_PMA_LASI_RXSTAT 0x9003 71 #define MDIO_PMA_LASI_TXSTAT 0x9004 72 #define MDIO_PMA_LASI_STAT 0x9005 74 #define MDIO_CTRL1_SPEEDSEL (MDIO_CTRL1_SPEEDSELEXT | 0x003c) 78 #define MDIO_PMA_CTRL1_LOOPBACK 0x0001 85 #define MDIO_AN_CTRL1_XNP 0x2000 86 #define MDIO_PCS_CTRL1_CLKSTOP_EN 0x400 [all …]
|
D | mii.h | 23 #define MII_BMCR 0x00 24 #define MII_BMSR 0x01 25 #define MII_PHYSID1 0x02 26 #define MII_PHYSID2 0x03 27 #define MII_ADVERTISE 0x04 28 #define MII_LPA 0x05 29 #define MII_EXPANSION 0x06 30 #define MII_CTRL1000 0x09 31 #define MII_STAT1000 0x0a 32 #define MII_MMD_CTRL 0x0d [all …]
|
/kernel/linux/linux-5.10/drivers/media/platform/ti-vpe/ |
D | csc.c | 51 0x0400, 0x0000, 0x057D, 0x0400, 0x1EA7, 0x1D35, 52 0x0400, 0x06EF, 0x1FFE, 0x0D40, 0x0210, 0x0C88, 57 0x04A8, 0x1FFE, 0x0662, 0x04A8, 0x1E6F, 0x1CBF, 58 0x04A8, 0x0812, 0x1FFF, 0x0C84, 0x0220, 0x0BAC, 65 0x0400, 0x0000, 0x0629, 0x0400, 0x1F45, 0x1E2B, 66 0x0400, 0x0742, 0x0000, 0x0CEC, 0x0148, 0x0C60, 71 0x04A8, 0x0000, 0x072C, 0x04A8, 0x1F26, 0x1DDE, 72 0x04A8, 0x0873, 0x0000, 0x0C20, 0x0134, 0x0B7C, 81 0x0132, 0x0259, 0x0075, 0x1F50, 0x1EA5, 0x020B, 82 0x020B, 0x1E4A, 0x1FAB, 0x0000, 0x0200, 0x0200, [all …]
|
/kernel/linux/linux-5.10/include/linux/usb/ |
D | r8a66597.h | 27 #define R8A66597_PLATDATA_XTAL_12MHZ 0x01 28 #define R8A66597_PLATDATA_XTAL_24MHZ 0x02 29 #define R8A66597_PLATDATA_XTAL_48MHZ 0x03 58 #define SYSCFG0 0x00 59 #define SYSCFG1 0x02 60 #define SYSSTS0 0x04 61 #define SYSSTS1 0x06 62 #define DVSTCTR0 0x08 63 #define DVSTCTR1 0x0A 64 #define TESTMODE 0x0C [all …]
|
/kernel/linux/linux-5.10/drivers/net/phy/ |
D | vitesse.c | 15 #define MII_VSC82X4_EXT_PAGE_16E 0x10 16 #define MII_VSC82X4_EXT_PAGE_17E 0x11 17 #define MII_VSC82X4_EXT_PAGE_18E 0x12 20 #define MII_VSC8244_EXT_CON1 0x17 21 #define MII_VSC8244_EXTCON1_INIT 0x0000 22 #define MII_VSC8244_EXTCON1_TX_SKEW_MASK 0x0c00 23 #define MII_VSC8244_EXTCON1_RX_SKEW_MASK 0x0300 24 #define MII_VSC8244_EXTCON1_TX_SKEW 0x0800 25 #define MII_VSC8244_EXTCON1_RX_SKEW 0x0200 28 #define MII_VSC8244_IMASK 0x19 [all …]
|
/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | omap24xx-clocks.dtsi | 9 #clock-cells = <0>; 13 reg = <0x4>; 17 #clock-cells = <0>; 23 #clock-cells = <0>; 27 reg = <0x4>; 31 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #clock-cells = <0>; 51 #clock-cells = <0>; 57 #clock-cells = <0>; [all …]
|
/kernel/linux/linux-5.10/drivers/usb/c67x00/ |
D | c67x00.h | 23 #define HW_REV_REG 0xC004 29 #define USB_CTL_REG(x) ((x) ? 0xC0AA : 0xC08A) 31 #define LOW_SPEED_PORT(x) ((x) ? 0x0800 : 0x0400) 32 #define HOST_MODE 0x0200 33 #define PORT_RES_EN(x) ((x) ? 0x0100 : 0x0080) 34 #define SOF_EOP_EN(x) ((x) ? 0x0002 : 0x0001) 37 #define USB_STAT_REG(x) ((x) ? 0xC0B0 : 0xC090) 39 #define EP0_IRQ_FLG 0x0001 40 #define EP1_IRQ_FLG 0x0002 41 #define EP2_IRQ_FLG 0x0004 [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/ |
D | mdp_format.c | 16 0x0200, 0x0000, 0x0000, 17 0x0000, 0x0200, 0x0000, 18 0x0000, 0x0000, 0x0200 20 .pre_bias = { 0x0, 0x0, 0x0 }, 21 .post_bias = { 0x0, 0x0, 0x0 }, 22 .pre_clamp = { 0x0, 0xff, 0x0, 0xff, 0x0, 0xff }, 23 .post_clamp = { 0x0, 0xff, 0x0, 0xff, 0x0, 0xff }, 28 0x0254, 0x0000, 0x0331, 29 0x0254, 0xff37, 0xfe60, 30 0x0254, 0x0409, 0x0000 [all …]
|
/kernel/linux/linux-5.10/arch/mips/include/asm/mach-db1x00/ |
D | bcsr.h | 23 #define DB1000_BCSR_PHYS_ADDR 0x0E000000 24 #define DB1000_BCSR_HEXLED_OFS 0x01000000 26 #define DB1550_BCSR_PHYS_ADDR 0x0F000000 27 #define DB1550_BCSR_HEXLED_OFS 0x00400000 29 #define PB1550_BCSR_PHYS_ADDR 0x0F000000 30 #define PB1550_BCSR_HEXLED_OFS 0x00800000 32 #define DB1200_BCSR_PHYS_ADDR 0x19800000 33 #define DB1200_BCSR_HEXLED_OFS 0x00400000 35 #define PB1200_BCSR_PHYS_ADDR 0x0D800000 36 #define PB1200_BCSR_HEXLED_OFS 0x00400000 [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/seeq/ |
D | ether3.h | 13 /* use 0 for production, 1 for verification, >2 for debug. debug flags: */ 19 #define NET_DEBUG 0 25 #define REG_COMMAND (priv(dev)->seeq + 0x0000) 26 #define CMD_ENINTDMA 0x0001 27 #define CMD_ENINTRX 0x0002 28 #define CMD_ENINTTX 0x0004 29 #define CMD_ENINTBUFWIN 0x0008 30 #define CMD_ACKINTDMA 0x0010 31 #define CMD_ACKINTRX 0x0020 32 #define CMD_ACKINTTX 0x0040 [all …]
|
/kernel/linux/linux-5.10/drivers/tty/serial/ |
D | dz.h | 18 #define DZ_TRDY 0x8000 /* Transmitter empty */ 19 #define DZ_TIE 0x4000 /* Transmitter Interrupt Enbl */ 20 #define DZ_TLINE 0x0300 /* Transmitter Line Number */ 21 #define DZ_RDONE 0x0080 /* Receiver data ready */ 22 #define DZ_RIE 0x0040 /* Receive Interrupt Enable */ 23 #define DZ_MSE 0x0020 /* Master Scan Enable */ 24 #define DZ_CLR 0x0010 /* Master reset */ 25 #define DZ_MAINT 0x0008 /* Loop Back Mode */ 30 #define DZ_RBUF_MASK 0x00FF /* Data Mask */ 31 #define DZ_LINE_MASK 0x0300 /* Line Mask */ [all …]
|