/kernel/linux/linux-5.10/drivers/phy/ti/ |
D | phy-gmii-sel.c | 21 #define AM33XX_GMII_SEL_MODE_MII 0 26 PHY_GMII_SEL_PORT_MODE = 0, 64 int ret, rgmii_id = 0; in phy_gmii_sel_mode() 65 u32 gmii_sel_mode = 0; in phy_gmii_sel_mode() 125 return 0; in phy_gmii_sel_mode() 131 [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 0, 1), 132 [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 4, 4), 133 [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 6, 6), 136 [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 2, 3), 137 [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 5, 5), [all …]
|
/kernel/linux/linux-5.10/tools/perf/tests/ |
D | mem2node.c | 17 { .node = 0, .map = "0" }, 33 for (i = 0; i < map->nr; i++) { in get_bitmap() 51 .memory_nodes = (struct memory_node *) &nodes[0], in test__mem2node() 53 .memory_bsize = 0x100, in test__mem2node() 57 for (i = 0; i < ARRAY_SIZE(nodes); i++) { in test__mem2node() 66 T("failed: mem2node__node", 0 == mem2node__node(&map, 0x50)); in test__mem2node() 67 T("failed: mem2node__node", 1 == mem2node__node(&map, 0x100)); in test__mem2node() 68 T("failed: mem2node__node", 1 == mem2node__node(&map, 0x250)); in test__mem2node() 69 T("failed: mem2node__node", 3 == mem2node__node(&map, 0x500)); in test__mem2node() 70 T("failed: mem2node__node", 3 == mem2node__node(&map, 0x650)); in test__mem2node() [all …]
|
/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | dra72x-mmc-iodelay.dtsi | 45 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 46 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 47 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 48 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 49 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 50 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 56 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 57 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 58 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 59 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|
D | dra76x-mmc-iodelay.dtsi | 32 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 33 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 34 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 35 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 36 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 37 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 43 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_clk.clk */ 44 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_cmd.cmd */ 45 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_dat0.dat0 */ 46 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|
D | dra74x-mmc-iodelay.dtsi | 43 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 44 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 45 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 46 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 47 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 48 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 54 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 55 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 56 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 57 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|
D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
D | imx6q-pinfunc.h | 13 #define MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_SD2_DAT1__ECSPI5_SS0 0x04c 0x360 0x834 0x1 0x0 15 #define MX6QDL_PAD_SD2_DAT1__EIM_CS2_B 0x04c 0x360 0x000 0x2 0x0 16 #define MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x04c 0x360 0x7c8 0x3 0x0 17 #define MX6QDL_PAD_SD2_DAT1__KEY_COL7 0x04c 0x360 0x8f0 0x4 0x0 18 #define MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x050 0x364 0x000 0x0 0x0 20 #define MX6QDL_PAD_SD2_DAT2__ECSPI5_SS1 0x050 0x364 0x838 0x1 0x0 21 #define MX6QDL_PAD_SD2_DAT2__EIM_CS3_B 0x050 0x364 0x000 0x2 0x0 22 #define MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x050 0x364 0x7b8 0x3 0x0 [all …]
|
D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 [all …]
|
D | imx50-pinfunc.h | 13 #define MX50_PAD_KEY_COL0__KPP_COL_0 0x020 0x2cc 0x000 0x0 0x0 14 #define MX50_PAD_KEY_COL0__GPIO4_0 0x020 0x2cc 0x000 0x1 0x0 15 #define MX50_PAD_KEY_COL0__EIM_NANDF_CLE 0x020 0x2cc 0x000 0x2 0x0 16 #define MX50_PAD_KEY_COL0__CTI_TRIGIN7 0x020 0x2cc 0x000 0x6 0x0 17 #define MX50_PAD_KEY_COL0__USBPHY1_TXREADY 0x020 0x2cc 0x000 0x7 0x0 18 #define MX50_PAD_KEY_ROW0__KPP_ROW_0 0x024 0x2d0 0x000 0x0 0x0 19 #define MX50_PAD_KEY_ROW0__GPIO4_1 0x024 0x2d0 0x000 0x1 0x0 20 #define MX50_PAD_KEY_ROW0__EIM_NANDF_ALE 0x024 0x2d0 0x000 0x2 0x0 21 #define MX50_PAD_KEY_ROW0__CTI_TRIGIN_ACK7 0x024 0x2d0 0x000 0x6 0x0 22 #define MX50_PAD_KEY_ROW0__USBPHY1_RXVALID 0x024 0x2d0 0x000 0x7 0x0 [all …]
|
D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/phy/ |
D | ti,phy-gmii-sel.yaml | 102 reg = <0x650 0x4>;
|
/kernel/linux/linux-5.10/drivers/nvmem/ |
D | vf610-ocotp.c | 23 #define OCOTP_CTRL_REG 0x00 24 #define OCOTP_CTRL_SET 0x04 25 #define OCOTP_CTRL_CLR 0x08 26 #define OCOTP_TIMING 0x10 27 #define OCOTP_DATA 0x20 28 #define OCOTP_READ_CTRL_REG 0x30 29 #define OCOTP_READ_FUSE_DATA 0x40 33 #define OCOTP_CTRL_WR_UNLOCK_KEY 0x3E77 35 #define OCOTP_CTRL_ADDR 0 36 #define OCOTP_CTRL_ADDR_MASK GENMASK(6, 0) [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/cavium/thunder/ |
D | thunder_bgx.h | 10 #define PCI_DEVICE_ID_THUNDER_BGX 0xA026 11 #define PCI_DEVICE_ID_THUNDER_RGX 0xA054 14 #define PCI_SUBSYS_DEVID_88XX_BGX 0xA126 15 #define PCI_SUBSYS_DEVID_81XX_BGX 0xA226 16 #define PCI_SUBSYS_DEVID_81XX_RGX 0xA254 17 #define PCI_SUBSYS_DEVID_83XX_BGX 0xA326 27 #define DEFAULT_PAUSE_TIME 0xFFFF 29 #define BGX_ID_MASK 0x3 30 #define LMAC_ID_MASK 0x3 35 #define BGX_CMRX_CFG 0x00 [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/apple/ |
D | bmac.h | 17 #define XIFC 0x000 /* low-level interface control */ 18 # define TxOutputEnable 0x0001 /* output driver enable */ 19 # define XIFLoopback 0x0002 /* Loopback-mode XIF enable */ 20 # define MIILoopback 0x0004 /* Loopback-mode MII enable */ 21 # define MIILoopbackBits 0x0006 22 # define MIIBuffDisable 0x0008 /* MII receive buffer disable */ 23 # define SQETestEnable 0x0010 /* SQE test enable */ 24 # define SQETimeWindow 0x03e0 /* SQE time window */ 25 # define XIFLanceMode 0x0010 /* Lance mode enable */ 26 # define XIFLanceIPG0 0x03e0 /* Lance mode IPG0 */ [all …]
|
/kernel/linux/linux-5.10/drivers/scsi/ |
D | 53c700.scr | 25 ABSOLUTE Device_ID = 0 ; ID of target for command 26 ABSOLUTE MessageCount = 0 ; Number of bytes in message 27 ABSOLUTE MessageLocation = 0 ; Addr of message 28 ABSOLUTE CommandCount = 0 ; Number of bytes in command 29 ABSOLUTE CommandAddress = 0 ; Addr of Command 30 ABSOLUTE StatusAddress = 0 ; Addr to receive status return 31 ABSOLUTE ReceiveMsgAddress = 0 ; Addr to receive msg 39 ABSOLUTE SGScriptStartAddress = 0 42 ; this: 0xPRS where 45 ABSOLUTE AFTER_SELECTION = 0x100 [all …]
|
/kernel/linux/linux-5.10/drivers/net/wireless/broadcom/brcm80211/include/ |
D | chipcommon.h | 14 u32 chipid; /* 0x0 */ 20 u32 otpstatus; /* 0x10, corerev >= 10 */ 26 u32 intstatus; /* 0x20 */ 30 u32 chipcontrol; /* 0x28, rev >= 11 */ 31 u32 chipstatus; /* 0x2c, rev >= 11 */ 34 u32 jtagcmd; /* 0x30, rev >= 10 */ 40 u32 flashcontrol; /* 0x40 */ 46 u32 broadcastaddress; /* 0x50 */ 50 u32 gpiopullup; /* 0x58, corerev >= 20 */ 51 u32 gpiopulldown; /* 0x5c, corerev >= 20 */ [all …]
|
/kernel/linux/linux-5.10/Documentation/hwmon/ |
D | w83627ehf.rst | 141 0 (stop) to 255 (full) 146 * 1 Manual mode, write to pwm file any value 0-255 (full speed) 166 * 0 DC output (0 - 12v) 176 (range 0 - 127000) 178 tolerance, unit millidegree Celsius (range 0 - 15000) 216 0x49 only on DHG, selects temperature source for AUX fan, 218 0x4a not completely documented for the EHF and the DHG 224 0x58 Chip ID: 0xa1=EHF 0xc1=DHG 225 0x5e only on DHG, has bits to enable "current mode" 228 0x45b only on EHF, bit 3, vin4 alarm (EHF supports 10 [all …]
|
/kernel/linux/linux-5.10/arch/powerpc/boot/dts/ |
D | lite5200.dts | 20 #size-cells = <0>; 22 PowerPC,5200@0 { 24 reg = <0>; 27 d-cache-size = <0x4000>; // L1, 16K 28 i-cache-size = <0x4000>; // L1, 16K 29 timebase-frequency = <0>; // from bootloader 30 bus-frequency = <0>; // from bootloader 31 clock-frequency = <0>; // from bootloader 35 memory@0 { 37 reg = <0x00000000 0x04000000>; // 64MB [all …]
|
D | mpc5200b.dtsi | 21 #size-cells = <0>; 23 powerpc: PowerPC,5200@0 { 25 reg = <0>; 28 d-cache-size = <0x4000>; // L1, 16K 29 i-cache-size = <0x4000>; // L1, 16K 30 timebase-frequency = <0>; // from bootloader 31 bus-frequency = <0>; // from bootloader 32 clock-frequency = <0>; // from bootloader 36 memory: memory@0 { 38 reg = <0x00000000 0x04000000>; // 64MB [all …]
|
/kernel/linux/linux-5.10/drivers/mtd/nand/raw/ |
D | denali.h | 17 #define DEVICE_RESET 0x0 20 #define TRANSFER_SPARE_REG 0x10 21 #define TRANSFER_SPARE_REG__FLAG BIT(0) 23 #define LOAD_WAIT_CNT 0x20 24 #define LOAD_WAIT_CNT__VALUE GENMASK(15, 0) 26 #define PROGRAM_WAIT_CNT 0x30 27 #define PROGRAM_WAIT_CNT__VALUE GENMASK(15, 0) 29 #define ERASE_WAIT_CNT 0x40 30 #define ERASE_WAIT_CNT__VALUE GENMASK(15, 0) 32 #define INT_MON_CYCCNT 0x50 [all …]
|
/kernel/linux/linux-5.10/drivers/media/usb/gspca/ |
D | stk014.c | 37 .priv = 0}, 47 if (gspca_dev->usb_err < 0) in reg_r() 48 return 0; in reg_r() 49 ret = usb_control_msg(dev, usb_rcvctrlpipe(dev, 0), in reg_r() 50 0x00, in reg_r() 52 0x00, in reg_r() 56 if (ret < 0) { in reg_r() 59 return 0; in reg_r() 61 return gspca_dev->usb_buf[0]; in reg_r() 71 if (gspca_dev->usb_err < 0) in reg_w() [all …]
|
/kernel/linux/linux-5.10/drivers/net/wireless/mediatek/mt76/mt7915/ |
D | regs.h | 8 #define MT_MCU_WFDMA1_BASE 0x3000 11 #define MT_MCU_INT_EVENT MT_MCU_WFDMA1(0x108) 12 #define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0) 17 #define MT_PLE_BASE 0x8000 20 #define MT_PLE_FL_Q0_CTRL MT_PLE(0x1b0) 21 #define MT_PLE_FL_Q1_CTRL MT_PLE(0x1b4) 22 #define MT_PLE_FL_Q2_CTRL MT_PLE(0x1b8) 23 #define MT_PLE_FL_Q3_CTRL MT_PLE(0x1bc) 25 #define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(0x300 + 0x10 * (ac) + \ 27 #define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2)) [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hw_util.c | 15 #define QSEED3_HW_VERSION 0x00 16 #define QSEED3_OP_MODE 0x04 17 #define QSEED3_RGB2Y_COEFF 0x08 18 #define QSEED3_PHASE_INIT 0x0C 19 #define QSEED3_PHASE_STEP_Y_H 0x10 20 #define QSEED3_PHASE_STEP_Y_V 0x14 21 #define QSEED3_PHASE_STEP_UV_H 0x18 22 #define QSEED3_PHASE_STEP_UV_V 0x1C 23 #define QSEED3_PRELOAD 0x20 24 #define QSEED3_DE_SHARPEN 0x24 [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/alteon/ |
D | acenic.h | 12 #define USE_TX_COAL_NOW 0 34 u32 HostCtrl; /* 0x40 */ 39 u32 MiscCfg; /* 0x50 */ 45 u32 pad3[2]; /* 0x60 */ 50 u32 pad4[12]; /* 0x70 */ 52 u32 DmaWriteState; /* 0xa0 */ 54 u32 DmaReadState; /* 0xb0 */ 60 u32 pad7[8]; /* 0x120 */ 62 u32 CpuCtrl; /* 0x140 */ 67 u32 SramAddr; /* 0x154 */ [all …]
|