Home
last modified time | relevance | path

Searched refs:CLK_TOP_MUX_MSDC50_0 (Results 1 – 7 of 7) sorted by relevance

/kernel/linux/linux-5.10/include/dt-bindings/clock/
Dmt6797-clk.h27 #define CLK_TOP_MUX_MSDC50_0 17 macro
Dmt8183-clk.h44 #define CLK_TOP_MUX_MSDC50_0 8 macro
/kernel/linux/linux-5.10/arch/arm64/boot/dts/mediatek/
Dmt8183-evb.dts103 assigned-clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>;
Dmt8183-kukui.dtsi298 assigned-clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>;
Dmt8183.dtsi704 clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>,
/kernel/linux/linux-5.10/drivers/clk/mediatek/
Dclk-mt6797.c347 MUX_GATE(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel", msdc50_0_parents,
Dclk-mt8183.c580 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel",