Home
last modified time | relevance | path

Searched refs:rcc (Results 1 – 25 of 36) sorted by relevance

12

/kernel/linux/linux-5.10/arch/arm/boot/dts/
Dstm32h743.dtsi45 #include <dt-bindings/mfd/stm32h7-rcc.h>
77 clocks = <&rcc TIM5_CK>;
85 clocks = <&rcc LPTIM1_CK>;
113 resets = <&rcc STM32H7_APB1L_RESET(SPI2)>;
114 clocks = <&rcc SPI2_CK>;
125 resets = <&rcc STM32H7_APB1L_RESET(SPI3)>;
126 clocks = <&rcc SPI3_CK>;
135 clocks = <&rcc USART2_CK>;
145 resets = <&rcc STM32H7_APB1L_RESET(I2C1)>;
146 clocks = <&rcc I2C1_CK>;
[all …]
Dstm32f429.dtsi50 #include <dt-bindings/mfd/stm32f4-rcc.h>
100 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
109 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
130 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
139 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
160 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
169 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
190 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
198 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
219 clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>;
[all …]
Dstm32f746.dtsi45 #include <dt-bindings/mfd/stm32f7-rcc.h>
82 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>;
91 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>;
112 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM3)>;
121 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM3)>;
142 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM4)>;
151 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM4)>;
172 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM5)>;
180 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM5)>;
201 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM6)>;
[all …]
Dstm32mp151.dtsi130 clocks = <&rcc TIM2_K>;
163 clocks = <&rcc TIM3_K>;
197 clocks = <&rcc TIM4_K>;
229 clocks = <&rcc TIM5_K>;
263 clocks = <&rcc TIM6_K>;
281 clocks = <&rcc TIM7_K>;
299 clocks = <&rcc TIM12_K>;
321 clocks = <&rcc TIM13_K>;
343 clocks = <&rcc TIM14_K>;
365 clocks = <&rcc LPTIM1_K>;
[all …]
Dstm32mp157.dtsi15 clocks = <&rcc GPU>, <&rcc GPU_K>;
17 resets = <&rcc GPU_R>;
23 clocks = <&rcc DSI_K>, <&clk_hse>, <&rcc DSI_PX>;
25 resets = <&rcc DSI_R>;
Dstm32f7-pinctrl.dtsi8 #include <dt-bindings/mfd/stm32f7-rcc.h>
26 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOA)>;
36 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOB)>;
46 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOC)>;
56 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOD)>;
66 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOE)>;
76 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOF)>;
86 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOG)>;
96 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOH)>;
106 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(GPIOI)>;
[all …]
Dstm32mp153.dtsi33 clocks = <&rcc CK_HSE>, <&rcc FDCAN_K>;
46 clocks = <&rcc CK_HSE>, <&rcc FDCAN_K>;
Dstm32h743-pinctrl.dtsi60 clocks = <&rcc GPIOA_CK>;
70 clocks = <&rcc GPIOB_CK>;
80 clocks = <&rcc GPIOC_CK>;
90 clocks = <&rcc GPIOD_CK>;
100 clocks = <&rcc GPIOE_CK>;
110 clocks = <&rcc GPIOF_CK>;
120 clocks = <&rcc GPIOG_CK>;
130 clocks = <&rcc GPIOH_CK>;
140 clocks = <&rcc GPIOI_CK>;
150 clocks = <&rcc GPIOJ_CK>;
[all …]
Dstm32f4-pinctrl.dtsi44 #include <dt-bindings/mfd/stm32f4-rcc.h>
62 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOA)>;
72 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOB)>;
82 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOC)>;
92 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOD)>;
102 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOE)>;
112 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOF)>;
122 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOG)>;
132 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOH)>;
142 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOI)>;
[all …]
Dstm32mp15xc.dtsi13 clocks = <&rcc CRYP1>;
14 resets = <&rcc CRYP1_R>;
Dstm32f469.dtsi11 resets = <&rcc STM32F4_APB2_RESET(DSI)>;
13 clocks = <&rcc 1 CLK_F469_DSI>, <&clk_hse>;
Dstm32mp157c-odyssey.dts33 assigned-clocks = <&rcc ETHCK_K>, <&rcc PLL4_P>;
34 assigned-clock-parents = <&rcc PLL4_P>;
Dstm32f769-disco.dts91 clocks = <&rcc 0 STM32F7_AHB1_CLOCK(OTGHSULPI)>;
103 &rcc {
104 compatible = "st,stm32f769-rcc", "st,stm32f746-rcc", "st,stm32-rcc";
Dstm32mp15xx-dhcom-pdk2.dtsi211 clocks = <&rcc SAI2>, <&rcc PLL3_Q>, <&rcc PLL3_R>;
221 clocks = <&rcc SAI2_K>;
239 clocks = <&rcc SAI2_K>, <&sai2a>;
Dstm32mp15xx-dkx.dtsi399 clocks = <&rcc SPI2>, <&rcc SPI2_K>, <&rcc PLL3_Q>, <&rcc PLL3_R>;
462 clocks = <&rcc SAI2>, <&rcc PLL3_Q>, <&rcc PLL3_R>;
472 clocks = <&rcc SAI2_K>;
490 clocks = <&rcc SAI2_K>, <&sai2a>;
Dstm32f469-disco.dts127 &rcc {
128 compatible = "st,stm32f469-rcc", "st,stm32f42xx-rcc", "st,stm32-rcc";
Dstm32mp15xx-dhcor-avenger96.dtsi255 clocks = <&rcc SAI2>, <&rcc PLL3_Q>, <&rcc PLL3_R>;
265 clocks = <&rcc SAI2_K>;
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/
Dst,stm32-rcc.txt11 "st,stm32f42xx-rcc"
12 "st,stm32f469-rcc"
13 "st,stm32f746-rcc"
14 "st,stm32f769-rcc"
29 rcc: rcc@40023800 {
32 compatible = "st,stm32f42xx-rcc", "st,stm32-rcc";
53 - include/dt-bindings/mfd/stm32f4-rcc.h
59 clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOA)>
64 clocks = <&rcc 0 STM32F4_AHB2_CLOCK(CRYP)>
117 clocks = <&rcc 1 STM32F4_APB1_CLOCK(TIM2)>
[all …]
Dst,stm32h7-rcc.txt11 "st,stm32h743-rcc"
31 rcc: reset-clock-controller@58024400 {
32 compatible = "st,stm32h743-rcc", "st,stm32-rcc";
50 clocks = <&rcc TIM5_CK>;
70 resets = <&rcc STM32H7_APB1L_RESET(TIM2)>;
/kernel/linux/linux-5.10/drivers/clk/qcom/
Dclk-rpm.c306 struct rpm_cc *rcc = r->rpm_cc; in clk_rpm_xo_prepare() local
310 mutex_lock(&rcc->xo_lock); in clk_rpm_xo_prepare()
312 value = rcc->xo_buffer_value | (QCOM_RPM_XO_MODE_ON << r->xo_offset); in clk_rpm_xo_prepare()
316 rcc->xo_buffer_value = value; in clk_rpm_xo_prepare()
319 mutex_unlock(&rcc->xo_lock); in clk_rpm_xo_prepare()
327 struct rpm_cc *rcc = r->rpm_cc; in clk_rpm_xo_unprepare() local
331 mutex_lock(&rcc->xo_lock); in clk_rpm_xo_unprepare()
333 value = rcc->xo_buffer_value & ~(QCOM_RPM_XO_MODE_ON << r->xo_offset); in clk_rpm_xo_unprepare()
337 rcc->xo_buffer_value = value; in clk_rpm_xo_unprepare()
340 mutex_unlock(&rcc->xo_lock); in clk_rpm_xo_unprepare()
[all …]
Dclk-smd-rpm.c1080 struct rpm_cc *rcc = data; in qcom_smdrpm_clk_hw_get() local
1083 if (idx >= rcc->num_clks) { in qcom_smdrpm_clk_hw_get()
1088 return rcc->clks[idx] ? &rcc->clks[idx]->hw : ERR_PTR(-ENOENT); in qcom_smdrpm_clk_hw_get()
1093 struct rpm_cc *rcc; in rpm_smd_clk_probe() local
1113 rcc = devm_kzalloc(&pdev->dev, sizeof(*rcc), GFP_KERNEL); in rpm_smd_clk_probe()
1114 if (!rcc) in rpm_smd_clk_probe()
1117 rcc->clks = rpm_smd_clks; in rpm_smd_clk_probe()
1118 rcc->num_clks = num_clks; in rpm_smd_clk_probe()
1145 rcc); in rpm_smd_clk_probe()
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/sound/
Dst,stm32-sai.txt78 clocks = <&rcc SAI1_CK>, <&rcc PLL1_Q>, <&rcc PLL2_P>;
85 clocks = <&rcc SAI1_CK>;
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/reset/
Dst,stm32-rcc.txt6 Please see Documentation/devicetree/bindings/clock/st,stm32-rcc.txt
Dst,stm32mp1-rcc.txt6 Please see Documentation/devicetree/bindings/clock/st,stm32mp1-rcc.yaml
/kernel/linux/linux-5.10/drivers/net/wireless/ath/ath10k/
Dhw.c549 u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev) in ath10k_hw_fill_survey_time() argument
560 if (cc < cc_prev || rcc < rcc_prev) { in ath10k_hw_fill_survey_time()
572 if (rcc < rcc_prev) in ath10k_hw_fill_survey_time()
581 rcc -= rcc_prev - rcc_fix; in ath10k_hw_fill_survey_time()
584 survey->time_busy = CCNT_TO_MSEC(ar, rcc); in ath10k_hw_fill_survey_time()

12