1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright 2018 Marty E. Plummer <hanetzer@startmail.com> */
3 /* Copyright 2019 Linaro, Ltd., Rob Herring <robh@kernel.org> */
4 /* Copyright 2019 Collabora ltd. */
5 #include <linux/bitfield.h>
6 #include <linux/bitmap.h>
7 #include <linux/delay.h>
8 #include <linux/dma-mapping.h>
9 #include <linux/interrupt.h>
10 #include <linux/io.h>
11 #include <linux/iopoll.h>
12 #include <linux/platform_device.h>
13 #include <linux/pm_runtime.h>
14
15 #include "panfrost_device.h"
16 #include "panfrost_features.h"
17 #include "panfrost_issues.h"
18 #include "panfrost_gpu.h"
19 #include "panfrost_perfcnt.h"
20 #include "panfrost_regs.h"
21
panfrost_gpu_irq_handler(int irq,void * data)22 static irqreturn_t panfrost_gpu_irq_handler(int irq, void *data)
23 {
24 struct panfrost_device *pfdev = data;
25 u32 state = gpu_read(pfdev, GPU_INT_STAT);
26 u32 fault_status = gpu_read(pfdev, GPU_FAULT_STATUS);
27
28 if (!state)
29 return IRQ_NONE;
30
31 if (state & GPU_IRQ_MASK_ERROR) {
32 u64 address = (u64) gpu_read(pfdev, GPU_FAULT_ADDRESS_HI) << 32;
33 address |= gpu_read(pfdev, GPU_FAULT_ADDRESS_LO);
34
35 dev_warn(pfdev->dev, "GPU Fault 0x%08x (%s) at 0x%016llx\n",
36 fault_status & 0xFF, panfrost_exception_name(pfdev, fault_status),
37 address);
38
39 if (state & GPU_IRQ_MULTIPLE_FAULT)
40 dev_warn(pfdev->dev, "There were multiple GPU faults - some have not been reported\n");
41
42 gpu_write(pfdev, GPU_INT_MASK, 0);
43 }
44
45 if (state & GPU_IRQ_PERFCNT_SAMPLE_COMPLETED)
46 panfrost_perfcnt_sample_done(pfdev);
47
48 if (state & GPU_IRQ_CLEAN_CACHES_COMPLETED)
49 panfrost_perfcnt_clean_cache_done(pfdev);
50
51 gpu_write(pfdev, GPU_INT_CLEAR, state);
52
53 return IRQ_HANDLED;
54 }
55
panfrost_gpu_soft_reset(struct panfrost_device * pfdev)56 int panfrost_gpu_soft_reset(struct panfrost_device *pfdev)
57 {
58 int ret;
59 u32 val;
60
61 gpu_write(pfdev, GPU_INT_MASK, 0);
62 gpu_write(pfdev, GPU_INT_CLEAR, GPU_IRQ_RESET_COMPLETED);
63 gpu_write(pfdev, GPU_CMD, GPU_CMD_SOFT_RESET);
64
65 ret = readl_relaxed_poll_timeout(pfdev->iomem + GPU_INT_RAWSTAT,
66 val, val & GPU_IRQ_RESET_COMPLETED, 100, 10000);
67
68 if (ret) {
69 dev_err(pfdev->dev, "gpu soft reset timed out\n");
70 return ret;
71 }
72
73 gpu_write(pfdev, GPU_INT_CLEAR, GPU_IRQ_MASK_ALL);
74 gpu_write(pfdev, GPU_INT_MASK, GPU_IRQ_MASK_ALL);
75
76 return 0;
77 }
78
panfrost_gpu_amlogic_quirk(struct panfrost_device * pfdev)79 void panfrost_gpu_amlogic_quirk(struct panfrost_device *pfdev)
80 {
81 /*
82 * The Amlogic integrated Mali-T820, Mali-G31 & Mali-G52 needs
83 * these undocumented bits in GPU_PWR_OVERRIDE1 to be set in order
84 * to operate correctly.
85 */
86 gpu_write(pfdev, GPU_PWR_KEY, GPU_PWR_KEY_UNLOCK);
87 gpu_write(pfdev, GPU_PWR_OVERRIDE1, 0xfff | (0x20 << 16));
88 }
89
panfrost_gpu_init_quirks(struct panfrost_device * pfdev)90 static void panfrost_gpu_init_quirks(struct panfrost_device *pfdev)
91 {
92 u32 quirks = 0;
93
94 if (panfrost_has_hw_issue(pfdev, HW_ISSUE_8443) ||
95 panfrost_has_hw_issue(pfdev, HW_ISSUE_11035))
96 quirks |= SC_LS_PAUSEBUFFER_DISABLE;
97
98 if (panfrost_has_hw_issue(pfdev, HW_ISSUE_10327))
99 quirks |= SC_SDC_DISABLE_OQ_DISCARD;
100
101 if (panfrost_has_hw_issue(pfdev, HW_ISSUE_10797))
102 quirks |= SC_ENABLE_TEXGRD_FLAGS;
103
104 if (!panfrost_has_hw_issue(pfdev, GPUCORE_1619)) {
105 if (panfrost_model_cmp(pfdev, 0x750) < 0) /* T60x, T62x, T72x */
106 quirks |= SC_LS_ATTR_CHECK_DISABLE;
107 else if (panfrost_model_cmp(pfdev, 0x880) <= 0) /* T76x, T8xx */
108 quirks |= SC_LS_ALLOW_ATTR_TYPES;
109 }
110
111 if (panfrost_has_hw_feature(pfdev, HW_FEATURE_TLS_HASHING))
112 quirks |= SC_TLS_HASH_ENABLE;
113
114 if (quirks)
115 gpu_write(pfdev, GPU_SHADER_CONFIG, quirks);
116
117
118 quirks = gpu_read(pfdev, GPU_TILER_CONFIG);
119
120 /* Set tiler clock gate override if required */
121 if (panfrost_has_hw_issue(pfdev, HW_ISSUE_T76X_3953))
122 quirks |= TC_CLOCK_GATE_OVERRIDE;
123
124 gpu_write(pfdev, GPU_TILER_CONFIG, quirks);
125
126
127 quirks = gpu_read(pfdev, GPU_L2_MMU_CONFIG);
128
129 /* Limit read & write ID width for AXI */
130 if (panfrost_has_hw_feature(pfdev, HW_FEATURE_3BIT_EXT_RW_L2_MMU_CONFIG))
131 quirks &= ~(L2_MMU_CONFIG_3BIT_LIMIT_EXTERNAL_READS |
132 L2_MMU_CONFIG_3BIT_LIMIT_EXTERNAL_WRITES);
133 else
134 quirks &= ~(L2_MMU_CONFIG_LIMIT_EXTERNAL_READS |
135 L2_MMU_CONFIG_LIMIT_EXTERNAL_WRITES);
136
137 gpu_write(pfdev, GPU_L2_MMU_CONFIG, quirks);
138
139 quirks = 0;
140 if ((panfrost_model_eq(pfdev, 0x860) || panfrost_model_eq(pfdev, 0x880)) &&
141 pfdev->features.revision >= 0x2000)
142 quirks |= JM_MAX_JOB_THROTTLE_LIMIT << JM_JOB_THROTTLE_LIMIT_SHIFT;
143 else if (panfrost_model_eq(pfdev, 0x6000) &&
144 pfdev->features.coherency_features == COHERENCY_ACE)
145 quirks |= (COHERENCY_ACE_LITE | COHERENCY_ACE) <<
146 JM_FORCE_COHERENCY_FEATURES_SHIFT;
147
148 if (quirks)
149 gpu_write(pfdev, GPU_JM_CONFIG, quirks);
150
151 /* Here goes platform specific quirks */
152 if (pfdev->comp->vendor_quirk)
153 pfdev->comp->vendor_quirk(pfdev);
154 }
155
156 #define MAX_HW_REVS 6
157
158 struct panfrost_model {
159 const char *name;
160 u32 id;
161 u32 id_mask;
162 u64 features;
163 u64 issues;
164 struct {
165 u32 revision;
166 u64 issues;
167 } revs[MAX_HW_REVS];
168 };
169
170 #define GPU_MODEL(_name, _id, ...) \
171 {\
172 .name = __stringify(_name), \
173 .id = _id, \
174 .features = hw_features_##_name, \
175 .issues = hw_issues_##_name, \
176 .revs = { __VA_ARGS__ }, \
177 }
178
179 #define GPU_REV_EXT(name, _rev, _p, _s, stat) \
180 {\
181 .revision = (_rev) << 12 | (_p) << 4 | (_s), \
182 .issues = hw_issues_##name##_r##_rev##p##_p##stat, \
183 }
184 #define GPU_REV(name, r, p) GPU_REV_EXT(name, r, p, 0, )
185
186 static const struct panfrost_model gpu_models[] = {
187 /* T60x has an oddball version */
188 GPU_MODEL(t600, 0x600,
189 GPU_REV_EXT(t600, 0, 0, 1, _15dev0)),
190 GPU_MODEL(t620, 0x620,
191 GPU_REV(t620, 0, 1), GPU_REV(t620, 1, 0)),
192 GPU_MODEL(t720, 0x720),
193 GPU_MODEL(t760, 0x750,
194 GPU_REV(t760, 0, 0), GPU_REV(t760, 0, 1),
195 GPU_REV_EXT(t760, 0, 1, 0, _50rel0),
196 GPU_REV(t760, 0, 2), GPU_REV(t760, 0, 3)),
197 GPU_MODEL(t820, 0x820),
198 GPU_MODEL(t830, 0x830),
199 GPU_MODEL(t860, 0x860),
200 GPU_MODEL(t880, 0x880),
201
202 GPU_MODEL(g71, 0x6000,
203 GPU_REV_EXT(g71, 0, 0, 1, _05dev0)),
204 GPU_MODEL(g72, 0x6001),
205 GPU_MODEL(g51, 0x7000),
206 GPU_MODEL(g76, 0x7001),
207 GPU_MODEL(g52, 0x7002),
208 GPU_MODEL(g31, 0x7003,
209 GPU_REV(g31, 1, 0)),
210 };
211
panfrost_gpu_init_features(struct panfrost_device * pfdev)212 static void panfrost_gpu_init_features(struct panfrost_device *pfdev)
213 {
214 u32 gpu_id, num_js, major, minor, status, rev;
215 const char *name = "unknown";
216 u64 hw_feat = 0;
217 u64 hw_issues = hw_issues_all;
218 const struct panfrost_model *model;
219 int i;
220
221 pfdev->features.l2_features = gpu_read(pfdev, GPU_L2_FEATURES);
222 pfdev->features.core_features = gpu_read(pfdev, GPU_CORE_FEATURES);
223 pfdev->features.tiler_features = gpu_read(pfdev, GPU_TILER_FEATURES);
224 pfdev->features.mem_features = gpu_read(pfdev, GPU_MEM_FEATURES);
225 pfdev->features.mmu_features = gpu_read(pfdev, GPU_MMU_FEATURES);
226 pfdev->features.thread_features = gpu_read(pfdev, GPU_THREAD_FEATURES);
227 pfdev->features.max_threads = gpu_read(pfdev, GPU_THREAD_MAX_THREADS);
228 pfdev->features.thread_max_workgroup_sz = gpu_read(pfdev, GPU_THREAD_MAX_WORKGROUP_SIZE);
229 pfdev->features.thread_max_barrier_sz = gpu_read(pfdev, GPU_THREAD_MAX_BARRIER_SIZE);
230 pfdev->features.coherency_features = gpu_read(pfdev, GPU_COHERENCY_FEATURES);
231 for (i = 0; i < 4; i++)
232 pfdev->features.texture_features[i] = gpu_read(pfdev, GPU_TEXTURE_FEATURES(i));
233
234 pfdev->features.as_present = gpu_read(pfdev, GPU_AS_PRESENT);
235
236 pfdev->features.js_present = gpu_read(pfdev, GPU_JS_PRESENT);
237 num_js = hweight32(pfdev->features.js_present);
238 for (i = 0; i < num_js; i++)
239 pfdev->features.js_features[i] = gpu_read(pfdev, GPU_JS_FEATURES(i));
240
241 pfdev->features.shader_present = gpu_read(pfdev, GPU_SHADER_PRESENT_LO);
242 pfdev->features.shader_present |= (u64)gpu_read(pfdev, GPU_SHADER_PRESENT_HI) << 32;
243
244 pfdev->features.tiler_present = gpu_read(pfdev, GPU_TILER_PRESENT_LO);
245 pfdev->features.tiler_present |= (u64)gpu_read(pfdev, GPU_TILER_PRESENT_HI) << 32;
246
247 pfdev->features.l2_present = gpu_read(pfdev, GPU_L2_PRESENT_LO);
248 pfdev->features.l2_present |= (u64)gpu_read(pfdev, GPU_L2_PRESENT_HI) << 32;
249 pfdev->features.nr_core_groups = hweight64(pfdev->features.l2_present);
250
251 pfdev->features.stack_present = gpu_read(pfdev, GPU_STACK_PRESENT_LO);
252 pfdev->features.stack_present |= (u64)gpu_read(pfdev, GPU_STACK_PRESENT_HI) << 32;
253
254 pfdev->features.thread_tls_alloc = gpu_read(pfdev, GPU_THREAD_TLS_ALLOC);
255
256 gpu_id = gpu_read(pfdev, GPU_ID);
257 pfdev->features.revision = gpu_id & 0xffff;
258 pfdev->features.id = gpu_id >> 16;
259
260 /* The T60x has an oddball ID value. Fix it up to the standard Midgard
261 * format so we (and userspace) don't have to special case it.
262 */
263 if (pfdev->features.id == 0x6956)
264 pfdev->features.id = 0x0600;
265
266 major = (pfdev->features.revision >> 12) & 0xf;
267 minor = (pfdev->features.revision >> 4) & 0xff;
268 status = pfdev->features.revision & 0xf;
269 rev = pfdev->features.revision;
270
271 gpu_id = pfdev->features.id;
272
273 for (model = gpu_models; model->name; model++) {
274 int best = -1;
275
276 if (!panfrost_model_eq(pfdev, model->id))
277 continue;
278
279 name = model->name;
280 hw_feat = model->features;
281 hw_issues |= model->issues;
282 for (i = 0; i < MAX_HW_REVS; i++) {
283 if (model->revs[i].revision == rev) {
284 best = i;
285 break;
286 } else if (model->revs[i].revision == (rev & ~0xf))
287 best = i;
288 }
289
290 if (best >= 0)
291 hw_issues |= model->revs[best].issues;
292
293 break;
294 }
295
296 bitmap_from_u64(pfdev->features.hw_features, hw_feat);
297 bitmap_from_u64(pfdev->features.hw_issues, hw_issues);
298
299 dev_info(pfdev->dev, "mali-%s id 0x%x major 0x%x minor 0x%x status 0x%x",
300 name, gpu_id, major, minor, status);
301 dev_info(pfdev->dev, "features: %64pb, issues: %64pb",
302 pfdev->features.hw_features,
303 pfdev->features.hw_issues);
304
305 dev_info(pfdev->dev, "Features: L2:0x%08x Shader:0x%08x Tiler:0x%08x Mem:0x%0x MMU:0x%08x AS:0x%x JS:0x%x",
306 pfdev->features.l2_features,
307 pfdev->features.core_features,
308 pfdev->features.tiler_features,
309 pfdev->features.mem_features,
310 pfdev->features.mmu_features,
311 pfdev->features.as_present,
312 pfdev->features.js_present);
313
314 dev_info(pfdev->dev, "shader_present=0x%0llx l2_present=0x%0llx",
315 pfdev->features.shader_present, pfdev->features.l2_present);
316 }
317
panfrost_gpu_power_on(struct panfrost_device * pfdev)318 void panfrost_gpu_power_on(struct panfrost_device *pfdev)
319 {
320 int ret;
321 u32 val;
322
323 panfrost_gpu_init_quirks(pfdev);
324
325 /* Just turn on everything for now */
326 gpu_write(pfdev, L2_PWRON_LO, pfdev->features.l2_present);
327 ret = readl_relaxed_poll_timeout(pfdev->iomem + L2_READY_LO,
328 val, val == pfdev->features.l2_present, 100, 20000);
329 if (ret)
330 dev_err(pfdev->dev, "error powering up gpu L2");
331
332 gpu_write(pfdev, SHADER_PWRON_LO, pfdev->features.shader_present);
333 ret = readl_relaxed_poll_timeout(pfdev->iomem + SHADER_READY_LO,
334 val, val == pfdev->features.shader_present, 100, 20000);
335 if (ret)
336 dev_err(pfdev->dev, "error powering up gpu shader");
337
338 gpu_write(pfdev, TILER_PWRON_LO, pfdev->features.tiler_present);
339 ret = readl_relaxed_poll_timeout(pfdev->iomem + TILER_READY_LO,
340 val, val == pfdev->features.tiler_present, 100, 1000);
341 if (ret)
342 dev_err(pfdev->dev, "error powering up gpu tiler");
343 }
344
panfrost_gpu_power_off(struct panfrost_device * pfdev)345 void panfrost_gpu_power_off(struct panfrost_device *pfdev)
346 {
347 gpu_write(pfdev, TILER_PWROFF_LO, 0);
348 gpu_write(pfdev, SHADER_PWROFF_LO, 0);
349 gpu_write(pfdev, L2_PWROFF_LO, 0);
350 }
351
panfrost_gpu_init(struct panfrost_device * pfdev)352 int panfrost_gpu_init(struct panfrost_device *pfdev)
353 {
354 int err, irq;
355
356 err = panfrost_gpu_soft_reset(pfdev);
357 if (err)
358 return err;
359
360 panfrost_gpu_init_features(pfdev);
361
362 err = dma_set_mask_and_coherent(pfdev->dev,
363 DMA_BIT_MASK(FIELD_GET(0xff00, pfdev->features.mmu_features)));
364 if (err)
365 return err;
366
367 dma_set_max_seg_size(pfdev->dev, UINT_MAX);
368
369 irq = platform_get_irq_byname(to_platform_device(pfdev->dev), "gpu");
370 if (irq <= 0)
371 return -ENODEV;
372
373 err = devm_request_irq(pfdev->dev, irq, panfrost_gpu_irq_handler,
374 IRQF_SHARED, KBUILD_MODNAME "-gpu", pfdev);
375 if (err) {
376 dev_err(pfdev->dev, "failed to request gpu irq");
377 return err;
378 }
379
380 panfrost_gpu_power_on(pfdev);
381
382 return 0;
383 }
384
panfrost_gpu_fini(struct panfrost_device * pfdev)385 void panfrost_gpu_fini(struct panfrost_device *pfdev)
386 {
387 panfrost_gpu_power_off(pfdev);
388 }
389
panfrost_gpu_get_latest_flush_id(struct panfrost_device * pfdev)390 u32 panfrost_gpu_get_latest_flush_id(struct panfrost_device *pfdev)
391 {
392 u32 flush_id;
393
394 if (panfrost_has_hw_feature(pfdev, HW_FEATURE_FLUSH_REDUCTION)) {
395 /* Flush reduction only makes sense when the GPU is kept powered on between jobs */
396 if (pm_runtime_get_if_in_use(pfdev->dev)) {
397 flush_id = gpu_read(pfdev, GPU_LATEST_FLUSH_ID);
398 pm_runtime_put(pfdev->dev);
399 return flush_id;
400 }
401 }
402
403 return 0;
404 }
405