• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2016-2017 Hisilicon Limited.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #include <linux/acpi.h>
34 #include <linux/etherdevice.h>
35 #include <linux/interrupt.h>
36 #include <linux/iopoll.h>
37 #include <linux/kernel.h>
38 #include <linux/types.h>
39 #include <net/addrconf.h>
40 #include <rdma/ib_addr.h>
41 #include <rdma/ib_cache.h>
42 #include <rdma/ib_umem.h>
43 #include <rdma/uverbs_ioctl.h>
44 
45 #include "hnae3.h"
46 #include "hns_roce_common.h"
47 #include "hns_roce_device.h"
48 #include "hns_roce_cmd.h"
49 #include "hns_roce_hem.h"
50 #include "hns_roce_hw_v2.h"
51 
set_data_seg_v2(struct hns_roce_v2_wqe_data_seg * dseg,struct ib_sge * sg)52 static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
53 			    struct ib_sge *sg)
54 {
55 	dseg->lkey = cpu_to_le32(sg->lkey);
56 	dseg->addr = cpu_to_le64(sg->addr);
57 	dseg->len  = cpu_to_le32(sg->length);
58 }
59 
60 /*
61  * mapped-value = 1 + real-value
62  * The hns wr opcode real value is start from 0, In order to distinguish between
63  * initialized and uninitialized map values, we plus 1 to the actual value when
64  * defining the mapping, so that the validity can be identified by checking the
65  * mapped value is greater than 0.
66  */
67 #define HR_OPC_MAP(ib_key, hr_key) \
68 		[IB_WR_ ## ib_key] = 1 + HNS_ROCE_V2_WQE_OP_ ## hr_key
69 
70 static const u32 hns_roce_op_code[] = {
71 	HR_OPC_MAP(RDMA_WRITE,			RDMA_WRITE),
72 	HR_OPC_MAP(RDMA_WRITE_WITH_IMM,		RDMA_WRITE_WITH_IMM),
73 	HR_OPC_MAP(SEND,			SEND),
74 	HR_OPC_MAP(SEND_WITH_IMM,		SEND_WITH_IMM),
75 	HR_OPC_MAP(RDMA_READ,			RDMA_READ),
76 	HR_OPC_MAP(ATOMIC_CMP_AND_SWP,		ATOM_CMP_AND_SWAP),
77 	HR_OPC_MAP(ATOMIC_FETCH_AND_ADD,	ATOM_FETCH_AND_ADD),
78 	HR_OPC_MAP(SEND_WITH_INV,		SEND_WITH_INV),
79 	HR_OPC_MAP(LOCAL_INV,			LOCAL_INV),
80 	HR_OPC_MAP(MASKED_ATOMIC_CMP_AND_SWP,	ATOM_MSK_CMP_AND_SWAP),
81 	HR_OPC_MAP(MASKED_ATOMIC_FETCH_AND_ADD,	ATOM_MSK_FETCH_AND_ADD),
82 	HR_OPC_MAP(REG_MR,			FAST_REG_PMR),
83 };
84 
to_hr_opcode(u32 ib_opcode)85 static u32 to_hr_opcode(u32 ib_opcode)
86 {
87 	if (ib_opcode >= ARRAY_SIZE(hns_roce_op_code))
88 		return HNS_ROCE_V2_WQE_OP_MASK;
89 
90 	return hns_roce_op_code[ib_opcode] ? hns_roce_op_code[ib_opcode] - 1 :
91 					     HNS_ROCE_V2_WQE_OP_MASK;
92 }
93 
set_frmr_seg(struct hns_roce_v2_rc_send_wqe * rc_sq_wqe,const struct ib_reg_wr * wr)94 static void set_frmr_seg(struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
95 			 const struct ib_reg_wr *wr)
96 {
97 	struct hns_roce_wqe_frmr_seg *fseg =
98 		(void *)rc_sq_wqe + sizeof(struct hns_roce_v2_rc_send_wqe);
99 	struct hns_roce_mr *mr = to_hr_mr(wr->mr);
100 	u64 pbl_ba;
101 
102 	/* use ib_access_flags */
103 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S,
104 		     wr->access & IB_ACCESS_MW_BIND ? 1 : 0);
105 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S,
106 		     wr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
107 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_RR_S,
108 		     wr->access & IB_ACCESS_REMOTE_READ ? 1 : 0);
109 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_RW_S,
110 		     wr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
111 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_FRMR_WQE_BYTE_4_LW_S,
112 		     wr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
113 
114 	/* Data structure reuse may lead to confusion */
115 	pbl_ba = mr->pbl_mtr.hem_cfg.root_ba;
116 	rc_sq_wqe->msg_len = cpu_to_le32(lower_32_bits(pbl_ba));
117 	rc_sq_wqe->inv_key = cpu_to_le32(upper_32_bits(pbl_ba));
118 
119 	rc_sq_wqe->byte_16 = cpu_to_le32(wr->mr->length & 0xffffffff);
120 	rc_sq_wqe->byte_20 = cpu_to_le32(wr->mr->length >> 32);
121 	rc_sq_wqe->rkey = cpu_to_le32(wr->key);
122 	rc_sq_wqe->va = cpu_to_le64(wr->mr->iova);
123 
124 	fseg->pbl_size = cpu_to_le32(mr->npages);
125 	roce_set_field(fseg->mode_buf_pg_sz,
126 		       V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M,
127 		       V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S,
128 		       to_hr_hw_page_shift(mr->pbl_mtr.hem_cfg.buf_pg_shift));
129 	roce_set_bit(fseg->mode_buf_pg_sz,
130 		     V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S, 0);
131 }
132 
set_atomic_seg(const struct ib_send_wr * wr,struct hns_roce_v2_rc_send_wqe * rc_sq_wqe,unsigned int valid_num_sge)133 static void set_atomic_seg(const struct ib_send_wr *wr,
134 			   struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
135 			   unsigned int valid_num_sge)
136 {
137 	struct hns_roce_v2_wqe_data_seg *dseg =
138 		(void *)rc_sq_wqe + sizeof(struct hns_roce_v2_rc_send_wqe);
139 	struct hns_roce_wqe_atomic_seg *aseg =
140 		(void *)dseg + sizeof(struct hns_roce_v2_wqe_data_seg);
141 
142 	set_data_seg_v2(dseg, wr->sg_list);
143 
144 	if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
145 		aseg->fetchadd_swap_data = cpu_to_le64(atomic_wr(wr)->swap);
146 		aseg->cmp_data = cpu_to_le64(atomic_wr(wr)->compare_add);
147 	} else {
148 		aseg->fetchadd_swap_data =
149 			cpu_to_le64(atomic_wr(wr)->compare_add);
150 		aseg->cmp_data = 0;
151 	}
152 
153 	roce_set_field(rc_sq_wqe->byte_16, V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
154 		       V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
155 }
156 
get_std_sge_num(struct hns_roce_qp * qp)157 static unsigned int get_std_sge_num(struct hns_roce_qp *qp)
158 {
159 	if (qp->ibqp.qp_type == IB_QPT_GSI || qp->ibqp.qp_type == IB_QPT_UD)
160 		return 0;
161 
162 	return HNS_ROCE_SGE_IN_WQE;
163 }
164 
fill_ext_sge_inl_data(struct hns_roce_qp * qp,const struct ib_send_wr * wr,unsigned int * sge_idx,u32 msg_len)165 static int fill_ext_sge_inl_data(struct hns_roce_qp *qp,
166 				 const struct ib_send_wr *wr,
167 				 unsigned int *sge_idx, u32 msg_len)
168 {
169 	struct ib_device *ibdev = &(to_hr_dev(qp->ibqp.device))->ib_dev;
170 	unsigned int left_len_in_pg;
171 	unsigned int idx = *sge_idx;
172 	unsigned int std_sge_num;
173 	unsigned int i = 0;
174 	unsigned int len;
175 	void *addr;
176 	void *dseg;
177 
178 	std_sge_num = get_std_sge_num(qp);
179 	if (msg_len > (qp->sq.max_gs - std_sge_num) * HNS_ROCE_SGE_SIZE) {
180 		ibdev_err(ibdev,
181 			  "no enough extended sge space for inline data.\n");
182 		return -EINVAL;
183 	}
184 
185 	dseg = hns_roce_get_extend_sge(qp, idx & (qp->sge.sge_cnt - 1));
186 	left_len_in_pg = hr_hw_page_align((uintptr_t)dseg) - (uintptr_t)dseg;
187 	len = wr->sg_list[0].length;
188 	addr = (void *)(unsigned long)(wr->sg_list[0].addr);
189 
190 	/* When copying data to extended sge space, the left length in page may
191 	 * not long enough for current user's sge. So the data should be
192 	 * splited into several parts, one in the first page, and the others in
193 	 * the subsequent pages.
194 	 */
195 	while (1) {
196 		if (len <= left_len_in_pg) {
197 			memcpy(dseg, addr, len);
198 
199 			idx += len / HNS_ROCE_SGE_SIZE;
200 
201 			i++;
202 			if (i >= wr->num_sge)
203 				break;
204 
205 			left_len_in_pg -= len;
206 			len = wr->sg_list[i].length;
207 			addr = (void *)(unsigned long)(wr->sg_list[i].addr);
208 			dseg += len;
209 		} else {
210 			memcpy(dseg, addr, left_len_in_pg);
211 
212 			len -= left_len_in_pg;
213 			addr += left_len_in_pg;
214 			idx += left_len_in_pg / HNS_ROCE_SGE_SIZE;
215 			dseg = hns_roce_get_extend_sge(qp,
216 						idx & (qp->sge.sge_cnt - 1));
217 			left_len_in_pg = 1 << HNS_HW_PAGE_SHIFT;
218 		}
219 	}
220 
221 	*sge_idx = idx;
222 
223 	return 0;
224 }
225 
set_extend_sge(struct hns_roce_qp * qp,struct ib_sge * sge,unsigned int * sge_ind,unsigned int cnt)226 static void set_extend_sge(struct hns_roce_qp *qp, struct ib_sge *sge,
227 			   unsigned int *sge_ind, unsigned int cnt)
228 {
229 	struct hns_roce_v2_wqe_data_seg *dseg;
230 	unsigned int idx = *sge_ind;
231 
232 	while (cnt > 0) {
233 		dseg = hns_roce_get_extend_sge(qp, idx & (qp->sge.sge_cnt - 1));
234 		if (likely(sge->length)) {
235 			set_data_seg_v2(dseg, sge);
236 			idx++;
237 			cnt--;
238 		}
239 		sge++;
240 	}
241 
242 	*sge_ind = idx;
243 }
244 
check_inl_data_len(struct hns_roce_qp * qp,unsigned int len)245 static bool check_inl_data_len(struct hns_roce_qp *qp, unsigned int len)
246 {
247 	struct hns_roce_dev *hr_dev = to_hr_dev(qp->ibqp.device);
248 	int mtu = ib_mtu_enum_to_int(qp->path_mtu);
249 
250 	if (len > qp->max_inline_data || len > mtu) {
251 		ibdev_err(&hr_dev->ib_dev,
252 			  "invalid length of data, data len = %u, max inline len = %u, path mtu = %d.\n",
253 			  len, qp->max_inline_data, mtu);
254 		return false;
255 	}
256 
257 	return true;
258 }
259 
set_rc_inl(struct hns_roce_qp * qp,const struct ib_send_wr * wr,struct hns_roce_v2_rc_send_wqe * rc_sq_wqe,unsigned int * sge_idx)260 static int set_rc_inl(struct hns_roce_qp *qp, const struct ib_send_wr *wr,
261 		      struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
262 		      unsigned int *sge_idx)
263 {
264 	struct hns_roce_dev *hr_dev = to_hr_dev(qp->ibqp.device);
265 	u32 msg_len = le32_to_cpu(rc_sq_wqe->msg_len);
266 	struct ib_device *ibdev = &hr_dev->ib_dev;
267 	unsigned int curr_idx = *sge_idx;
268 	void *dseg = rc_sq_wqe;
269 	unsigned int i;
270 	int ret;
271 
272 	if (unlikely(wr->opcode == IB_WR_RDMA_READ)) {
273 		ibdev_err(ibdev, "invalid inline parameters!\n");
274 		return -EINVAL;
275 	}
276 
277 	if (!check_inl_data_len(qp, msg_len))
278 		return -EINVAL;
279 
280 	dseg += sizeof(struct hns_roce_v2_rc_send_wqe);
281 
282 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S, 1);
283 
284 	if (msg_len <= HNS_ROCE_V2_MAX_RC_INL_INN_SZ) {
285 		roce_set_bit(rc_sq_wqe->byte_20,
286 			     V2_RC_SEND_WQE_BYTE_20_INL_TYPE_S, 0);
287 
288 		for (i = 0; i < wr->num_sge; i++) {
289 			memcpy(dseg, ((void *)wr->sg_list[i].addr),
290 			       wr->sg_list[i].length);
291 			dseg += wr->sg_list[i].length;
292 		}
293 	} else {
294 		roce_set_bit(rc_sq_wqe->byte_20,
295 			     V2_RC_SEND_WQE_BYTE_20_INL_TYPE_S, 1);
296 
297 		ret = fill_ext_sge_inl_data(qp, wr, &curr_idx, msg_len);
298 		if (ret)
299 			return ret;
300 
301 		roce_set_field(rc_sq_wqe->byte_16,
302 			       V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
303 			       V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S,
304 			       curr_idx - *sge_idx);
305 	}
306 
307 	*sge_idx = curr_idx;
308 
309 	return 0;
310 }
311 
set_rwqe_data_seg(struct ib_qp * ibqp,const struct ib_send_wr * wr,struct hns_roce_v2_rc_send_wqe * rc_sq_wqe,unsigned int * sge_ind,unsigned int valid_num_sge)312 static int set_rwqe_data_seg(struct ib_qp *ibqp, const struct ib_send_wr *wr,
313 			     struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
314 			     unsigned int *sge_ind,
315 			     unsigned int valid_num_sge)
316 {
317 	struct hns_roce_v2_wqe_data_seg *dseg =
318 		(void *)rc_sq_wqe + sizeof(struct hns_roce_v2_rc_send_wqe);
319 	struct hns_roce_qp *qp = to_hr_qp(ibqp);
320 	int j = 0;
321 	int i;
322 
323 	roce_set_field(rc_sq_wqe->byte_20,
324 		       V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
325 		       V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
326 		       (*sge_ind) & (qp->sge.sge_cnt - 1));
327 
328 	if (wr->send_flags & IB_SEND_INLINE)
329 		return set_rc_inl(qp, wr, rc_sq_wqe, sge_ind);
330 
331 	if (valid_num_sge <= HNS_ROCE_SGE_IN_WQE) {
332 		for (i = 0; i < wr->num_sge; i++) {
333 			if (likely(wr->sg_list[i].length)) {
334 				set_data_seg_v2(dseg, wr->sg_list + i);
335 				dseg++;
336 			}
337 		}
338 	} else {
339 		for (i = 0; i < wr->num_sge && j < HNS_ROCE_SGE_IN_WQE; i++) {
340 			if (likely(wr->sg_list[i].length)) {
341 				set_data_seg_v2(dseg, wr->sg_list + i);
342 				dseg++;
343 				j++;
344 			}
345 		}
346 
347 		set_extend_sge(qp, wr->sg_list + i, sge_ind,
348 			       valid_num_sge - HNS_ROCE_SGE_IN_WQE);
349 	}
350 
351 	roce_set_field(rc_sq_wqe->byte_16,
352 		       V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
353 		       V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
354 
355 	return 0;
356 }
357 
check_send_valid(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp)358 static int check_send_valid(struct hns_roce_dev *hr_dev,
359 			    struct hns_roce_qp *hr_qp)
360 {
361 	struct ib_device *ibdev = &hr_dev->ib_dev;
362 	struct ib_qp *ibqp = &hr_qp->ibqp;
363 
364 	if (unlikely(ibqp->qp_type != IB_QPT_RC &&
365 		     ibqp->qp_type != IB_QPT_GSI &&
366 		     ibqp->qp_type != IB_QPT_UD)) {
367 		ibdev_err(ibdev, "Not supported QP(0x%x)type!\n",
368 			  ibqp->qp_type);
369 		return -EOPNOTSUPP;
370 	} else if (unlikely(hr_qp->state == IB_QPS_RESET ||
371 		   hr_qp->state == IB_QPS_INIT ||
372 		   hr_qp->state == IB_QPS_RTR)) {
373 		ibdev_err(ibdev, "failed to post WQE, QP state %hhu!\n",
374 			  hr_qp->state);
375 		return -EINVAL;
376 	} else if (unlikely(hr_dev->state >= HNS_ROCE_DEVICE_STATE_RST_DOWN)) {
377 		ibdev_err(ibdev, "failed to post WQE, dev state %d!\n",
378 			  hr_dev->state);
379 		return -EIO;
380 	}
381 
382 	return 0;
383 }
384 
calc_wr_sge_num(const struct ib_send_wr * wr,unsigned int * sge_len)385 static unsigned int calc_wr_sge_num(const struct ib_send_wr *wr,
386 				    unsigned int *sge_len)
387 {
388 	unsigned int valid_num = 0;
389 	unsigned int len = 0;
390 	int i;
391 
392 	for (i = 0; i < wr->num_sge; i++) {
393 		if (likely(wr->sg_list[i].length)) {
394 			len += wr->sg_list[i].length;
395 			valid_num++;
396 		}
397 	}
398 
399 	*sge_len = len;
400 	return valid_num;
401 }
402 
get_immtdata(const struct ib_send_wr * wr)403 static __le32 get_immtdata(const struct ib_send_wr *wr)
404 {
405 	switch (wr->opcode) {
406 	case IB_WR_SEND_WITH_IMM:
407 	case IB_WR_RDMA_WRITE_WITH_IMM:
408 		return cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
409 	default:
410 		return 0;
411 	}
412 }
413 
set_ud_opcode(struct hns_roce_v2_ud_send_wqe * ud_sq_wqe,const struct ib_send_wr * wr)414 static int set_ud_opcode(struct hns_roce_v2_ud_send_wqe *ud_sq_wqe,
415 			 const struct ib_send_wr *wr)
416 {
417 	u32 ib_op = wr->opcode;
418 
419 	if (ib_op != IB_WR_SEND && ib_op != IB_WR_SEND_WITH_IMM)
420 		return -EINVAL;
421 
422 	ud_sq_wqe->immtdata = get_immtdata(wr);
423 
424 	roce_set_field(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
425 		       V2_UD_SEND_WQE_BYTE_4_OPCODE_S, to_hr_opcode(ib_op));
426 
427 	return 0;
428 }
429 
set_ud_wqe(struct hns_roce_qp * qp,const struct ib_send_wr * wr,void * wqe,unsigned int * sge_idx,unsigned int owner_bit)430 static inline int set_ud_wqe(struct hns_roce_qp *qp,
431 			     const struct ib_send_wr *wr,
432 			     void *wqe, unsigned int *sge_idx,
433 			     unsigned int owner_bit)
434 {
435 	struct hns_roce_dev *hr_dev = to_hr_dev(qp->ibqp.device);
436 	struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
437 	struct hns_roce_v2_ud_send_wqe *ud_sq_wqe = wqe;
438 	unsigned int curr_idx = *sge_idx;
439 	int valid_num_sge;
440 	u32 msg_len = 0;
441 	int ret;
442 
443 	valid_num_sge = calc_wr_sge_num(wr, &msg_len);
444 	memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
445 
446 	ret = set_ud_opcode(ud_sq_wqe, wr);
447 	if (WARN_ON(ret))
448 		return ret;
449 
450 	roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
451 		       V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
452 	roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
453 		       V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
454 	roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
455 		       V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
456 	roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
457 		       V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
458 	roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
459 		       V2_UD_SEND_WQE_BYTE_48_DMAC_4_S, ah->av.mac[4]);
460 	roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
461 		       V2_UD_SEND_WQE_BYTE_48_DMAC_5_S, ah->av.mac[5]);
462 
463 	ud_sq_wqe->msg_len = cpu_to_le32(msg_len);
464 
465 	/* Set sig attr */
466 	roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_CQE_S,
467 		     (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
468 
469 	/* Set se attr */
470 	roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_SE_S,
471 		     (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
472 
473 	roce_set_bit(ud_sq_wqe->byte_4, V2_UD_SEND_WQE_BYTE_4_OWNER_S,
474 		     owner_bit);
475 
476 	roce_set_field(ud_sq_wqe->byte_16, V2_UD_SEND_WQE_BYTE_16_PD_M,
477 		       V2_UD_SEND_WQE_BYTE_16_PD_S, to_hr_pd(qp->ibqp.pd)->pdn);
478 
479 	roce_set_field(ud_sq_wqe->byte_16, V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
480 		       V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S, valid_num_sge);
481 
482 	roce_set_field(ud_sq_wqe->byte_20,
483 		       V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
484 		       V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
485 		       curr_idx & (qp->sge.sge_cnt - 1));
486 
487 	roce_set_field(ud_sq_wqe->byte_24, V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
488 		       V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, ah->av.udp_sport);
489 	ud_sq_wqe->qkey = cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
490 			  qp->qkey : ud_wr(wr)->remote_qkey);
491 	roce_set_field(ud_sq_wqe->byte_32, V2_UD_SEND_WQE_BYTE_32_DQPN_M,
492 		       V2_UD_SEND_WQE_BYTE_32_DQPN_S, ud_wr(wr)->remote_qpn);
493 
494 	roce_set_field(ud_sq_wqe->byte_36, V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
495 		       V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S, ah->av.hop_limit);
496 	roce_set_field(ud_sq_wqe->byte_36, V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
497 		       V2_UD_SEND_WQE_BYTE_36_TCLASS_S, ah->av.tclass);
498 	roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
499 		       V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S, ah->av.flowlabel);
500 	roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_SL_M,
501 		       V2_UD_SEND_WQE_BYTE_40_SL_S, ah->av.sl);
502 	roce_set_field(ud_sq_wqe->byte_40, V2_UD_SEND_WQE_BYTE_40_PORTN_M,
503 		       V2_UD_SEND_WQE_BYTE_40_PORTN_S, qp->port);
504 
505 	roce_set_field(ud_sq_wqe->byte_48, V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
506 		       V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S, ah->av.gid_index);
507 
508 	if (hr_dev->pci_dev->revision <= PCI_REVISION_ID_HIP08) {
509 		roce_set_bit(ud_sq_wqe->byte_40,
510 			     V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S,
511 			     ah->av.vlan_en);
512 		roce_set_field(ud_sq_wqe->byte_36,
513 			       V2_UD_SEND_WQE_BYTE_36_VLAN_M,
514 			       V2_UD_SEND_WQE_BYTE_36_VLAN_S, ah->av.vlan_id);
515 	}
516 
517 	memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0], GID_LEN_V2);
518 
519 	set_extend_sge(qp, wr->sg_list, &curr_idx, valid_num_sge);
520 
521 	*sge_idx = curr_idx;
522 
523 	return 0;
524 }
525 
set_rc_opcode(struct hns_roce_v2_rc_send_wqe * rc_sq_wqe,const struct ib_send_wr * wr)526 static int set_rc_opcode(struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
527 			 const struct ib_send_wr *wr)
528 {
529 	u32 ib_op = wr->opcode;
530 
531 	rc_sq_wqe->immtdata = get_immtdata(wr);
532 
533 	switch (ib_op) {
534 	case IB_WR_RDMA_READ:
535 	case IB_WR_RDMA_WRITE:
536 	case IB_WR_RDMA_WRITE_WITH_IMM:
537 		rc_sq_wqe->rkey = cpu_to_le32(rdma_wr(wr)->rkey);
538 		rc_sq_wqe->va = cpu_to_le64(rdma_wr(wr)->remote_addr);
539 		break;
540 	case IB_WR_SEND:
541 	case IB_WR_SEND_WITH_IMM:
542 		break;
543 	case IB_WR_ATOMIC_CMP_AND_SWP:
544 	case IB_WR_ATOMIC_FETCH_AND_ADD:
545 		rc_sq_wqe->rkey = cpu_to_le32(atomic_wr(wr)->rkey);
546 		rc_sq_wqe->va = cpu_to_le64(atomic_wr(wr)->remote_addr);
547 		break;
548 	case IB_WR_REG_MR:
549 		set_frmr_seg(rc_sq_wqe, reg_wr(wr));
550 		break;
551 	case IB_WR_LOCAL_INV:
552 		roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_SO_S, 1);
553 		fallthrough;
554 	case IB_WR_SEND_WITH_INV:
555 		rc_sq_wqe->inv_key = cpu_to_le32(wr->ex.invalidate_rkey);
556 		break;
557 	default:
558 		return -EINVAL;
559 	}
560 
561 	roce_set_field(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
562 		       V2_RC_SEND_WQE_BYTE_4_OPCODE_S, to_hr_opcode(ib_op));
563 
564 	return 0;
565 }
set_rc_wqe(struct hns_roce_qp * qp,const struct ib_send_wr * wr,void * wqe,unsigned int * sge_idx,unsigned int owner_bit)566 static inline int set_rc_wqe(struct hns_roce_qp *qp,
567 			     const struct ib_send_wr *wr,
568 			     void *wqe, unsigned int *sge_idx,
569 			     unsigned int owner_bit)
570 {
571 	struct hns_roce_v2_rc_send_wqe *rc_sq_wqe = wqe;
572 	unsigned int curr_idx = *sge_idx;
573 	unsigned int valid_num_sge;
574 	u32 msg_len = 0;
575 	int ret;
576 
577 	valid_num_sge = calc_wr_sge_num(wr, &msg_len);
578 	memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
579 
580 	rc_sq_wqe->msg_len = cpu_to_le32(msg_len);
581 
582 	ret = set_rc_opcode(rc_sq_wqe, wr);
583 	if (WARN_ON(ret))
584 		return ret;
585 
586 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_FENCE_S,
587 		     (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
588 
589 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_SE_S,
590 		     (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
591 
592 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_CQE_S,
593 		     (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
594 
595 	roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_OWNER_S,
596 		     owner_bit);
597 
598 	if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP ||
599 	    wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD)
600 		set_atomic_seg(wr, rc_sq_wqe, valid_num_sge);
601 	else if (wr->opcode != IB_WR_REG_MR)
602 		ret = set_rwqe_data_seg(&qp->ibqp, wr, rc_sq_wqe,
603 					&curr_idx, valid_num_sge);
604 
605 	*sge_idx = curr_idx;
606 
607 	return ret;
608 }
609 
update_sq_db(struct hns_roce_dev * hr_dev,struct hns_roce_qp * qp)610 static inline void update_sq_db(struct hns_roce_dev *hr_dev,
611 				struct hns_roce_qp *qp)
612 {
613 	/*
614 	 * Hip08 hardware cannot flush the WQEs in SQ if the QP state
615 	 * gets into errored mode. Hence, as a workaround to this
616 	 * hardware limitation, driver needs to assist in flushing. But
617 	 * the flushing operation uses mailbox to convey the QP state to
618 	 * the hardware and which can sleep due to the mutex protection
619 	 * around the mailbox calls. Hence, use the deferred flush for
620 	 * now.
621 	 */
622 	if (qp->state == IB_QPS_ERR) {
623 		if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG, &qp->flush_flag))
624 			init_flush_work(hr_dev, qp);
625 	} else {
626 		struct hns_roce_v2_db sq_db = {};
627 
628 		roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
629 			       V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
630 		roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
631 			       V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
632 		roce_set_field(sq_db.parameter, V2_DB_PARAMETER_IDX_M,
633 			       V2_DB_PARAMETER_IDX_S, qp->sq.head);
634 		roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
635 			       V2_DB_PARAMETER_SL_S, qp->sl);
636 
637 		hns_roce_write64(hr_dev, (__le32 *)&sq_db, qp->sq.db_reg_l);
638 	}
639 }
640 
hns_roce_v2_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)641 static int hns_roce_v2_post_send(struct ib_qp *ibqp,
642 				 const struct ib_send_wr *wr,
643 				 const struct ib_send_wr **bad_wr)
644 {
645 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
646 	struct ib_device *ibdev = &hr_dev->ib_dev;
647 	struct hns_roce_qp *qp = to_hr_qp(ibqp);
648 	unsigned long flags = 0;
649 	unsigned int owner_bit;
650 	unsigned int sge_idx;
651 	unsigned int wqe_idx;
652 	void *wqe = NULL;
653 	int nreq;
654 	int ret;
655 
656 	spin_lock_irqsave(&qp->sq.lock, flags);
657 
658 	ret = check_send_valid(hr_dev, qp);
659 	if (unlikely(ret)) {
660 		*bad_wr = wr;
661 		nreq = 0;
662 		goto out;
663 	}
664 
665 	sge_idx = qp->next_sge;
666 
667 	for (nreq = 0; wr; ++nreq, wr = wr->next) {
668 		if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
669 			ret = -ENOMEM;
670 			*bad_wr = wr;
671 			goto out;
672 		}
673 
674 		wqe_idx = (qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1);
675 
676 		if (unlikely(wr->num_sge > qp->sq.max_gs)) {
677 			ibdev_err(ibdev, "num_sge = %d > qp->sq.max_gs = %u.\n",
678 				  wr->num_sge, qp->sq.max_gs);
679 			ret = -EINVAL;
680 			*bad_wr = wr;
681 			goto out;
682 		}
683 
684 		wqe = hns_roce_get_send_wqe(qp, wqe_idx);
685 		qp->sq.wrid[wqe_idx] = wr->wr_id;
686 		owner_bit =
687 		       ~(((qp->sq.head + nreq) >> ilog2(qp->sq.wqe_cnt)) & 0x1);
688 
689 		/* Corresponding to the QP type, wqe process separately */
690 		if (ibqp->qp_type == IB_QPT_GSI)
691 			ret = set_ud_wqe(qp, wr, wqe, &sge_idx, owner_bit);
692 		else if (ibqp->qp_type == IB_QPT_RC)
693 			ret = set_rc_wqe(qp, wr, wqe, &sge_idx, owner_bit);
694 
695 		if (unlikely(ret)) {
696 			*bad_wr = wr;
697 			goto out;
698 		}
699 	}
700 
701 out:
702 	if (likely(nreq)) {
703 		qp->sq.head += nreq;
704 		qp->next_sge = sge_idx;
705 		/* Memory barrier */
706 		wmb();
707 		update_sq_db(hr_dev, qp);
708 	}
709 
710 	spin_unlock_irqrestore(&qp->sq.lock, flags);
711 
712 	return ret;
713 }
714 
check_recv_valid(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp)715 static int check_recv_valid(struct hns_roce_dev *hr_dev,
716 			    struct hns_roce_qp *hr_qp)
717 {
718 	if (unlikely(hr_dev->state >= HNS_ROCE_DEVICE_STATE_RST_DOWN))
719 		return -EIO;
720 	else if (hr_qp->state == IB_QPS_RESET)
721 		return -EINVAL;
722 
723 	return 0;
724 }
725 
hns_roce_v2_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)726 static int hns_roce_v2_post_recv(struct ib_qp *ibqp,
727 				 const struct ib_recv_wr *wr,
728 				 const struct ib_recv_wr **bad_wr)
729 {
730 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
731 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
732 	struct ib_device *ibdev = &hr_dev->ib_dev;
733 	struct hns_roce_v2_wqe_data_seg *dseg;
734 	struct hns_roce_rinl_sge *sge_list;
735 	unsigned long flags;
736 	void *wqe = NULL;
737 	u32 wqe_idx;
738 	int nreq;
739 	int ret;
740 	int i;
741 
742 	spin_lock_irqsave(&hr_qp->rq.lock, flags);
743 
744 	ret = check_recv_valid(hr_dev, hr_qp);
745 	if (unlikely(ret)) {
746 		*bad_wr = wr;
747 		nreq = 0;
748 		goto out;
749 	}
750 
751 	for (nreq = 0; wr; ++nreq, wr = wr->next) {
752 		if (unlikely(hns_roce_wq_overflow(&hr_qp->rq, nreq,
753 						  hr_qp->ibqp.recv_cq))) {
754 			ret = -ENOMEM;
755 			*bad_wr = wr;
756 			goto out;
757 		}
758 
759 		wqe_idx = (hr_qp->rq.head + nreq) & (hr_qp->rq.wqe_cnt - 1);
760 
761 		if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
762 			ibdev_err(ibdev, "num_sge = %d >= max_sge = %u.\n",
763 				  wr->num_sge, hr_qp->rq.max_gs);
764 			ret = -EINVAL;
765 			*bad_wr = wr;
766 			goto out;
767 		}
768 
769 		wqe = hns_roce_get_recv_wqe(hr_qp, wqe_idx);
770 		dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
771 		for (i = 0; i < wr->num_sge; i++) {
772 			if (!wr->sg_list[i].length)
773 				continue;
774 			set_data_seg_v2(dseg, wr->sg_list + i);
775 			dseg++;
776 		}
777 
778 		if (wr->num_sge < hr_qp->rq.max_gs) {
779 			dseg->lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
780 			dseg->addr = 0;
781 		}
782 
783 		/* rq support inline data */
784 		if (hr_qp->rq_inl_buf.wqe_cnt) {
785 			sge_list = hr_qp->rq_inl_buf.wqe_list[wqe_idx].sg_list;
786 			hr_qp->rq_inl_buf.wqe_list[wqe_idx].sge_cnt =
787 							       (u32)wr->num_sge;
788 			for (i = 0; i < wr->num_sge; i++) {
789 				sge_list[i].addr =
790 					       (void *)(u64)wr->sg_list[i].addr;
791 				sge_list[i].len = wr->sg_list[i].length;
792 			}
793 		}
794 
795 		hr_qp->rq.wrid[wqe_idx] = wr->wr_id;
796 	}
797 
798 out:
799 	if (likely(nreq)) {
800 		hr_qp->rq.head += nreq;
801 		/* Memory barrier */
802 		wmb();
803 
804 		/*
805 		 * Hip08 hardware cannot flush the WQEs in RQ if the QP state
806 		 * gets into errored mode. Hence, as a workaround to this
807 		 * hardware limitation, driver needs to assist in flushing. But
808 		 * the flushing operation uses mailbox to convey the QP state to
809 		 * the hardware and which can sleep due to the mutex protection
810 		 * around the mailbox calls. Hence, use the deferred flush for
811 		 * now.
812 		 */
813 		if (hr_qp->state == IB_QPS_ERR) {
814 			if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG,
815 					      &hr_qp->flush_flag))
816 				init_flush_work(hr_dev, hr_qp);
817 		} else {
818 			*hr_qp->rdb.db_record = hr_qp->rq.head & 0xffff;
819 		}
820 	}
821 	spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
822 
823 	return ret;
824 }
825 
get_srq_wqe(struct hns_roce_srq * srq,int n)826 static void *get_srq_wqe(struct hns_roce_srq *srq, int n)
827 {
828 	return hns_roce_buf_offset(srq->buf_mtr.kmem, n << srq->wqe_shift);
829 }
830 
get_idx_buf(struct hns_roce_idx_que * idx_que,int n)831 static void *get_idx_buf(struct hns_roce_idx_que *idx_que, int n)
832 {
833 	return hns_roce_buf_offset(idx_que->mtr.kmem,
834 				   n << idx_que->entry_shift);
835 }
836 
hns_roce_free_srq_wqe(struct hns_roce_srq * srq,int wqe_index)837 static void hns_roce_free_srq_wqe(struct hns_roce_srq *srq, int wqe_index)
838 {
839 	/* always called with interrupts disabled. */
840 	spin_lock(&srq->lock);
841 
842 	bitmap_clear(srq->idx_que.bitmap, wqe_index, 1);
843 	srq->tail++;
844 
845 	spin_unlock(&srq->lock);
846 }
847 
find_empty_entry(struct hns_roce_idx_que * idx_que,unsigned long size)848 static int find_empty_entry(struct hns_roce_idx_que *idx_que,
849 			    unsigned long size)
850 {
851 	int wqe_idx;
852 
853 	if (unlikely(bitmap_full(idx_que->bitmap, size)))
854 		return -ENOSPC;
855 
856 	wqe_idx = find_first_zero_bit(idx_que->bitmap, size);
857 
858 	bitmap_set(idx_que->bitmap, wqe_idx, 1);
859 
860 	return wqe_idx;
861 }
862 
hns_roce_v2_post_srq_recv(struct ib_srq * ibsrq,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)863 static int hns_roce_v2_post_srq_recv(struct ib_srq *ibsrq,
864 				     const struct ib_recv_wr *wr,
865 				     const struct ib_recv_wr **bad_wr)
866 {
867 	struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
868 	struct hns_roce_srq *srq = to_hr_srq(ibsrq);
869 	struct hns_roce_v2_wqe_data_seg *dseg;
870 	struct hns_roce_v2_db srq_db;
871 	unsigned long flags;
872 	__le32 *srq_idx;
873 	int ret = 0;
874 	int wqe_idx;
875 	void *wqe;
876 	int nreq;
877 	int ind;
878 	int i;
879 
880 	spin_lock_irqsave(&srq->lock, flags);
881 
882 	ind = srq->head & (srq->wqe_cnt - 1);
883 
884 	for (nreq = 0; wr; ++nreq, wr = wr->next) {
885 		if (unlikely(wr->num_sge >= srq->max_gs)) {
886 			ret = -EINVAL;
887 			*bad_wr = wr;
888 			break;
889 		}
890 
891 		if (unlikely(srq->head == srq->tail)) {
892 			ret = -ENOMEM;
893 			*bad_wr = wr;
894 			break;
895 		}
896 
897 		wqe_idx = find_empty_entry(&srq->idx_que, srq->wqe_cnt);
898 		if (unlikely(wqe_idx < 0)) {
899 			ret = -ENOMEM;
900 			*bad_wr = wr;
901 			break;
902 		}
903 
904 		wqe = get_srq_wqe(srq, wqe_idx);
905 		dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
906 
907 		for (i = 0; i < wr->num_sge; ++i) {
908 			dseg[i].len = cpu_to_le32(wr->sg_list[i].length);
909 			dseg[i].lkey = cpu_to_le32(wr->sg_list[i].lkey);
910 			dseg[i].addr = cpu_to_le64(wr->sg_list[i].addr);
911 		}
912 
913 		if (wr->num_sge < srq->max_gs) {
914 			dseg[i].len = 0;
915 			dseg[i].lkey = cpu_to_le32(0x100);
916 			dseg[i].addr = 0;
917 		}
918 
919 		srq_idx = get_idx_buf(&srq->idx_que, ind);
920 		*srq_idx = cpu_to_le32(wqe_idx);
921 
922 		srq->wrid[wqe_idx] = wr->wr_id;
923 		ind = (ind + 1) & (srq->wqe_cnt - 1);
924 	}
925 
926 	if (likely(nreq)) {
927 		srq->head += nreq;
928 
929 		/*
930 		 * Make sure that descriptors are written before
931 		 * doorbell record.
932 		 */
933 		wmb();
934 
935 		srq_db.byte_4 =
936 			cpu_to_le32(HNS_ROCE_V2_SRQ_DB << V2_DB_BYTE_4_CMD_S |
937 				    (srq->srqn & V2_DB_BYTE_4_TAG_M));
938 		srq_db.parameter =
939 			cpu_to_le32(srq->head & V2_DB_PARAMETER_IDX_M);
940 
941 		hns_roce_write64(hr_dev, (__le32 *)&srq_db, srq->db_reg_l);
942 	}
943 
944 	spin_unlock_irqrestore(&srq->lock, flags);
945 
946 	return ret;
947 }
948 
hns_roce_v2_cmd_hw_reseted(struct hns_roce_dev * hr_dev,unsigned long instance_stage,unsigned long reset_stage)949 static int hns_roce_v2_cmd_hw_reseted(struct hns_roce_dev *hr_dev,
950 				      unsigned long instance_stage,
951 				      unsigned long reset_stage)
952 {
953 	/* When hardware reset has been completed once or more, we should stop
954 	 * sending mailbox&cmq&doorbell to hardware. If now in .init_instance()
955 	 * function, we should exit with error. If now at HNAE3_INIT_CLIENT
956 	 * stage of soft reset process, we should exit with error, and then
957 	 * HNAE3_INIT_CLIENT related process can rollback the operation like
958 	 * notifing hardware to free resources, HNAE3_INIT_CLIENT related
959 	 * process will exit with error to notify NIC driver to reschedule soft
960 	 * reset process once again.
961 	 */
962 	hr_dev->is_reset = true;
963 	hr_dev->dis_db = true;
964 
965 	if (reset_stage == HNS_ROCE_STATE_RST_INIT ||
966 	    instance_stage == HNS_ROCE_STATE_INIT)
967 		return CMD_RST_PRC_EBUSY;
968 
969 	return CMD_RST_PRC_SUCCESS;
970 }
971 
hns_roce_v2_cmd_hw_resetting(struct hns_roce_dev * hr_dev,unsigned long instance_stage,unsigned long reset_stage)972 static int hns_roce_v2_cmd_hw_resetting(struct hns_roce_dev *hr_dev,
973 					unsigned long instance_stage,
974 					unsigned long reset_stage)
975 {
976 #define HW_RESET_TIMEOUT_US 1000000
977 #define HW_RESET_SLEEP_US 1000
978 
979 	struct hns_roce_v2_priv *priv = hr_dev->priv;
980 	struct hnae3_handle *handle = priv->handle;
981 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
982 	unsigned long val;
983 	int ret;
984 
985 	/* When hardware reset is detected, we should stop sending mailbox&cmq&
986 	 * doorbell to hardware. If now in .init_instance() function, we should
987 	 * exit with error. If now at HNAE3_INIT_CLIENT stage of soft reset
988 	 * process, we should exit with error, and then HNAE3_INIT_CLIENT
989 	 * related process can rollback the operation like notifing hardware to
990 	 * free resources, HNAE3_INIT_CLIENT related process will exit with
991 	 * error to notify NIC driver to reschedule soft reset process once
992 	 * again.
993 	 */
994 	hr_dev->dis_db = true;
995 
996 	ret = read_poll_timeout(ops->ae_dev_reset_cnt, val,
997 				val > hr_dev->reset_cnt, HW_RESET_SLEEP_US,
998 				HW_RESET_TIMEOUT_US, false, handle);
999 	if (!ret)
1000 		hr_dev->is_reset = true;
1001 
1002 	if (!hr_dev->is_reset || reset_stage == HNS_ROCE_STATE_RST_INIT ||
1003 	    instance_stage == HNS_ROCE_STATE_INIT)
1004 		return CMD_RST_PRC_EBUSY;
1005 
1006 	return CMD_RST_PRC_SUCCESS;
1007 }
1008 
hns_roce_v2_cmd_sw_resetting(struct hns_roce_dev * hr_dev)1009 static int hns_roce_v2_cmd_sw_resetting(struct hns_roce_dev *hr_dev)
1010 {
1011 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1012 	struct hnae3_handle *handle = priv->handle;
1013 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1014 
1015 	/* When software reset is detected at .init_instance() function, we
1016 	 * should stop sending mailbox&cmq&doorbell to hardware, and exit
1017 	 * with error.
1018 	 */
1019 	hr_dev->dis_db = true;
1020 	if (ops->ae_dev_reset_cnt(handle) != hr_dev->reset_cnt)
1021 		hr_dev->is_reset = true;
1022 
1023 	return CMD_RST_PRC_EBUSY;
1024 }
1025 
hns_roce_v2_rst_process_cmd(struct hns_roce_dev * hr_dev)1026 static int hns_roce_v2_rst_process_cmd(struct hns_roce_dev *hr_dev)
1027 {
1028 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1029 	struct hnae3_handle *handle = priv->handle;
1030 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1031 	unsigned long instance_stage;	/* the current instance stage */
1032 	unsigned long reset_stage;	/* the current reset stage */
1033 	unsigned long reset_cnt;
1034 	bool sw_resetting;
1035 	bool hw_resetting;
1036 
1037 	if (hr_dev->is_reset)
1038 		return CMD_RST_PRC_SUCCESS;
1039 
1040 	/* Get information about reset from NIC driver or RoCE driver itself,
1041 	 * the meaning of the following variables from NIC driver are described
1042 	 * as below:
1043 	 * reset_cnt -- The count value of completed hardware reset.
1044 	 * hw_resetting -- Whether hardware device is resetting now.
1045 	 * sw_resetting -- Whether NIC's software reset process is running now.
1046 	 */
1047 	instance_stage = handle->rinfo.instance_state;
1048 	reset_stage = handle->rinfo.reset_state;
1049 	reset_cnt = ops->ae_dev_reset_cnt(handle);
1050 	hw_resetting = ops->get_cmdq_stat(handle);
1051 	sw_resetting = ops->ae_dev_resetting(handle);
1052 
1053 	if (reset_cnt != hr_dev->reset_cnt)
1054 		return hns_roce_v2_cmd_hw_reseted(hr_dev, instance_stage,
1055 						  reset_stage);
1056 	else if (hw_resetting)
1057 		return hns_roce_v2_cmd_hw_resetting(hr_dev, instance_stage,
1058 						    reset_stage);
1059 	else if (sw_resetting && instance_stage == HNS_ROCE_STATE_INIT)
1060 		return hns_roce_v2_cmd_sw_resetting(hr_dev);
1061 
1062 	return 0;
1063 }
1064 
hns_roce_cmq_space(struct hns_roce_v2_cmq_ring * ring)1065 static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
1066 {
1067 	int ntu = ring->next_to_use;
1068 	int ntc = ring->next_to_clean;
1069 	int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
1070 
1071 	return ring->desc_num - used - 1;
1072 }
1073 
hns_roce_alloc_cmq_desc(struct hns_roce_dev * hr_dev,struct hns_roce_v2_cmq_ring * ring)1074 static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
1075 				   struct hns_roce_v2_cmq_ring *ring)
1076 {
1077 	int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
1078 
1079 	ring->desc = kzalloc(size, GFP_KERNEL);
1080 	if (!ring->desc)
1081 		return -ENOMEM;
1082 
1083 	ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
1084 					     DMA_BIDIRECTIONAL);
1085 	if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
1086 		ring->desc_dma_addr = 0;
1087 		kfree(ring->desc);
1088 		ring->desc = NULL;
1089 		return -ENOMEM;
1090 	}
1091 
1092 	return 0;
1093 }
1094 
hns_roce_free_cmq_desc(struct hns_roce_dev * hr_dev,struct hns_roce_v2_cmq_ring * ring)1095 static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
1096 				   struct hns_roce_v2_cmq_ring *ring)
1097 {
1098 	dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
1099 			 ring->desc_num * sizeof(struct hns_roce_cmq_desc),
1100 			 DMA_BIDIRECTIONAL);
1101 
1102 	ring->desc_dma_addr = 0;
1103 	kfree(ring->desc);
1104 }
1105 
hns_roce_init_cmq_ring(struct hns_roce_dev * hr_dev,bool ring_type)1106 static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
1107 {
1108 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1109 	struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
1110 					    &priv->cmq.csq : &priv->cmq.crq;
1111 
1112 	ring->flag = ring_type;
1113 	ring->next_to_clean = 0;
1114 	ring->next_to_use = 0;
1115 
1116 	return hns_roce_alloc_cmq_desc(hr_dev, ring);
1117 }
1118 
hns_roce_cmq_init_regs(struct hns_roce_dev * hr_dev,bool ring_type)1119 static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
1120 {
1121 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1122 	struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
1123 					    &priv->cmq.csq : &priv->cmq.crq;
1124 	dma_addr_t dma = ring->desc_dma_addr;
1125 
1126 	if (ring_type == TYPE_CSQ) {
1127 		roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
1128 		roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
1129 			   upper_32_bits(dma));
1130 		roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
1131 			   ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S);
1132 		roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
1133 		roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
1134 	} else {
1135 		roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
1136 		roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
1137 			   upper_32_bits(dma));
1138 		roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
1139 			   ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S);
1140 		roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
1141 		roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
1142 	}
1143 }
1144 
hns_roce_v2_cmq_init(struct hns_roce_dev * hr_dev)1145 static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
1146 {
1147 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1148 	int ret;
1149 
1150 	/* Setup the queue entries for command queue */
1151 	priv->cmq.csq.desc_num = CMD_CSQ_DESC_NUM;
1152 	priv->cmq.crq.desc_num = CMD_CRQ_DESC_NUM;
1153 
1154 	/* Setup the lock for command queue */
1155 	spin_lock_init(&priv->cmq.csq.lock);
1156 	spin_lock_init(&priv->cmq.crq.lock);
1157 
1158 	/* Setup Tx write back timeout */
1159 	priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
1160 
1161 	/* Init CSQ */
1162 	ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
1163 	if (ret) {
1164 		dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
1165 		return ret;
1166 	}
1167 
1168 	/* Init CRQ */
1169 	ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
1170 	if (ret) {
1171 		dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
1172 		goto err_crq;
1173 	}
1174 
1175 	/* Init CSQ REG */
1176 	hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
1177 
1178 	/* Init CRQ REG */
1179 	hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
1180 
1181 	return 0;
1182 
1183 err_crq:
1184 	hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
1185 
1186 	return ret;
1187 }
1188 
hns_roce_v2_cmq_exit(struct hns_roce_dev * hr_dev)1189 static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
1190 {
1191 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1192 
1193 	hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
1194 	hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
1195 }
1196 
hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc * desc,enum hns_roce_opcode_type opcode,bool is_read)1197 static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
1198 					  enum hns_roce_opcode_type opcode,
1199 					  bool is_read)
1200 {
1201 	memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
1202 	desc->opcode = cpu_to_le16(opcode);
1203 	desc->flag =
1204 		cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
1205 	if (is_read)
1206 		desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
1207 	else
1208 		desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
1209 }
1210 
hns_roce_cmq_csq_done(struct hns_roce_dev * hr_dev)1211 static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
1212 {
1213 	u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
1214 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1215 
1216 	return head == priv->cmq.csq.next_to_use;
1217 }
1218 
hns_roce_cmq_csq_clean(struct hns_roce_dev * hr_dev)1219 static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
1220 {
1221 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1222 	struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
1223 	struct hns_roce_cmq_desc *desc;
1224 	u16 ntc = csq->next_to_clean;
1225 	u32 head;
1226 	int clean = 0;
1227 
1228 	desc = &csq->desc[ntc];
1229 	head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
1230 	while (head != ntc) {
1231 		memset(desc, 0, sizeof(*desc));
1232 		ntc++;
1233 		if (ntc == csq->desc_num)
1234 			ntc = 0;
1235 		desc = &csq->desc[ntc];
1236 		clean++;
1237 	}
1238 	csq->next_to_clean = ntc;
1239 
1240 	return clean;
1241 }
1242 
__hns_roce_cmq_send(struct hns_roce_dev * hr_dev,struct hns_roce_cmq_desc * desc,int num)1243 static int __hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
1244 			       struct hns_roce_cmq_desc *desc, int num)
1245 {
1246 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1247 	struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
1248 	struct hns_roce_cmq_desc *desc_to_use;
1249 	bool complete = false;
1250 	u32 timeout = 0;
1251 	int handle = 0;
1252 	u16 desc_ret;
1253 	int ret;
1254 	int ntc;
1255 
1256 	spin_lock_bh(&csq->lock);
1257 
1258 	if (num > hns_roce_cmq_space(csq)) {
1259 		spin_unlock_bh(&csq->lock);
1260 		return -EBUSY;
1261 	}
1262 
1263 	/*
1264 	 * Record the location of desc in the cmq for this time
1265 	 * which will be use for hardware to write back
1266 	 */
1267 	ntc = csq->next_to_use;
1268 
1269 	while (handle < num) {
1270 		desc_to_use = &csq->desc[csq->next_to_use];
1271 		*desc_to_use = desc[handle];
1272 		dev_dbg(hr_dev->dev, "set cmq desc:\n");
1273 		csq->next_to_use++;
1274 		if (csq->next_to_use == csq->desc_num)
1275 			csq->next_to_use = 0;
1276 		handle++;
1277 	}
1278 
1279 	/* Write to hardware */
1280 	roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
1281 
1282 	/*
1283 	 * If the command is sync, wait for the firmware to write back,
1284 	 * if multi descriptors to be sent, use the first one to check
1285 	 */
1286 	if (le16_to_cpu(desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
1287 		do {
1288 			if (hns_roce_cmq_csq_done(hr_dev))
1289 				break;
1290 			udelay(1);
1291 			timeout++;
1292 		} while (timeout < priv->cmq.tx_timeout);
1293 	}
1294 
1295 	if (hns_roce_cmq_csq_done(hr_dev)) {
1296 		complete = true;
1297 		handle = 0;
1298 		ret = 0;
1299 		while (handle < num) {
1300 			/* get the result of hardware write back */
1301 			desc_to_use = &csq->desc[ntc];
1302 			desc[handle] = *desc_to_use;
1303 			dev_dbg(hr_dev->dev, "Get cmq desc:\n");
1304 			desc_ret = le16_to_cpu(desc[handle].retval);
1305 			if (unlikely(desc_ret != CMD_EXEC_SUCCESS))
1306 				ret = -EIO;
1307 			priv->cmq.last_status = desc_ret;
1308 			ntc++;
1309 			handle++;
1310 			if (ntc == csq->desc_num)
1311 				ntc = 0;
1312 		}
1313 	}
1314 
1315 	if (!complete)
1316 		ret = -EAGAIN;
1317 
1318 	/* clean the command send queue */
1319 	handle = hns_roce_cmq_csq_clean(hr_dev);
1320 	if (handle != num)
1321 		dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
1322 			 handle, num);
1323 
1324 	spin_unlock_bh(&csq->lock);
1325 
1326 	return ret;
1327 }
1328 
hns_roce_cmq_send(struct hns_roce_dev * hr_dev,struct hns_roce_cmq_desc * desc,int num)1329 static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
1330 			     struct hns_roce_cmq_desc *desc, int num)
1331 {
1332 	int retval;
1333 	int ret;
1334 
1335 	ret = hns_roce_v2_rst_process_cmd(hr_dev);
1336 	if (ret == CMD_RST_PRC_SUCCESS)
1337 		return 0;
1338 	if (ret == CMD_RST_PRC_EBUSY)
1339 		return -EBUSY;
1340 
1341 	ret = __hns_roce_cmq_send(hr_dev, desc, num);
1342 	if (ret) {
1343 		retval = hns_roce_v2_rst_process_cmd(hr_dev);
1344 		if (retval == CMD_RST_PRC_SUCCESS)
1345 			return 0;
1346 		else if (retval == CMD_RST_PRC_EBUSY)
1347 			return -EBUSY;
1348 	}
1349 
1350 	return ret;
1351 }
1352 
hns_roce_cmq_query_hw_info(struct hns_roce_dev * hr_dev)1353 static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
1354 {
1355 	struct hns_roce_query_version *resp;
1356 	struct hns_roce_cmq_desc desc;
1357 	int ret;
1358 
1359 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
1360 	ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1361 	if (ret)
1362 		return ret;
1363 
1364 	resp = (struct hns_roce_query_version *)desc.data;
1365 	hr_dev->hw_rev = le16_to_cpu(resp->rocee_hw_version);
1366 	hr_dev->vendor_id = hr_dev->pci_dev->vendor;
1367 
1368 	return 0;
1369 }
1370 
hns_roce_func_clr_chk_rst(struct hns_roce_dev * hr_dev)1371 static bool hns_roce_func_clr_chk_rst(struct hns_roce_dev *hr_dev)
1372 {
1373 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1374 	struct hnae3_handle *handle = priv->handle;
1375 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1376 	unsigned long reset_cnt;
1377 	bool sw_resetting;
1378 	bool hw_resetting;
1379 
1380 	reset_cnt = ops->ae_dev_reset_cnt(handle);
1381 	hw_resetting = ops->get_hw_reset_stat(handle);
1382 	sw_resetting = ops->ae_dev_resetting(handle);
1383 
1384 	if (reset_cnt != hr_dev->reset_cnt || hw_resetting || sw_resetting)
1385 		return true;
1386 
1387 	return false;
1388 }
1389 
hns_roce_func_clr_rst_prc(struct hns_roce_dev * hr_dev,int retval,int flag)1390 static void hns_roce_func_clr_rst_prc(struct hns_roce_dev *hr_dev, int retval,
1391 				      int flag)
1392 {
1393 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1394 	struct hnae3_handle *handle = priv->handle;
1395 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1396 	unsigned long instance_stage;
1397 	unsigned long reset_cnt;
1398 	unsigned long end;
1399 	bool sw_resetting;
1400 	bool hw_resetting;
1401 
1402 	instance_stage = handle->rinfo.instance_state;
1403 	reset_cnt = ops->ae_dev_reset_cnt(handle);
1404 	hw_resetting = ops->get_hw_reset_stat(handle);
1405 	sw_resetting = ops->ae_dev_resetting(handle);
1406 
1407 	if (reset_cnt != hr_dev->reset_cnt) {
1408 		hr_dev->dis_db = true;
1409 		hr_dev->is_reset = true;
1410 		dev_info(hr_dev->dev, "Func clear success after reset.\n");
1411 	} else if (hw_resetting) {
1412 		hr_dev->dis_db = true;
1413 
1414 		dev_warn(hr_dev->dev,
1415 			 "Func clear is pending, device in resetting state.\n");
1416 		end = HNS_ROCE_V2_HW_RST_TIMEOUT;
1417 		while (end) {
1418 			if (!ops->get_hw_reset_stat(handle)) {
1419 				hr_dev->is_reset = true;
1420 				dev_info(hr_dev->dev,
1421 					 "Func clear success after reset.\n");
1422 				return;
1423 			}
1424 			msleep(HNS_ROCE_V2_HW_RST_COMPLETION_WAIT);
1425 			end -= HNS_ROCE_V2_HW_RST_COMPLETION_WAIT;
1426 		}
1427 
1428 		dev_warn(hr_dev->dev, "Func clear failed.\n");
1429 	} else if (sw_resetting && instance_stage == HNS_ROCE_STATE_INIT) {
1430 		hr_dev->dis_db = true;
1431 
1432 		dev_warn(hr_dev->dev,
1433 			 "Func clear is pending, device in resetting state.\n");
1434 		end = HNS_ROCE_V2_HW_RST_TIMEOUT;
1435 		while (end) {
1436 			if (ops->ae_dev_reset_cnt(handle) !=
1437 			    hr_dev->reset_cnt) {
1438 				hr_dev->is_reset = true;
1439 				dev_info(hr_dev->dev,
1440 					 "Func clear success after sw reset\n");
1441 				return;
1442 			}
1443 			msleep(HNS_ROCE_V2_HW_RST_COMPLETION_WAIT);
1444 			end -= HNS_ROCE_V2_HW_RST_COMPLETION_WAIT;
1445 		}
1446 
1447 		dev_warn(hr_dev->dev, "Func clear failed because of unfinished sw reset\n");
1448 	} else {
1449 		if (retval && !flag)
1450 			dev_warn(hr_dev->dev,
1451 				 "Func clear read failed, ret = %d.\n", retval);
1452 
1453 		dev_warn(hr_dev->dev, "Func clear failed.\n");
1454 	}
1455 }
hns_roce_function_clear(struct hns_roce_dev * hr_dev)1456 static void hns_roce_function_clear(struct hns_roce_dev *hr_dev)
1457 {
1458 	bool fclr_write_fail_flag = false;
1459 	struct hns_roce_func_clear *resp;
1460 	struct hns_roce_cmq_desc desc;
1461 	unsigned long end;
1462 	int ret = 0;
1463 
1464 	if (hns_roce_func_clr_chk_rst(hr_dev))
1465 		goto out;
1466 
1467 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_FUNC_CLEAR, false);
1468 	resp = (struct hns_roce_func_clear *)desc.data;
1469 
1470 	ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1471 	if (ret) {
1472 		fclr_write_fail_flag = true;
1473 		dev_err(hr_dev->dev, "Func clear write failed, ret = %d.\n",
1474 			 ret);
1475 		goto out;
1476 	}
1477 
1478 	msleep(HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_INTERVAL);
1479 	end = HNS_ROCE_V2_FUNC_CLEAR_TIMEOUT_MSECS;
1480 	while (end) {
1481 		if (hns_roce_func_clr_chk_rst(hr_dev))
1482 			goto out;
1483 		msleep(HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT);
1484 		end -= HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT;
1485 
1486 		hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_FUNC_CLEAR,
1487 					      true);
1488 
1489 		ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1490 		if (ret)
1491 			continue;
1492 
1493 		if (roce_get_bit(resp->func_done, FUNC_CLEAR_RST_FUN_DONE_S)) {
1494 			hr_dev->is_reset = true;
1495 			return;
1496 		}
1497 	}
1498 
1499 out:
1500 	hns_roce_func_clr_rst_prc(hr_dev, ret, fclr_write_fail_flag);
1501 }
1502 
hns_roce_query_fw_ver(struct hns_roce_dev * hr_dev)1503 static int hns_roce_query_fw_ver(struct hns_roce_dev *hr_dev)
1504 {
1505 	struct hns_roce_query_fw_info *resp;
1506 	struct hns_roce_cmq_desc desc;
1507 	int ret;
1508 
1509 	hns_roce_cmq_setup_basic_desc(&desc, HNS_QUERY_FW_VER, true);
1510 	ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1511 	if (ret)
1512 		return ret;
1513 
1514 	resp = (struct hns_roce_query_fw_info *)desc.data;
1515 	hr_dev->caps.fw_ver = (u64)(le32_to_cpu(resp->fw_ver));
1516 
1517 	return 0;
1518 }
1519 
hns_roce_config_global_param(struct hns_roce_dev * hr_dev)1520 static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
1521 {
1522 	struct hns_roce_cfg_global_param *req;
1523 	struct hns_roce_cmq_desc desc;
1524 
1525 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
1526 				      false);
1527 
1528 	req = (struct hns_roce_cfg_global_param *)desc.data;
1529 	memset(req, 0, sizeof(*req));
1530 	roce_set_field(req->time_cfg_udp_port,
1531 		       CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
1532 		       CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
1533 	roce_set_field(req->time_cfg_udp_port,
1534 		       CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
1535 		       CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
1536 
1537 	return hns_roce_cmq_send(hr_dev, &desc, 1);
1538 }
1539 
hns_roce_query_pf_resource(struct hns_roce_dev * hr_dev)1540 static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
1541 {
1542 	struct hns_roce_cmq_desc desc[2];
1543 	struct hns_roce_pf_res_a *req_a;
1544 	struct hns_roce_pf_res_b *req_b;
1545 	int ret;
1546 	int i;
1547 
1548 	for (i = 0; i < 2; i++) {
1549 		hns_roce_cmq_setup_basic_desc(&desc[i],
1550 					      HNS_ROCE_OPC_QUERY_PF_RES, true);
1551 
1552 		if (i == 0)
1553 			desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1554 		else
1555 			desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1556 	}
1557 
1558 	ret = hns_roce_cmq_send(hr_dev, desc, 2);
1559 	if (ret)
1560 		return ret;
1561 
1562 	req_a = (struct hns_roce_pf_res_a *)desc[0].data;
1563 	req_b = (struct hns_roce_pf_res_b *)desc[1].data;
1564 
1565 	hr_dev->caps.qpc_bt_num = roce_get_field(req_a->qpc_bt_idx_num,
1566 						 PF_RES_DATA_1_PF_QPC_BT_NUM_M,
1567 						 PF_RES_DATA_1_PF_QPC_BT_NUM_S);
1568 	hr_dev->caps.srqc_bt_num = roce_get_field(req_a->srqc_bt_idx_num,
1569 						PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
1570 						PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
1571 	hr_dev->caps.cqc_bt_num = roce_get_field(req_a->cqc_bt_idx_num,
1572 						 PF_RES_DATA_3_PF_CQC_BT_NUM_M,
1573 						 PF_RES_DATA_3_PF_CQC_BT_NUM_S);
1574 	hr_dev->caps.mpt_bt_num = roce_get_field(req_a->mpt_bt_idx_num,
1575 						 PF_RES_DATA_4_PF_MPT_BT_NUM_M,
1576 						 PF_RES_DATA_4_PF_MPT_BT_NUM_S);
1577 
1578 	hr_dev->caps.sl_num = roce_get_field(req_b->qid_idx_sl_num,
1579 					     PF_RES_DATA_3_PF_SL_NUM_M,
1580 					     PF_RES_DATA_3_PF_SL_NUM_S);
1581 	hr_dev->caps.sccc_bt_num = roce_get_field(req_b->sccc_bt_idx_num,
1582 					     PF_RES_DATA_4_PF_SCCC_BT_NUM_M,
1583 					     PF_RES_DATA_4_PF_SCCC_BT_NUM_S);
1584 
1585 	return 0;
1586 }
1587 
hns_roce_query_pf_timer_resource(struct hns_roce_dev * hr_dev)1588 static int hns_roce_query_pf_timer_resource(struct hns_roce_dev *hr_dev)
1589 {
1590 	struct hns_roce_pf_timer_res_a *req_a;
1591 	struct hns_roce_cmq_desc desc;
1592 	int ret;
1593 
1594 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_PF_TIMER_RES,
1595 				      true);
1596 
1597 	ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1598 	if (ret)
1599 		return ret;
1600 
1601 	req_a = (struct hns_roce_pf_timer_res_a *)desc.data;
1602 
1603 	hr_dev->caps.qpc_timer_bt_num =
1604 		roce_get_field(req_a->qpc_timer_bt_idx_num,
1605 			       PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_M,
1606 			       PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_S);
1607 	hr_dev->caps.cqc_timer_bt_num =
1608 		roce_get_field(req_a->cqc_timer_bt_idx_num,
1609 			       PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_M,
1610 			       PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_S);
1611 
1612 	return 0;
1613 }
1614 
hns_roce_set_vf_switch_param(struct hns_roce_dev * hr_dev,int vf_id)1615 static int hns_roce_set_vf_switch_param(struct hns_roce_dev *hr_dev, int vf_id)
1616 {
1617 	struct hns_roce_cmq_desc desc;
1618 	struct hns_roce_vf_switch *swt;
1619 	int ret;
1620 
1621 	swt = (struct hns_roce_vf_switch *)desc.data;
1622 	hns_roce_cmq_setup_basic_desc(&desc, HNS_SWITCH_PARAMETER_CFG, true);
1623 	swt->rocee_sel |= cpu_to_le32(HNS_ICL_SWITCH_CMD_ROCEE_SEL);
1624 	roce_set_field(swt->fun_id, VF_SWITCH_DATA_FUN_ID_VF_ID_M,
1625 		       VF_SWITCH_DATA_FUN_ID_VF_ID_S, vf_id);
1626 	ret = hns_roce_cmq_send(hr_dev, &desc, 1);
1627 	if (ret)
1628 		return ret;
1629 
1630 	desc.flag =
1631 		cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
1632 	desc.flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
1633 	roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_LPBK_S, 1);
1634 	roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_LCL_LPBK_S, 0);
1635 	roce_set_bit(swt->cfg, VF_SWITCH_DATA_CFG_ALW_DST_OVRD_S, 1);
1636 
1637 	return hns_roce_cmq_send(hr_dev, &desc, 1);
1638 }
1639 
hns_roce_alloc_vf_resource(struct hns_roce_dev * hr_dev)1640 static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
1641 {
1642 	struct hns_roce_cmq_desc desc[2];
1643 	struct hns_roce_vf_res_a *req_a;
1644 	struct hns_roce_vf_res_b *req_b;
1645 	int i;
1646 
1647 	req_a = (struct hns_roce_vf_res_a *)desc[0].data;
1648 	req_b = (struct hns_roce_vf_res_b *)desc[1].data;
1649 	for (i = 0; i < 2; i++) {
1650 		hns_roce_cmq_setup_basic_desc(&desc[i],
1651 					      HNS_ROCE_OPC_ALLOC_VF_RES, false);
1652 
1653 		if (i == 0)
1654 			desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1655 		else
1656 			desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1657 	}
1658 
1659 	roce_set_field(req_a->vf_qpc_bt_idx_num,
1660 		       VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
1661 		       VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
1662 	roce_set_field(req_a->vf_qpc_bt_idx_num,
1663 		       VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
1664 		       VF_RES_A_DATA_1_VF_QPC_BT_NUM_S, HNS_ROCE_VF_QPC_BT_NUM);
1665 
1666 	roce_set_field(req_a->vf_srqc_bt_idx_num,
1667 		       VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
1668 		       VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
1669 	roce_set_field(req_a->vf_srqc_bt_idx_num,
1670 		       VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
1671 		       VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
1672 		       HNS_ROCE_VF_SRQC_BT_NUM);
1673 
1674 	roce_set_field(req_a->vf_cqc_bt_idx_num,
1675 		       VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
1676 		       VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
1677 	roce_set_field(req_a->vf_cqc_bt_idx_num,
1678 		       VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
1679 		       VF_RES_A_DATA_3_VF_CQC_BT_NUM_S, HNS_ROCE_VF_CQC_BT_NUM);
1680 
1681 	roce_set_field(req_a->vf_mpt_bt_idx_num,
1682 		       VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
1683 		       VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
1684 	roce_set_field(req_a->vf_mpt_bt_idx_num,
1685 		       VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
1686 		       VF_RES_A_DATA_4_VF_MPT_BT_NUM_S, HNS_ROCE_VF_MPT_BT_NUM);
1687 
1688 	roce_set_field(req_a->vf_eqc_bt_idx_num, VF_RES_A_DATA_5_VF_EQC_IDX_M,
1689 		       VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
1690 	roce_set_field(req_a->vf_eqc_bt_idx_num, VF_RES_A_DATA_5_VF_EQC_NUM_M,
1691 		       VF_RES_A_DATA_5_VF_EQC_NUM_S, HNS_ROCE_VF_EQC_NUM);
1692 
1693 	roce_set_field(req_b->vf_smac_idx_num, VF_RES_B_DATA_1_VF_SMAC_IDX_M,
1694 		       VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
1695 	roce_set_field(req_b->vf_smac_idx_num, VF_RES_B_DATA_1_VF_SMAC_NUM_M,
1696 		       VF_RES_B_DATA_1_VF_SMAC_NUM_S, HNS_ROCE_VF_SMAC_NUM);
1697 
1698 	roce_set_field(req_b->vf_sgid_idx_num, VF_RES_B_DATA_2_VF_SGID_IDX_M,
1699 		       VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
1700 	roce_set_field(req_b->vf_sgid_idx_num, VF_RES_B_DATA_2_VF_SGID_NUM_M,
1701 		       VF_RES_B_DATA_2_VF_SGID_NUM_S, HNS_ROCE_VF_SGID_NUM);
1702 
1703 	roce_set_field(req_b->vf_qid_idx_sl_num, VF_RES_B_DATA_3_VF_QID_IDX_M,
1704 		       VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
1705 	roce_set_field(req_b->vf_qid_idx_sl_num, VF_RES_B_DATA_3_VF_SL_NUM_M,
1706 		       VF_RES_B_DATA_3_VF_SL_NUM_S, HNS_ROCE_VF_SL_NUM);
1707 
1708 	roce_set_field(req_b->vf_sccc_idx_num, VF_RES_B_DATA_4_VF_SCCC_BT_IDX_M,
1709 		       VF_RES_B_DATA_4_VF_SCCC_BT_IDX_S, 0);
1710 	roce_set_field(req_b->vf_sccc_idx_num, VF_RES_B_DATA_4_VF_SCCC_BT_NUM_M,
1711 		       VF_RES_B_DATA_4_VF_SCCC_BT_NUM_S,
1712 		       HNS_ROCE_VF_SCCC_BT_NUM);
1713 
1714 	return hns_roce_cmq_send(hr_dev, desc, 2);
1715 }
1716 
hns_roce_v2_set_bt(struct hns_roce_dev * hr_dev)1717 static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
1718 {
1719 	u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
1720 	u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
1721 	u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
1722 	u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
1723 	u8 sccc_hop_num = hr_dev->caps.sccc_hop_num;
1724 	struct hns_roce_cfg_bt_attr *req;
1725 	struct hns_roce_cmq_desc desc;
1726 
1727 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
1728 	req = (struct hns_roce_cfg_bt_attr *)desc.data;
1729 	memset(req, 0, sizeof(*req));
1730 
1731 	roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
1732 		       CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
1733 		       hr_dev->caps.qpc_ba_pg_sz + PG_SHIFT_OFFSET);
1734 	roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
1735 		       CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
1736 		       hr_dev->caps.qpc_buf_pg_sz + PG_SHIFT_OFFSET);
1737 	roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
1738 		       CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
1739 		       qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
1740 
1741 	roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
1742 		       CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
1743 		       hr_dev->caps.srqc_ba_pg_sz + PG_SHIFT_OFFSET);
1744 	roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
1745 		       CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
1746 		       hr_dev->caps.srqc_buf_pg_sz + PG_SHIFT_OFFSET);
1747 	roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
1748 		       CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
1749 		       srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
1750 
1751 	roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
1752 		       CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
1753 		       hr_dev->caps.cqc_ba_pg_sz + PG_SHIFT_OFFSET);
1754 	roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
1755 		       CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
1756 		       hr_dev->caps.cqc_buf_pg_sz + PG_SHIFT_OFFSET);
1757 	roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
1758 		       CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
1759 		       cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
1760 
1761 	roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
1762 		       CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
1763 		       hr_dev->caps.mpt_ba_pg_sz + PG_SHIFT_OFFSET);
1764 	roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
1765 		       CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
1766 		       hr_dev->caps.mpt_buf_pg_sz + PG_SHIFT_OFFSET);
1767 	roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
1768 		       CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
1769 		       mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
1770 
1771 	roce_set_field(req->vf_sccc_cfg,
1772 		       CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_M,
1773 		       CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_S,
1774 		       hr_dev->caps.sccc_ba_pg_sz + PG_SHIFT_OFFSET);
1775 	roce_set_field(req->vf_sccc_cfg,
1776 		       CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_M,
1777 		       CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_S,
1778 		       hr_dev->caps.sccc_buf_pg_sz + PG_SHIFT_OFFSET);
1779 	roce_set_field(req->vf_sccc_cfg,
1780 		       CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_M,
1781 		       CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_S,
1782 		       sccc_hop_num ==
1783 			      HNS_ROCE_HOP_NUM_0 ? 0 : sccc_hop_num);
1784 
1785 	return hns_roce_cmq_send(hr_dev, &desc, 1);
1786 }
1787 
set_default_caps(struct hns_roce_dev * hr_dev)1788 static void set_default_caps(struct hns_roce_dev *hr_dev)
1789 {
1790 	struct hns_roce_caps *caps = &hr_dev->caps;
1791 
1792 	caps->num_qps		= HNS_ROCE_V2_MAX_QP_NUM;
1793 	caps->max_wqes		= HNS_ROCE_V2_MAX_WQE_NUM;
1794 	caps->num_cqs		= HNS_ROCE_V2_MAX_CQ_NUM;
1795 	caps->num_srqs		= HNS_ROCE_V2_MAX_SRQ_NUM;
1796 	caps->min_cqes		= HNS_ROCE_MIN_CQE_NUM;
1797 	caps->max_cqes		= HNS_ROCE_V2_MAX_CQE_NUM;
1798 	caps->max_sq_sg		= HNS_ROCE_V2_MAX_SQ_SGE_NUM;
1799 	caps->max_extend_sg	= HNS_ROCE_V2_MAX_EXTEND_SGE_NUM;
1800 	caps->max_rq_sg		= HNS_ROCE_V2_MAX_RQ_SGE_NUM;
1801 	caps->max_sq_inline	= HNS_ROCE_V2_MAX_SQ_INLINE;
1802 	caps->num_uars		= HNS_ROCE_V2_UAR_NUM;
1803 	caps->phy_num_uars	= HNS_ROCE_V2_PHY_UAR_NUM;
1804 	caps->num_aeq_vectors	= HNS_ROCE_V2_AEQE_VEC_NUM;
1805 	caps->num_comp_vectors	= HNS_ROCE_V2_COMP_VEC_NUM;
1806 	caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
1807 	caps->num_mtpts		= HNS_ROCE_V2_MAX_MTPT_NUM;
1808 	caps->num_mtt_segs	= HNS_ROCE_V2_MAX_MTT_SEGS;
1809 	caps->num_cqe_segs	= HNS_ROCE_V2_MAX_CQE_SEGS;
1810 	caps->num_srqwqe_segs	= HNS_ROCE_V2_MAX_SRQWQE_SEGS;
1811 	caps->num_idx_segs	= HNS_ROCE_V2_MAX_IDX_SEGS;
1812 	caps->num_pds		= HNS_ROCE_V2_MAX_PD_NUM;
1813 	caps->max_qp_init_rdma	= HNS_ROCE_V2_MAX_QP_INIT_RDMA;
1814 	caps->max_qp_dest_rdma	= HNS_ROCE_V2_MAX_QP_DEST_RDMA;
1815 	caps->max_sq_desc_sz	= HNS_ROCE_V2_MAX_SQ_DESC_SZ;
1816 	caps->max_rq_desc_sz	= HNS_ROCE_V2_MAX_RQ_DESC_SZ;
1817 	caps->max_srq_desc_sz	= HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
1818 	caps->qpc_sz		= HNS_ROCE_V2_QPC_SZ;
1819 	caps->irrl_entry_sz	= HNS_ROCE_V2_IRRL_ENTRY_SZ;
1820 	caps->trrl_entry_sz	= HNS_ROCE_V2_EXT_ATOMIC_TRRL_ENTRY_SZ;
1821 	caps->cqc_entry_sz	= HNS_ROCE_V2_CQC_ENTRY_SZ;
1822 	caps->srqc_entry_sz	= HNS_ROCE_V2_SRQC_ENTRY_SZ;
1823 	caps->mtpt_entry_sz	= HNS_ROCE_V2_MTPT_ENTRY_SZ;
1824 	caps->mtt_entry_sz	= HNS_ROCE_V2_MTT_ENTRY_SZ;
1825 	caps->idx_entry_sz	= HNS_ROCE_V2_IDX_ENTRY_SZ;
1826 	caps->cqe_sz		= HNS_ROCE_V2_CQE_SIZE;
1827 	caps->page_size_cap	= HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
1828 	caps->reserved_lkey	= 0;
1829 	caps->reserved_pds	= 0;
1830 	caps->reserved_mrws	= 1;
1831 	caps->reserved_uars	= 0;
1832 	caps->reserved_cqs	= 0;
1833 	caps->reserved_srqs	= 0;
1834 	caps->reserved_qps	= HNS_ROCE_V2_RSV_QPS;
1835 
1836 	caps->qpc_ba_pg_sz	= 0;
1837 	caps->qpc_buf_pg_sz	= 0;
1838 	caps->qpc_hop_num	= HNS_ROCE_CONTEXT_HOP_NUM;
1839 	caps->srqc_ba_pg_sz	= 0;
1840 	caps->srqc_buf_pg_sz	= 0;
1841 	caps->srqc_hop_num	= HNS_ROCE_CONTEXT_HOP_NUM;
1842 	caps->cqc_ba_pg_sz	= 0;
1843 	caps->cqc_buf_pg_sz	= 0;
1844 	caps->cqc_hop_num	= HNS_ROCE_CONTEXT_HOP_NUM;
1845 	caps->mpt_ba_pg_sz	= 0;
1846 	caps->mpt_buf_pg_sz	= 0;
1847 	caps->mpt_hop_num	= HNS_ROCE_CONTEXT_HOP_NUM;
1848 	caps->mtt_ba_pg_sz	= 0;
1849 	caps->mtt_buf_pg_sz	= 0;
1850 	caps->mtt_hop_num	= HNS_ROCE_MTT_HOP_NUM;
1851 	caps->wqe_sq_hop_num	= HNS_ROCE_SQWQE_HOP_NUM;
1852 	caps->wqe_sge_hop_num	= HNS_ROCE_EXT_SGE_HOP_NUM;
1853 	caps->wqe_rq_hop_num	= HNS_ROCE_RQWQE_HOP_NUM;
1854 	caps->cqe_ba_pg_sz	= HNS_ROCE_BA_PG_SZ_SUPPORTED_256K;
1855 	caps->cqe_buf_pg_sz	= 0;
1856 	caps->cqe_hop_num	= HNS_ROCE_CQE_HOP_NUM;
1857 	caps->srqwqe_ba_pg_sz	= 0;
1858 	caps->srqwqe_buf_pg_sz	= 0;
1859 	caps->srqwqe_hop_num	= HNS_ROCE_SRQWQE_HOP_NUM;
1860 	caps->idx_ba_pg_sz	= 0;
1861 	caps->idx_buf_pg_sz	= 0;
1862 	caps->idx_hop_num	= HNS_ROCE_IDX_HOP_NUM;
1863 	caps->chunk_sz		= HNS_ROCE_V2_TABLE_CHUNK_SIZE;
1864 
1865 	caps->flags		= HNS_ROCE_CAP_FLAG_REREG_MR |
1866 				  HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
1867 				  HNS_ROCE_CAP_FLAG_RECORD_DB |
1868 				  HNS_ROCE_CAP_FLAG_SQ_RECORD_DB;
1869 
1870 	caps->pkey_table_len[0] = 1;
1871 	caps->gid_table_len[0]	= HNS_ROCE_V2_GID_INDEX_NUM;
1872 	caps->ceqe_depth	= HNS_ROCE_V2_COMP_EQE_NUM;
1873 	caps->aeqe_depth	= HNS_ROCE_V2_ASYNC_EQE_NUM;
1874 	caps->aeqe_size		= HNS_ROCE_AEQE_SIZE;
1875 	caps->ceqe_size		= HNS_ROCE_CEQE_SIZE;
1876 	caps->local_ca_ack_delay = 0;
1877 	caps->max_mtu = IB_MTU_4096;
1878 
1879 	caps->max_srq_wrs	= HNS_ROCE_V2_MAX_SRQ_WR;
1880 	caps->max_srq_sges	= HNS_ROCE_V2_MAX_SRQ_SGE;
1881 
1882 	caps->flags |= HNS_ROCE_CAP_FLAG_ATOMIC | HNS_ROCE_CAP_FLAG_MW |
1883 		       HNS_ROCE_CAP_FLAG_SRQ | HNS_ROCE_CAP_FLAG_FRMR |
1884 		       HNS_ROCE_CAP_FLAG_QP_FLOW_CTRL;
1885 
1886 	caps->num_qpc_timer	  = HNS_ROCE_V2_MAX_QPC_TIMER_NUM;
1887 	caps->qpc_timer_entry_sz  = HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ;
1888 	caps->qpc_timer_ba_pg_sz  = 0;
1889 	caps->qpc_timer_buf_pg_sz = 0;
1890 	caps->qpc_timer_hop_num   = HNS_ROCE_HOP_NUM_0;
1891 	caps->num_cqc_timer	  = HNS_ROCE_V2_MAX_CQC_TIMER_NUM;
1892 	caps->cqc_timer_entry_sz  = HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ;
1893 	caps->cqc_timer_ba_pg_sz  = 0;
1894 	caps->cqc_timer_buf_pg_sz = 0;
1895 	caps->cqc_timer_hop_num   = HNS_ROCE_HOP_NUM_0;
1896 
1897 	caps->sccc_sz = HNS_ROCE_V2_SCCC_SZ;
1898 	caps->sccc_ba_pg_sz	  = 0;
1899 	caps->sccc_buf_pg_sz	  = 0;
1900 	caps->sccc_hop_num	  = HNS_ROCE_SCCC_HOP_NUM;
1901 
1902 	if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP09) {
1903 		caps->aeqe_size = HNS_ROCE_V3_EQE_SIZE;
1904 		caps->ceqe_size = HNS_ROCE_V3_EQE_SIZE;
1905 		caps->cqe_sz = HNS_ROCE_V3_CQE_SIZE;
1906 		caps->qpc_sz = HNS_ROCE_V3_QPC_SZ;
1907 	}
1908 }
1909 
calc_pg_sz(int obj_num,int obj_size,int hop_num,int ctx_bt_num,int * buf_page_size,int * bt_page_size,u32 hem_type)1910 static void calc_pg_sz(int obj_num, int obj_size, int hop_num, int ctx_bt_num,
1911 		       int *buf_page_size, int *bt_page_size, u32 hem_type)
1912 {
1913 	u64 obj_per_chunk;
1914 	u64 bt_chunk_size = PAGE_SIZE;
1915 	u64 buf_chunk_size = PAGE_SIZE;
1916 	u64 obj_per_chunk_default = buf_chunk_size / obj_size;
1917 
1918 	*buf_page_size = 0;
1919 	*bt_page_size = 0;
1920 
1921 	switch (hop_num) {
1922 	case 3:
1923 		obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1924 				(bt_chunk_size / BA_BYTE_LEN) *
1925 				(bt_chunk_size / BA_BYTE_LEN) *
1926 				 obj_per_chunk_default;
1927 		break;
1928 	case 2:
1929 		obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1930 				(bt_chunk_size / BA_BYTE_LEN) *
1931 				 obj_per_chunk_default;
1932 		break;
1933 	case 1:
1934 		obj_per_chunk = ctx_bt_num * (bt_chunk_size / BA_BYTE_LEN) *
1935 				obj_per_chunk_default;
1936 		break;
1937 	case HNS_ROCE_HOP_NUM_0:
1938 		obj_per_chunk = ctx_bt_num * obj_per_chunk_default;
1939 		break;
1940 	default:
1941 		pr_err("table %u not support hop_num = %u!\n", hem_type,
1942 		       hop_num);
1943 		return;
1944 	}
1945 
1946 	if (hem_type >= HEM_TYPE_MTT)
1947 		*bt_page_size = ilog2(DIV_ROUND_UP(obj_num, obj_per_chunk));
1948 	else
1949 		*buf_page_size = ilog2(DIV_ROUND_UP(obj_num, obj_per_chunk));
1950 }
1951 
hns_roce_query_pf_caps(struct hns_roce_dev * hr_dev)1952 static int hns_roce_query_pf_caps(struct hns_roce_dev *hr_dev)
1953 {
1954 	struct hns_roce_cmq_desc desc[HNS_ROCE_QUERY_PF_CAPS_CMD_NUM];
1955 	struct hns_roce_caps *caps = &hr_dev->caps;
1956 	struct hns_roce_query_pf_caps_a *resp_a;
1957 	struct hns_roce_query_pf_caps_b *resp_b;
1958 	struct hns_roce_query_pf_caps_c *resp_c;
1959 	struct hns_roce_query_pf_caps_d *resp_d;
1960 	struct hns_roce_query_pf_caps_e *resp_e;
1961 	int ctx_hop_num;
1962 	int pbl_hop_num;
1963 	int ret;
1964 	int i;
1965 
1966 	for (i = 0; i < HNS_ROCE_QUERY_PF_CAPS_CMD_NUM; i++) {
1967 		hns_roce_cmq_setup_basic_desc(&desc[i],
1968 					      HNS_ROCE_OPC_QUERY_PF_CAPS_NUM,
1969 					      true);
1970 		if (i < (HNS_ROCE_QUERY_PF_CAPS_CMD_NUM - 1))
1971 			desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1972 		else
1973 			desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
1974 	}
1975 
1976 	ret = hns_roce_cmq_send(hr_dev, desc, HNS_ROCE_QUERY_PF_CAPS_CMD_NUM);
1977 	if (ret)
1978 		return ret;
1979 
1980 	resp_a = (struct hns_roce_query_pf_caps_a *)desc[0].data;
1981 	resp_b = (struct hns_roce_query_pf_caps_b *)desc[1].data;
1982 	resp_c = (struct hns_roce_query_pf_caps_c *)desc[2].data;
1983 	resp_d = (struct hns_roce_query_pf_caps_d *)desc[3].data;
1984 	resp_e = (struct hns_roce_query_pf_caps_e *)desc[4].data;
1985 
1986 	caps->local_ca_ack_delay     = resp_a->local_ca_ack_delay;
1987 	caps->max_sq_sg		     = le16_to_cpu(resp_a->max_sq_sg);
1988 	caps->max_sq_inline	     = le16_to_cpu(resp_a->max_sq_inline);
1989 	caps->max_rq_sg		     = le16_to_cpu(resp_a->max_rq_sg);
1990 	caps->max_extend_sg	     = le32_to_cpu(resp_a->max_extend_sg);
1991 	caps->num_qpc_timer	     = le16_to_cpu(resp_a->num_qpc_timer);
1992 	caps->num_cqc_timer	     = le16_to_cpu(resp_a->num_cqc_timer);
1993 	caps->max_srq_sges	     = le16_to_cpu(resp_a->max_srq_sges);
1994 	caps->num_aeq_vectors	     = resp_a->num_aeq_vectors;
1995 	caps->num_other_vectors	     = resp_a->num_other_vectors;
1996 	caps->max_sq_desc_sz	     = resp_a->max_sq_desc_sz;
1997 	caps->max_rq_desc_sz	     = resp_a->max_rq_desc_sz;
1998 	caps->max_srq_desc_sz	     = resp_a->max_srq_desc_sz;
1999 	caps->cqe_sz		     = HNS_ROCE_V2_CQE_SIZE;
2000 
2001 	caps->mtpt_entry_sz	     = resp_b->mtpt_entry_sz;
2002 	caps->irrl_entry_sz	     = resp_b->irrl_entry_sz;
2003 	caps->trrl_entry_sz	     = resp_b->trrl_entry_sz;
2004 	caps->cqc_entry_sz	     = resp_b->cqc_entry_sz;
2005 	caps->srqc_entry_sz	     = resp_b->srqc_entry_sz;
2006 	caps->idx_entry_sz	     = resp_b->idx_entry_sz;
2007 	caps->sccc_sz		     = resp_b->sccc_sz;
2008 	caps->max_mtu		     = resp_b->max_mtu;
2009 	caps->qpc_sz		     = HNS_ROCE_V2_QPC_SZ;
2010 	caps->min_cqes		     = resp_b->min_cqes;
2011 	caps->min_wqes		     = resp_b->min_wqes;
2012 	caps->page_size_cap	     = le32_to_cpu(resp_b->page_size_cap);
2013 	caps->pkey_table_len[0]	     = resp_b->pkey_table_len;
2014 	caps->phy_num_uars	     = resp_b->phy_num_uars;
2015 	ctx_hop_num		     = resp_b->ctx_hop_num;
2016 	pbl_hop_num		     = resp_b->pbl_hop_num;
2017 
2018 	caps->num_pds = 1 << roce_get_field(resp_c->cap_flags_num_pds,
2019 					    V2_QUERY_PF_CAPS_C_NUM_PDS_M,
2020 					    V2_QUERY_PF_CAPS_C_NUM_PDS_S);
2021 	caps->flags = roce_get_field(resp_c->cap_flags_num_pds,
2022 				     V2_QUERY_PF_CAPS_C_CAP_FLAGS_M,
2023 				     V2_QUERY_PF_CAPS_C_CAP_FLAGS_S);
2024 	caps->flags |= le16_to_cpu(resp_d->cap_flags_ex) <<
2025 		       HNS_ROCE_CAP_FLAGS_EX_SHIFT;
2026 
2027 	caps->num_cqs = 1 << roce_get_field(resp_c->max_gid_num_cqs,
2028 					    V2_QUERY_PF_CAPS_C_NUM_CQS_M,
2029 					    V2_QUERY_PF_CAPS_C_NUM_CQS_S);
2030 	caps->gid_table_len[0] = roce_get_field(resp_c->max_gid_num_cqs,
2031 						V2_QUERY_PF_CAPS_C_MAX_GID_M,
2032 						V2_QUERY_PF_CAPS_C_MAX_GID_S);
2033 	caps->max_cqes = 1 << roce_get_field(resp_c->cq_depth,
2034 					     V2_QUERY_PF_CAPS_C_CQ_DEPTH_M,
2035 					     V2_QUERY_PF_CAPS_C_CQ_DEPTH_S);
2036 	caps->num_mtpts = 1 << roce_get_field(resp_c->num_mrws,
2037 					      V2_QUERY_PF_CAPS_C_NUM_MRWS_M,
2038 					      V2_QUERY_PF_CAPS_C_NUM_MRWS_S);
2039 	caps->num_qps = 1 << roce_get_field(resp_c->ord_num_qps,
2040 					    V2_QUERY_PF_CAPS_C_NUM_QPS_M,
2041 					    V2_QUERY_PF_CAPS_C_NUM_QPS_S);
2042 	caps->max_qp_init_rdma = roce_get_field(resp_c->ord_num_qps,
2043 						V2_QUERY_PF_CAPS_C_MAX_ORD_M,
2044 						V2_QUERY_PF_CAPS_C_MAX_ORD_S);
2045 	caps->max_qp_dest_rdma = caps->max_qp_init_rdma;
2046 	caps->max_wqes = 1 << le16_to_cpu(resp_c->sq_depth);
2047 	caps->num_srqs = 1 << roce_get_field(resp_d->wq_hop_num_max_srqs,
2048 					     V2_QUERY_PF_CAPS_D_NUM_SRQS_M,
2049 					     V2_QUERY_PF_CAPS_D_NUM_SRQS_S);
2050 	caps->max_srq_wrs = 1 << le16_to_cpu(resp_d->srq_depth);
2051 	caps->ceqe_depth = 1 << roce_get_field(resp_d->num_ceqs_ceq_depth,
2052 					       V2_QUERY_PF_CAPS_D_CEQ_DEPTH_M,
2053 					       V2_QUERY_PF_CAPS_D_CEQ_DEPTH_S);
2054 	caps->num_comp_vectors = roce_get_field(resp_d->num_ceqs_ceq_depth,
2055 						V2_QUERY_PF_CAPS_D_NUM_CEQS_M,
2056 						V2_QUERY_PF_CAPS_D_NUM_CEQS_S);
2057 	caps->aeqe_depth = 1 << roce_get_field(resp_d->arm_st_aeq_depth,
2058 					       V2_QUERY_PF_CAPS_D_AEQ_DEPTH_M,
2059 					       V2_QUERY_PF_CAPS_D_AEQ_DEPTH_S);
2060 	caps->default_aeq_arm_st = roce_get_field(resp_d->arm_st_aeq_depth,
2061 					    V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_M,
2062 					    V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_S);
2063 	caps->default_ceq_arm_st = roce_get_field(resp_d->arm_st_aeq_depth,
2064 					    V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_M,
2065 					    V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_S);
2066 	caps->reserved_pds = roce_get_field(resp_d->num_uars_rsv_pds,
2067 					    V2_QUERY_PF_CAPS_D_RSV_PDS_M,
2068 					    V2_QUERY_PF_CAPS_D_RSV_PDS_S);
2069 	caps->num_uars = 1 << roce_get_field(resp_d->num_uars_rsv_pds,
2070 					     V2_QUERY_PF_CAPS_D_NUM_UARS_M,
2071 					     V2_QUERY_PF_CAPS_D_NUM_UARS_S);
2072 	caps->reserved_qps = roce_get_field(resp_d->rsv_uars_rsv_qps,
2073 					    V2_QUERY_PF_CAPS_D_RSV_QPS_M,
2074 					    V2_QUERY_PF_CAPS_D_RSV_QPS_S);
2075 	caps->reserved_uars = roce_get_field(resp_d->rsv_uars_rsv_qps,
2076 					     V2_QUERY_PF_CAPS_D_RSV_UARS_M,
2077 					     V2_QUERY_PF_CAPS_D_RSV_UARS_S);
2078 	caps->reserved_mrws = roce_get_field(resp_e->chunk_size_shift_rsv_mrws,
2079 					     V2_QUERY_PF_CAPS_E_RSV_MRWS_M,
2080 					     V2_QUERY_PF_CAPS_E_RSV_MRWS_S);
2081 	caps->chunk_sz = 1 << roce_get_field(resp_e->chunk_size_shift_rsv_mrws,
2082 					 V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_M,
2083 					 V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_S);
2084 	caps->reserved_cqs = roce_get_field(resp_e->rsv_cqs,
2085 					    V2_QUERY_PF_CAPS_E_RSV_CQS_M,
2086 					    V2_QUERY_PF_CAPS_E_RSV_CQS_S);
2087 	caps->reserved_srqs = roce_get_field(resp_e->rsv_srqs,
2088 					     V2_QUERY_PF_CAPS_E_RSV_SRQS_M,
2089 					     V2_QUERY_PF_CAPS_E_RSV_SRQS_S);
2090 	caps->reserved_lkey = roce_get_field(resp_e->rsv_lkey,
2091 					     V2_QUERY_PF_CAPS_E_RSV_LKEYS_M,
2092 					     V2_QUERY_PF_CAPS_E_RSV_LKEYS_S);
2093 	caps->default_ceq_max_cnt = le16_to_cpu(resp_e->ceq_max_cnt);
2094 	caps->default_ceq_period = le16_to_cpu(resp_e->ceq_period);
2095 	caps->default_aeq_max_cnt = le16_to_cpu(resp_e->aeq_max_cnt);
2096 	caps->default_aeq_period = le16_to_cpu(resp_e->aeq_period);
2097 
2098 	caps->qpc_timer_entry_sz = HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ;
2099 	caps->cqc_timer_entry_sz = HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ;
2100 	caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
2101 	caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
2102 	caps->ceqe_size = HNS_ROCE_CEQE_SIZE;
2103 	caps->aeqe_size = HNS_ROCE_AEQE_SIZE;
2104 	caps->mtt_ba_pg_sz = 0;
2105 	caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
2106 	caps->num_srqwqe_segs = HNS_ROCE_V2_MAX_SRQWQE_SEGS;
2107 	caps->num_idx_segs = HNS_ROCE_V2_MAX_IDX_SEGS;
2108 
2109 	caps->qpc_hop_num = ctx_hop_num;
2110 	caps->srqc_hop_num = ctx_hop_num;
2111 	caps->cqc_hop_num = ctx_hop_num;
2112 	caps->mpt_hop_num = ctx_hop_num;
2113 	caps->mtt_hop_num = pbl_hop_num;
2114 	caps->cqe_hop_num = pbl_hop_num;
2115 	caps->srqwqe_hop_num = pbl_hop_num;
2116 	caps->idx_hop_num = pbl_hop_num;
2117 	caps->wqe_sq_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
2118 					  V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_M,
2119 					  V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_S);
2120 	caps->wqe_sge_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
2121 					  V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_M,
2122 					  V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_S);
2123 	caps->wqe_rq_hop_num = roce_get_field(resp_d->wq_hop_num_max_srqs,
2124 					  V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_M,
2125 					  V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_S);
2126 
2127 	if (hr_dev->pci_dev->revision >= PCI_REVISION_ID_HIP09) {
2128 		caps->ceqe_size = HNS_ROCE_V3_EQE_SIZE;
2129 		caps->aeqe_size = HNS_ROCE_V3_EQE_SIZE;
2130 		caps->cqe_sz = HNS_ROCE_V3_CQE_SIZE;
2131 		caps->qpc_sz = HNS_ROCE_V3_QPC_SZ;
2132 		caps->sccc_sz = HNS_ROCE_V3_SCCC_SZ;
2133 	}
2134 
2135 	calc_pg_sz(caps->num_qps, caps->qpc_sz, caps->qpc_hop_num,
2136 		   caps->qpc_bt_num, &caps->qpc_buf_pg_sz, &caps->qpc_ba_pg_sz,
2137 		   HEM_TYPE_QPC);
2138 	calc_pg_sz(caps->num_mtpts, caps->mtpt_entry_sz, caps->mpt_hop_num,
2139 		   caps->mpt_bt_num, &caps->mpt_buf_pg_sz, &caps->mpt_ba_pg_sz,
2140 		   HEM_TYPE_MTPT);
2141 	calc_pg_sz(caps->num_cqs, caps->cqc_entry_sz, caps->cqc_hop_num,
2142 		   caps->cqc_bt_num, &caps->cqc_buf_pg_sz, &caps->cqc_ba_pg_sz,
2143 		   HEM_TYPE_CQC);
2144 	calc_pg_sz(caps->num_srqs, caps->srqc_entry_sz, caps->srqc_hop_num,
2145 		   caps->srqc_bt_num, &caps->srqc_buf_pg_sz,
2146 		   &caps->srqc_ba_pg_sz, HEM_TYPE_SRQC);
2147 
2148 	caps->sccc_hop_num = ctx_hop_num;
2149 	caps->qpc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
2150 	caps->cqc_timer_hop_num = HNS_ROCE_HOP_NUM_0;
2151 
2152 	calc_pg_sz(caps->num_qps, caps->sccc_sz,
2153 		   caps->sccc_hop_num, caps->sccc_bt_num,
2154 		   &caps->sccc_buf_pg_sz, &caps->sccc_ba_pg_sz,
2155 		   HEM_TYPE_SCCC);
2156 	calc_pg_sz(caps->num_cqc_timer, caps->cqc_timer_entry_sz,
2157 		   caps->cqc_timer_hop_num, caps->cqc_timer_bt_num,
2158 		   &caps->cqc_timer_buf_pg_sz,
2159 		   &caps->cqc_timer_ba_pg_sz, HEM_TYPE_CQC_TIMER);
2160 
2161 	calc_pg_sz(caps->num_cqe_segs, caps->mtt_entry_sz, caps->cqe_hop_num,
2162 		   1, &caps->cqe_buf_pg_sz, &caps->cqe_ba_pg_sz, HEM_TYPE_CQE);
2163 	calc_pg_sz(caps->num_srqwqe_segs, caps->mtt_entry_sz,
2164 		   caps->srqwqe_hop_num, 1, &caps->srqwqe_buf_pg_sz,
2165 		   &caps->srqwqe_ba_pg_sz, HEM_TYPE_SRQWQE);
2166 	calc_pg_sz(caps->num_idx_segs, caps->idx_entry_sz, caps->idx_hop_num,
2167 		   1, &caps->idx_buf_pg_sz, &caps->idx_ba_pg_sz, HEM_TYPE_IDX);
2168 
2169 	if (!(caps->page_size_cap & PAGE_SIZE))
2170 		caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
2171 
2172 	return 0;
2173 }
2174 
hns_roce_config_qpc_size(struct hns_roce_dev * hr_dev)2175 static int hns_roce_config_qpc_size(struct hns_roce_dev *hr_dev)
2176 {
2177 	struct hns_roce_cmq_desc desc;
2178 	struct hns_roce_cfg_entry_size *cfg_size =
2179 				  (struct hns_roce_cfg_entry_size *)desc.data;
2180 
2181 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_ENTRY_SIZE,
2182 				      false);
2183 
2184 	cfg_size->type = cpu_to_le32(HNS_ROCE_CFG_QPC_SIZE);
2185 	cfg_size->size = cpu_to_le32(hr_dev->caps.qpc_sz);
2186 
2187 	return hns_roce_cmq_send(hr_dev, &desc, 1);
2188 }
2189 
hns_roce_config_sccc_size(struct hns_roce_dev * hr_dev)2190 static int hns_roce_config_sccc_size(struct hns_roce_dev *hr_dev)
2191 {
2192 	struct hns_roce_cmq_desc desc;
2193 	struct hns_roce_cfg_entry_size *cfg_size =
2194 				  (struct hns_roce_cfg_entry_size *)desc.data;
2195 
2196 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_ENTRY_SIZE,
2197 				      false);
2198 
2199 	cfg_size->type = cpu_to_le32(HNS_ROCE_CFG_SCCC_SIZE);
2200 	cfg_size->size = cpu_to_le32(hr_dev->caps.sccc_sz);
2201 
2202 	return hns_roce_cmq_send(hr_dev, &desc, 1);
2203 }
2204 
hns_roce_config_entry_size(struct hns_roce_dev * hr_dev)2205 static int hns_roce_config_entry_size(struct hns_roce_dev *hr_dev)
2206 {
2207 	int ret;
2208 
2209 	if (hr_dev->pci_dev->revision < PCI_REVISION_ID_HIP09)
2210 		return 0;
2211 
2212 	ret = hns_roce_config_qpc_size(hr_dev);
2213 	if (ret) {
2214 		dev_err(hr_dev->dev, "failed to cfg qpc sz, ret = %d.\n", ret);
2215 		return ret;
2216 	}
2217 
2218 	ret = hns_roce_config_sccc_size(hr_dev);
2219 	if (ret)
2220 		dev_err(hr_dev->dev, "failed to cfg sccc sz, ret = %d.\n", ret);
2221 
2222 	return ret;
2223 }
2224 
hns_roce_v2_profile(struct hns_roce_dev * hr_dev)2225 static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
2226 {
2227 	struct hns_roce_caps *caps = &hr_dev->caps;
2228 	int ret;
2229 
2230 	ret = hns_roce_cmq_query_hw_info(hr_dev);
2231 	if (ret) {
2232 		dev_err(hr_dev->dev, "Query hardware version fail, ret = %d.\n",
2233 			ret);
2234 		return ret;
2235 	}
2236 
2237 	ret = hns_roce_query_fw_ver(hr_dev);
2238 	if (ret) {
2239 		dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
2240 			ret);
2241 		return ret;
2242 	}
2243 
2244 	ret = hns_roce_config_global_param(hr_dev);
2245 	if (ret) {
2246 		dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
2247 			ret);
2248 		return ret;
2249 	}
2250 
2251 	/* Get pf resource owned by every pf */
2252 	ret = hns_roce_query_pf_resource(hr_dev);
2253 	if (ret) {
2254 		dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
2255 			ret);
2256 		return ret;
2257 	}
2258 
2259 	ret = hns_roce_query_pf_timer_resource(hr_dev);
2260 	if (ret) {
2261 		dev_err(hr_dev->dev,
2262 			"failed to query pf timer resource, ret = %d.\n", ret);
2263 		return ret;
2264 	}
2265 
2266 	ret = hns_roce_set_vf_switch_param(hr_dev, 0);
2267 	if (ret) {
2268 		dev_err(hr_dev->dev,
2269 			"failed to set function switch param, ret = %d.\n",
2270 			ret);
2271 		return ret;
2272 	}
2273 
2274 	hr_dev->vendor_part_id = hr_dev->pci_dev->device;
2275 	hr_dev->sys_image_guid = be64_to_cpu(hr_dev->ib_dev.node_guid);
2276 
2277 	caps->pbl_ba_pg_sz	= HNS_ROCE_BA_PG_SZ_SUPPORTED_16K;
2278 	caps->pbl_buf_pg_sz	= 0;
2279 	caps->pbl_hop_num	= HNS_ROCE_PBL_HOP_NUM;
2280 	caps->eqe_ba_pg_sz	= 0;
2281 	caps->eqe_buf_pg_sz	= 0;
2282 	caps->eqe_hop_num	= HNS_ROCE_EQE_HOP_NUM;
2283 	caps->tsq_buf_pg_sz	= 0;
2284 
2285 	ret = hns_roce_query_pf_caps(hr_dev);
2286 	if (ret)
2287 		set_default_caps(hr_dev);
2288 
2289 	ret = hns_roce_alloc_vf_resource(hr_dev);
2290 	if (ret) {
2291 		dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
2292 			ret);
2293 		return ret;
2294 	}
2295 
2296 	ret = hns_roce_v2_set_bt(hr_dev);
2297 	if (ret) {
2298 		dev_err(hr_dev->dev,
2299 			"Configure bt attribute fail, ret = %d.\n", ret);
2300 		return ret;
2301 	}
2302 
2303 	/* Configure the size of QPC, SCCC, etc. */
2304 	ret = hns_roce_config_entry_size(hr_dev);
2305 
2306 	return ret;
2307 }
2308 
hns_roce_config_link_table(struct hns_roce_dev * hr_dev,enum hns_roce_link_table_type type)2309 static int hns_roce_config_link_table(struct hns_roce_dev *hr_dev,
2310 				      enum hns_roce_link_table_type type)
2311 {
2312 	struct hns_roce_cmq_desc desc[2];
2313 	struct hns_roce_cfg_llm_a *req_a =
2314 				(struct hns_roce_cfg_llm_a *)desc[0].data;
2315 	struct hns_roce_cfg_llm_b *req_b =
2316 				(struct hns_roce_cfg_llm_b *)desc[1].data;
2317 	struct hns_roce_v2_priv *priv = hr_dev->priv;
2318 	struct hns_roce_link_table *link_tbl;
2319 	struct hns_roce_link_table_entry *entry;
2320 	enum hns_roce_opcode_type opcode;
2321 	u32 page_num;
2322 	int i;
2323 
2324 	switch (type) {
2325 	case TSQ_LINK_TABLE:
2326 		link_tbl = &priv->tsq;
2327 		opcode = HNS_ROCE_OPC_CFG_EXT_LLM;
2328 		break;
2329 	case TPQ_LINK_TABLE:
2330 		link_tbl = &priv->tpq;
2331 		opcode = HNS_ROCE_OPC_CFG_TMOUT_LLM;
2332 		break;
2333 	default:
2334 		return -EINVAL;
2335 	}
2336 
2337 	page_num = link_tbl->npages;
2338 	entry = link_tbl->table.buf;
2339 
2340 	for (i = 0; i < 2; i++) {
2341 		hns_roce_cmq_setup_basic_desc(&desc[i], opcode, false);
2342 
2343 		if (i == 0)
2344 			desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
2345 		else
2346 			desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
2347 	}
2348 
2349 	req_a->base_addr_l = cpu_to_le32(link_tbl->table.map & 0xffffffff);
2350 	req_a->base_addr_h = cpu_to_le32(link_tbl->table.map >> 32);
2351 	roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_QUE_DEPTH_M,
2352 		       CFG_LLM_QUE_DEPTH_S, link_tbl->npages);
2353 	roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_QUE_PGSZ_M,
2354 		       CFG_LLM_QUE_PGSZ_S, link_tbl->pg_sz);
2355 	roce_set_field(req_a->depth_pgsz_init_en, CFG_LLM_INIT_EN_M,
2356 		       CFG_LLM_INIT_EN_S, 1);
2357 	req_a->head_ba_l = cpu_to_le32(entry[0].blk_ba0);
2358 	req_a->head_ba_h_nxtptr = cpu_to_le32(entry[0].blk_ba1_nxt_ptr);
2359 	roce_set_field(req_a->head_ptr, CFG_LLM_HEAD_PTR_M, CFG_LLM_HEAD_PTR_S,
2360 		       0);
2361 
2362 	req_b->tail_ba_l = cpu_to_le32(entry[page_num - 1].blk_ba0);
2363 	roce_set_field(req_b->tail_ba_h, CFG_LLM_TAIL_BA_H_M,
2364 		       CFG_LLM_TAIL_BA_H_S,
2365 		       entry[page_num - 1].blk_ba1_nxt_ptr &
2366 		       HNS_ROCE_LINK_TABLE_BA1_M);
2367 	roce_set_field(req_b->tail_ptr, CFG_LLM_TAIL_PTR_M, CFG_LLM_TAIL_PTR_S,
2368 		       (entry[page_num - 2].blk_ba1_nxt_ptr &
2369 			HNS_ROCE_LINK_TABLE_NXT_PTR_M) >>
2370 			HNS_ROCE_LINK_TABLE_NXT_PTR_S);
2371 
2372 	return hns_roce_cmq_send(hr_dev, desc, 2);
2373 }
2374 
hns_roce_init_link_table(struct hns_roce_dev * hr_dev,enum hns_roce_link_table_type type)2375 static int hns_roce_init_link_table(struct hns_roce_dev *hr_dev,
2376 				    enum hns_roce_link_table_type type)
2377 {
2378 	struct hns_roce_v2_priv *priv = hr_dev->priv;
2379 	struct hns_roce_link_table *link_tbl;
2380 	struct hns_roce_link_table_entry *entry;
2381 	struct device *dev = hr_dev->dev;
2382 	u32 buf_chk_sz;
2383 	dma_addr_t t;
2384 	int func_num = 1;
2385 	int pg_num_a;
2386 	int pg_num_b;
2387 	int pg_num;
2388 	int size;
2389 	int i;
2390 
2391 	switch (type) {
2392 	case TSQ_LINK_TABLE:
2393 		link_tbl = &priv->tsq;
2394 		buf_chk_sz = 1 << (hr_dev->caps.tsq_buf_pg_sz + PAGE_SHIFT);
2395 		pg_num_a = hr_dev->caps.num_qps * 8 / buf_chk_sz;
2396 		pg_num_b = hr_dev->caps.sl_num * 4 + 2;
2397 		break;
2398 	case TPQ_LINK_TABLE:
2399 		link_tbl = &priv->tpq;
2400 		buf_chk_sz = 1 << (hr_dev->caps.tpq_buf_pg_sz +	PAGE_SHIFT);
2401 		pg_num_a = hr_dev->caps.num_cqs * 4 / buf_chk_sz;
2402 		pg_num_b = 2 * 4 * func_num + 2;
2403 		break;
2404 	default:
2405 		return -EINVAL;
2406 	}
2407 
2408 	pg_num = max(pg_num_a, pg_num_b);
2409 	size = pg_num * sizeof(struct hns_roce_link_table_entry);
2410 
2411 	link_tbl->table.buf = dma_alloc_coherent(dev, size,
2412 						 &link_tbl->table.map,
2413 						 GFP_KERNEL);
2414 	if (!link_tbl->table.buf)
2415 		goto out;
2416 
2417 	link_tbl->pg_list = kcalloc(pg_num, sizeof(*link_tbl->pg_list),
2418 				    GFP_KERNEL);
2419 	if (!link_tbl->pg_list)
2420 		goto err_kcalloc_failed;
2421 
2422 	entry = link_tbl->table.buf;
2423 	for (i = 0; i < pg_num; ++i) {
2424 		link_tbl->pg_list[i].buf = dma_alloc_coherent(dev, buf_chk_sz,
2425 							      &t, GFP_KERNEL);
2426 		if (!link_tbl->pg_list[i].buf)
2427 			goto err_alloc_buf_failed;
2428 
2429 		link_tbl->pg_list[i].map = t;
2430 
2431 		entry[i].blk_ba0 = (u32)(t >> 12);
2432 		entry[i].blk_ba1_nxt_ptr = (u32)(t >> 44);
2433 
2434 		if (i < (pg_num - 1))
2435 			entry[i].blk_ba1_nxt_ptr |=
2436 				(i + 1) << HNS_ROCE_LINK_TABLE_NXT_PTR_S;
2437 
2438 	}
2439 	link_tbl->npages = pg_num;
2440 	link_tbl->pg_sz = buf_chk_sz;
2441 
2442 	return hns_roce_config_link_table(hr_dev, type);
2443 
2444 err_alloc_buf_failed:
2445 	for (i -= 1; i >= 0; i--)
2446 		dma_free_coherent(dev, buf_chk_sz,
2447 				  link_tbl->pg_list[i].buf,
2448 				  link_tbl->pg_list[i].map);
2449 	kfree(link_tbl->pg_list);
2450 
2451 err_kcalloc_failed:
2452 	dma_free_coherent(dev, size, link_tbl->table.buf,
2453 			  link_tbl->table.map);
2454 
2455 out:
2456 	return -ENOMEM;
2457 }
2458 
hns_roce_free_link_table(struct hns_roce_dev * hr_dev,struct hns_roce_link_table * link_tbl)2459 static void hns_roce_free_link_table(struct hns_roce_dev *hr_dev,
2460 				     struct hns_roce_link_table *link_tbl)
2461 {
2462 	struct device *dev = hr_dev->dev;
2463 	int size;
2464 	int i;
2465 
2466 	size = link_tbl->npages * sizeof(struct hns_roce_link_table_entry);
2467 
2468 	for (i = 0; i < link_tbl->npages; ++i)
2469 		if (link_tbl->pg_list[i].buf)
2470 			dma_free_coherent(dev, link_tbl->pg_sz,
2471 					  link_tbl->pg_list[i].buf,
2472 					  link_tbl->pg_list[i].map);
2473 	kfree(link_tbl->pg_list);
2474 
2475 	dma_free_coherent(dev, size, link_tbl->table.buf,
2476 			  link_tbl->table.map);
2477 }
2478 
hns_roce_v2_init(struct hns_roce_dev * hr_dev)2479 static int hns_roce_v2_init(struct hns_roce_dev *hr_dev)
2480 {
2481 	struct hns_roce_v2_priv *priv = hr_dev->priv;
2482 	int qpc_count, cqc_count;
2483 	int ret, i;
2484 
2485 	/* TSQ includes SQ doorbell and ack doorbell */
2486 	ret = hns_roce_init_link_table(hr_dev, TSQ_LINK_TABLE);
2487 	if (ret) {
2488 		dev_err(hr_dev->dev, "TSQ init failed, ret = %d.\n", ret);
2489 		return ret;
2490 	}
2491 
2492 	ret = hns_roce_init_link_table(hr_dev, TPQ_LINK_TABLE);
2493 	if (ret) {
2494 		dev_err(hr_dev->dev, "TPQ init failed, ret = %d.\n", ret);
2495 		goto err_tpq_init_failed;
2496 	}
2497 
2498 	/* Alloc memory for QPC Timer buffer space chunk */
2499 	for (qpc_count = 0; qpc_count < hr_dev->caps.qpc_timer_bt_num;
2500 	     qpc_count++) {
2501 		ret = hns_roce_table_get(hr_dev, &hr_dev->qpc_timer_table,
2502 					 qpc_count);
2503 		if (ret) {
2504 			dev_err(hr_dev->dev, "QPC Timer get failed\n");
2505 			goto err_qpc_timer_failed;
2506 		}
2507 	}
2508 
2509 	/* Alloc memory for CQC Timer buffer space chunk */
2510 	for (cqc_count = 0; cqc_count < hr_dev->caps.cqc_timer_bt_num;
2511 	     cqc_count++) {
2512 		ret = hns_roce_table_get(hr_dev, &hr_dev->cqc_timer_table,
2513 					 cqc_count);
2514 		if (ret) {
2515 			dev_err(hr_dev->dev, "CQC Timer get failed\n");
2516 			goto err_cqc_timer_failed;
2517 		}
2518 	}
2519 
2520 	return 0;
2521 
2522 err_cqc_timer_failed:
2523 	for (i = 0; i < cqc_count; i++)
2524 		hns_roce_table_put(hr_dev, &hr_dev->cqc_timer_table, i);
2525 
2526 err_qpc_timer_failed:
2527 	for (i = 0; i < qpc_count; i++)
2528 		hns_roce_table_put(hr_dev, &hr_dev->qpc_timer_table, i);
2529 
2530 	hns_roce_free_link_table(hr_dev, &priv->tpq);
2531 
2532 err_tpq_init_failed:
2533 	hns_roce_free_link_table(hr_dev, &priv->tsq);
2534 
2535 	return ret;
2536 }
2537 
hns_roce_v2_exit(struct hns_roce_dev * hr_dev)2538 static void hns_roce_v2_exit(struct hns_roce_dev *hr_dev)
2539 {
2540 	struct hns_roce_v2_priv *priv = hr_dev->priv;
2541 
2542 	hns_roce_function_clear(hr_dev);
2543 
2544 	hns_roce_free_link_table(hr_dev, &priv->tpq);
2545 	hns_roce_free_link_table(hr_dev, &priv->tsq);
2546 }
2547 
hns_roce_query_mbox_status(struct hns_roce_dev * hr_dev)2548 static int hns_roce_query_mbox_status(struct hns_roce_dev *hr_dev)
2549 {
2550 	struct hns_roce_cmq_desc desc;
2551 	struct hns_roce_mbox_status *mb_st =
2552 				       (struct hns_roce_mbox_status *)desc.data;
2553 	enum hns_roce_cmd_return_status status;
2554 
2555 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_MB_ST, true);
2556 
2557 	status = hns_roce_cmq_send(hr_dev, &desc, 1);
2558 	if (status)
2559 		return status;
2560 
2561 	return le32_to_cpu(mb_st->mb_status_hw_run);
2562 }
2563 
hns_roce_v2_cmd_pending(struct hns_roce_dev * hr_dev)2564 static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
2565 {
2566 	u32 status = hns_roce_query_mbox_status(hr_dev);
2567 
2568 	return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
2569 }
2570 
hns_roce_v2_cmd_complete(struct hns_roce_dev * hr_dev)2571 static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
2572 {
2573 	u32 status = hns_roce_query_mbox_status(hr_dev);
2574 
2575 	return status & HNS_ROCE_HW_MB_STATUS_MASK;
2576 }
2577 
hns_roce_mbox_post(struct hns_roce_dev * hr_dev,u64 in_param,u64 out_param,u32 in_modifier,u8 op_modifier,u16 op,u16 token,int event)2578 static int hns_roce_mbox_post(struct hns_roce_dev *hr_dev, u64 in_param,
2579 			      u64 out_param, u32 in_modifier, u8 op_modifier,
2580 			      u16 op, u16 token, int event)
2581 {
2582 	struct hns_roce_cmq_desc desc;
2583 	struct hns_roce_post_mbox *mb = (struct hns_roce_post_mbox *)desc.data;
2584 
2585 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_POST_MB, false);
2586 
2587 	mb->in_param_l = cpu_to_le32(in_param);
2588 	mb->in_param_h = cpu_to_le32(in_param >> 32);
2589 	mb->out_param_l = cpu_to_le32(out_param);
2590 	mb->out_param_h = cpu_to_le32(out_param >> 32);
2591 	mb->cmd_tag = cpu_to_le32(in_modifier << 8 | op);
2592 	mb->token_event_en = cpu_to_le32(event << 16 | token);
2593 
2594 	return hns_roce_cmq_send(hr_dev, &desc, 1);
2595 }
2596 
hns_roce_v2_post_mbox(struct hns_roce_dev * hr_dev,u64 in_param,u64 out_param,u32 in_modifier,u8 op_modifier,u16 op,u16 token,int event)2597 static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
2598 				 u64 out_param, u32 in_modifier, u8 op_modifier,
2599 				 u16 op, u16 token, int event)
2600 {
2601 	struct device *dev = hr_dev->dev;
2602 	unsigned long end;
2603 	int ret;
2604 
2605 	end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
2606 	while (hns_roce_v2_cmd_pending(hr_dev)) {
2607 		if (time_after(jiffies, end)) {
2608 			dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
2609 				(int)end);
2610 			return -EAGAIN;
2611 		}
2612 		cond_resched();
2613 	}
2614 
2615 	ret = hns_roce_mbox_post(hr_dev, in_param, out_param, in_modifier,
2616 				 op_modifier, op, token, event);
2617 	if (ret)
2618 		dev_err(dev, "Post mailbox fail(%d)\n", ret);
2619 
2620 	return ret;
2621 }
2622 
hns_roce_v2_chk_mbox(struct hns_roce_dev * hr_dev,unsigned long timeout)2623 static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
2624 				unsigned long timeout)
2625 {
2626 	struct device *dev = hr_dev->dev;
2627 	unsigned long end;
2628 	u32 status;
2629 
2630 	end = msecs_to_jiffies(timeout) + jiffies;
2631 	while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
2632 		cond_resched();
2633 
2634 	if (hns_roce_v2_cmd_pending(hr_dev)) {
2635 		dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
2636 		return -ETIMEDOUT;
2637 	}
2638 
2639 	status = hns_roce_v2_cmd_complete(hr_dev);
2640 	if (status != 0x1) {
2641 		if (status == CMD_RST_PRC_EBUSY)
2642 			return status;
2643 
2644 		dev_err(dev, "mailbox status 0x%x!\n", status);
2645 		return -EBUSY;
2646 	}
2647 
2648 	return 0;
2649 }
2650 
hns_roce_config_sgid_table(struct hns_roce_dev * hr_dev,int gid_index,const union ib_gid * gid,enum hns_roce_sgid_type sgid_type)2651 static int hns_roce_config_sgid_table(struct hns_roce_dev *hr_dev,
2652 				      int gid_index, const union ib_gid *gid,
2653 				      enum hns_roce_sgid_type sgid_type)
2654 {
2655 	struct hns_roce_cmq_desc desc;
2656 	struct hns_roce_cfg_sgid_tb *sgid_tb =
2657 				    (struct hns_roce_cfg_sgid_tb *)desc.data;
2658 	u32 *p;
2659 
2660 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SGID_TB, false);
2661 
2662 	roce_set_field(sgid_tb->table_idx_rsv, CFG_SGID_TB_TABLE_IDX_M,
2663 		       CFG_SGID_TB_TABLE_IDX_S, gid_index);
2664 	roce_set_field(sgid_tb->vf_sgid_type_rsv, CFG_SGID_TB_VF_SGID_TYPE_M,
2665 		       CFG_SGID_TB_VF_SGID_TYPE_S, sgid_type);
2666 
2667 	p = (u32 *)&gid->raw[0];
2668 	sgid_tb->vf_sgid_l = cpu_to_le32(*p);
2669 
2670 	p = (u32 *)&gid->raw[4];
2671 	sgid_tb->vf_sgid_ml = cpu_to_le32(*p);
2672 
2673 	p = (u32 *)&gid->raw[8];
2674 	sgid_tb->vf_sgid_mh = cpu_to_le32(*p);
2675 
2676 	p = (u32 *)&gid->raw[0xc];
2677 	sgid_tb->vf_sgid_h = cpu_to_le32(*p);
2678 
2679 	return hns_roce_cmq_send(hr_dev, &desc, 1);
2680 }
2681 
hns_roce_v2_set_gid(struct hns_roce_dev * hr_dev,u8 port,int gid_index,const union ib_gid * gid,const struct ib_gid_attr * attr)2682 static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
2683 			       int gid_index, const union ib_gid *gid,
2684 			       const struct ib_gid_attr *attr)
2685 {
2686 	enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
2687 	int ret;
2688 
2689 	if (!gid || !attr)
2690 		return -EINVAL;
2691 
2692 	if (attr->gid_type == IB_GID_TYPE_ROCE)
2693 		sgid_type = GID_TYPE_FLAG_ROCE_V1;
2694 
2695 	if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
2696 		if (ipv6_addr_v4mapped((void *)gid))
2697 			sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
2698 		else
2699 			sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
2700 	}
2701 
2702 	ret = hns_roce_config_sgid_table(hr_dev, gid_index, gid, sgid_type);
2703 	if (ret)
2704 		ibdev_err(&hr_dev->ib_dev,
2705 			  "failed to configure sgid table, ret = %d!\n",
2706 			  ret);
2707 
2708 	return ret;
2709 }
2710 
hns_roce_v2_set_mac(struct hns_roce_dev * hr_dev,u8 phy_port,u8 * addr)2711 static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
2712 			       u8 *addr)
2713 {
2714 	struct hns_roce_cmq_desc desc;
2715 	struct hns_roce_cfg_smac_tb *smac_tb =
2716 				    (struct hns_roce_cfg_smac_tb *)desc.data;
2717 	u16 reg_smac_h;
2718 	u32 reg_smac_l;
2719 
2720 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SMAC_TB, false);
2721 
2722 	reg_smac_l = *(u32 *)(&addr[0]);
2723 	reg_smac_h = *(u16 *)(&addr[4]);
2724 
2725 	roce_set_field(smac_tb->tb_idx_rsv, CFG_SMAC_TB_IDX_M,
2726 		       CFG_SMAC_TB_IDX_S, phy_port);
2727 	roce_set_field(smac_tb->vf_smac_h_rsv, CFG_SMAC_TB_VF_SMAC_H_M,
2728 		       CFG_SMAC_TB_VF_SMAC_H_S, reg_smac_h);
2729 	smac_tb->vf_smac_l = cpu_to_le32(reg_smac_l);
2730 
2731 	return hns_roce_cmq_send(hr_dev, &desc, 1);
2732 }
2733 
set_mtpt_pbl(struct hns_roce_dev * hr_dev,struct hns_roce_v2_mpt_entry * mpt_entry,struct hns_roce_mr * mr)2734 static int set_mtpt_pbl(struct hns_roce_dev *hr_dev,
2735 			struct hns_roce_v2_mpt_entry *mpt_entry,
2736 			struct hns_roce_mr *mr)
2737 {
2738 	u64 pages[HNS_ROCE_V2_MAX_INNER_MTPT_NUM] = { 0 };
2739 	struct ib_device *ibdev = &hr_dev->ib_dev;
2740 	dma_addr_t pbl_ba;
2741 	int i, count;
2742 
2743 	count = hns_roce_mtr_find(hr_dev, &mr->pbl_mtr, 0, pages,
2744 				  min_t(int, ARRAY_SIZE(pages), mr->npages),
2745 				  &pbl_ba);
2746 	if (count < 1) {
2747 		ibdev_err(ibdev, "failed to find PBL mtr, count = %d.\n",
2748 			  count);
2749 		return -ENOBUFS;
2750 	}
2751 
2752 	/* Aligned to the hardware address access unit */
2753 	for (i = 0; i < count; i++)
2754 		pages[i] >>= 6;
2755 
2756 	mpt_entry->pbl_size = cpu_to_le32(mr->npages);
2757 	mpt_entry->pbl_ba_l = cpu_to_le32(pbl_ba >> 3);
2758 	roce_set_field(mpt_entry->byte_48_mode_ba,
2759 		       V2_MPT_BYTE_48_PBL_BA_H_M, V2_MPT_BYTE_48_PBL_BA_H_S,
2760 		       upper_32_bits(pbl_ba >> 3));
2761 
2762 	mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
2763 	roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
2764 		       V2_MPT_BYTE_56_PA0_H_S, upper_32_bits(pages[0]));
2765 
2766 	mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
2767 	roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
2768 		       V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
2769 	roce_set_field(mpt_entry->byte_64_buf_pa1,
2770 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2771 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2772 		       to_hr_hw_page_shift(mr->pbl_mtr.hem_cfg.buf_pg_shift));
2773 
2774 	return 0;
2775 }
2776 
hns_roce_v2_write_mtpt(struct hns_roce_dev * hr_dev,void * mb_buf,struct hns_roce_mr * mr,unsigned long mtpt_idx)2777 static int hns_roce_v2_write_mtpt(struct hns_roce_dev *hr_dev,
2778 				  void *mb_buf, struct hns_roce_mr *mr,
2779 				  unsigned long mtpt_idx)
2780 {
2781 	struct hns_roce_v2_mpt_entry *mpt_entry;
2782 	int ret;
2783 
2784 	mpt_entry = mb_buf;
2785 	memset(mpt_entry, 0, sizeof(*mpt_entry));
2786 
2787 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2788 		       V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
2789 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
2790 		       V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
2791 		       HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
2792 	roce_set_field(mpt_entry->byte_4_pd_hop_st,
2793 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
2794 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2795 		       to_hr_hw_page_shift(mr->pbl_mtr.hem_cfg.ba_pg_shift));
2796 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2797 		       V2_MPT_BYTE_4_PD_S, mr->pd);
2798 
2799 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
2800 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 0);
2801 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
2802 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
2803 		     (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
2804 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S,
2805 		     mr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
2806 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
2807 		     (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
2808 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
2809 		     (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
2810 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
2811 		     (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
2812 
2813 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
2814 		     mr->type == MR_TYPE_MR ? 0 : 1);
2815 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_INNER_PA_VLD_S,
2816 		     1);
2817 
2818 	mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
2819 	mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
2820 	mpt_entry->lkey = cpu_to_le32(mr->key);
2821 	mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
2822 	mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
2823 
2824 	if (mr->type == MR_TYPE_DMA)
2825 		return 0;
2826 
2827 	ret = set_mtpt_pbl(hr_dev, mpt_entry, mr);
2828 
2829 	return ret;
2830 }
2831 
hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev * hr_dev,struct hns_roce_mr * mr,int flags,u32 pdn,int mr_access_flags,u64 iova,u64 size,void * mb_buf)2832 static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
2833 					struct hns_roce_mr *mr, int flags,
2834 					u32 pdn, int mr_access_flags, u64 iova,
2835 					u64 size, void *mb_buf)
2836 {
2837 	struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
2838 	int ret = 0;
2839 
2840 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2841 		       V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
2842 
2843 	if (flags & IB_MR_REREG_PD) {
2844 		roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2845 			       V2_MPT_BYTE_4_PD_S, pdn);
2846 		mr->pd = pdn;
2847 	}
2848 
2849 	if (flags & IB_MR_REREG_ACCESS) {
2850 		roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
2851 			     V2_MPT_BYTE_8_BIND_EN_S,
2852 			     (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
2853 		roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
2854 			     V2_MPT_BYTE_8_ATOMIC_EN_S,
2855 			     mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
2856 		roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
2857 			     mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0);
2858 		roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
2859 			     mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
2860 		roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
2861 			     mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
2862 	}
2863 
2864 	if (flags & IB_MR_REREG_TRANS) {
2865 		mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
2866 		mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
2867 		mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
2868 		mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
2869 
2870 		mr->iova = iova;
2871 		mr->size = size;
2872 
2873 		ret = set_mtpt_pbl(hr_dev, mpt_entry, mr);
2874 	}
2875 
2876 	return ret;
2877 }
2878 
hns_roce_v2_frmr_write_mtpt(struct hns_roce_dev * hr_dev,void * mb_buf,struct hns_roce_mr * mr)2879 static int hns_roce_v2_frmr_write_mtpt(struct hns_roce_dev *hr_dev,
2880 				       void *mb_buf, struct hns_roce_mr *mr)
2881 {
2882 	struct ib_device *ibdev = &hr_dev->ib_dev;
2883 	struct hns_roce_v2_mpt_entry *mpt_entry;
2884 	dma_addr_t pbl_ba = 0;
2885 
2886 	mpt_entry = mb_buf;
2887 	memset(mpt_entry, 0, sizeof(*mpt_entry));
2888 
2889 	if (hns_roce_mtr_find(hr_dev, &mr->pbl_mtr, 0, NULL, 0, &pbl_ba) < 0) {
2890 		ibdev_err(ibdev, "failed to find frmr mtr.\n");
2891 		return -ENOBUFS;
2892 	}
2893 
2894 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2895 		       V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
2896 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
2897 		       V2_MPT_BYTE_4_PBL_HOP_NUM_S, 1);
2898 	roce_set_field(mpt_entry->byte_4_pd_hop_st,
2899 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
2900 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2901 		       to_hr_hw_page_shift(mr->pbl_mtr.hem_cfg.ba_pg_shift));
2902 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2903 		       V2_MPT_BYTE_4_PD_S, mr->pd);
2904 
2905 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 1);
2906 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
2907 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
2908 
2909 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_FRE_S, 1);
2910 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
2911 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 0);
2912 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
2913 
2914 	mpt_entry->pbl_size = cpu_to_le32(mr->npages);
2915 
2916 	mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(pbl_ba >> 3));
2917 	roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
2918 		       V2_MPT_BYTE_48_PBL_BA_H_S,
2919 		       upper_32_bits(pbl_ba >> 3));
2920 
2921 	roce_set_field(mpt_entry->byte_64_buf_pa1,
2922 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2923 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2924 		       to_hr_hw_page_shift(mr->pbl_mtr.hem_cfg.buf_pg_shift));
2925 
2926 	return 0;
2927 }
2928 
hns_roce_v2_mw_write_mtpt(void * mb_buf,struct hns_roce_mw * mw)2929 static int hns_roce_v2_mw_write_mtpt(void *mb_buf, struct hns_roce_mw *mw)
2930 {
2931 	struct hns_roce_v2_mpt_entry *mpt_entry;
2932 
2933 	mpt_entry = mb_buf;
2934 	memset(mpt_entry, 0, sizeof(*mpt_entry));
2935 
2936 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
2937 		       V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
2938 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
2939 		       V2_MPT_BYTE_4_PD_S, mw->pdn);
2940 	roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
2941 		       V2_MPT_BYTE_4_PBL_HOP_NUM_S,
2942 		       mw->pbl_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 :
2943 							       mw->pbl_hop_num);
2944 	roce_set_field(mpt_entry->byte_4_pd_hop_st,
2945 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
2946 		       V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
2947 		       mw->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
2948 
2949 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
2950 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
2951 	roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S, 1);
2952 
2953 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
2954 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 1);
2955 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
2956 	roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BQP_S,
2957 		     mw->ibmw.type == IB_MW_TYPE_1 ? 0 : 1);
2958 
2959 	roce_set_field(mpt_entry->byte_64_buf_pa1,
2960 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
2961 		       V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
2962 		       mw->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
2963 
2964 	mpt_entry->lkey = cpu_to_le32(mw->rkey);
2965 
2966 	return 0;
2967 }
2968 
get_cqe_v2(struct hns_roce_cq * hr_cq,int n)2969 static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
2970 {
2971 	return hns_roce_buf_offset(hr_cq->mtr.kmem, n * hr_cq->cqe_size);
2972 }
2973 
get_sw_cqe_v2(struct hns_roce_cq * hr_cq,int n)2974 static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
2975 {
2976 	struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
2977 
2978 	/* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
2979 	return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
2980 		!!(n & hr_cq->cq_depth)) ? cqe : NULL;
2981 }
2982 
hns_roce_v2_cq_set_ci(struct hns_roce_cq * hr_cq,u32 ci)2983 static inline void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 ci)
2984 {
2985 	*hr_cq->set_ci_db = ci & V2_CQ_DB_PARAMETER_CONS_IDX_M;
2986 }
2987 
__hns_roce_v2_cq_clean(struct hns_roce_cq * hr_cq,u32 qpn,struct hns_roce_srq * srq)2988 static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
2989 				   struct hns_roce_srq *srq)
2990 {
2991 	struct hns_roce_v2_cqe *cqe, *dest;
2992 	u32 prod_index;
2993 	int nfreed = 0;
2994 	int wqe_index;
2995 	u8 owner_bit;
2996 
2997 	for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
2998 	     ++prod_index) {
2999 		if (prod_index > hr_cq->cons_index + hr_cq->ib_cq.cqe)
3000 			break;
3001 	}
3002 
3003 	/*
3004 	 * Now backwards through the CQ, removing CQ entries
3005 	 * that match our QP by overwriting them with next entries.
3006 	 */
3007 	while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
3008 		cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
3009 		if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
3010 				    V2_CQE_BYTE_16_LCL_QPN_S) &
3011 				    HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
3012 			if (srq &&
3013 			    roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S)) {
3014 				wqe_index = roce_get_field(cqe->byte_4,
3015 						     V2_CQE_BYTE_4_WQE_INDX_M,
3016 						     V2_CQE_BYTE_4_WQE_INDX_S);
3017 				hns_roce_free_srq_wqe(srq, wqe_index);
3018 			}
3019 			++nfreed;
3020 		} else if (nfreed) {
3021 			dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
3022 					  hr_cq->ib_cq.cqe);
3023 			owner_bit = roce_get_bit(dest->byte_4,
3024 						 V2_CQE_BYTE_4_OWNER_S);
3025 			memcpy(dest, cqe, sizeof(*cqe));
3026 			roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
3027 				     owner_bit);
3028 		}
3029 	}
3030 
3031 	if (nfreed) {
3032 		hr_cq->cons_index += nfreed;
3033 		/*
3034 		 * Make sure update of buffer contents is done before
3035 		 * updating consumer index.
3036 		 */
3037 		wmb();
3038 		hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
3039 	}
3040 }
3041 
hns_roce_v2_cq_clean(struct hns_roce_cq * hr_cq,u32 qpn,struct hns_roce_srq * srq)3042 static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
3043 				 struct hns_roce_srq *srq)
3044 {
3045 	spin_lock_irq(&hr_cq->lock);
3046 	__hns_roce_v2_cq_clean(hr_cq, qpn, srq);
3047 	spin_unlock_irq(&hr_cq->lock);
3048 }
3049 
hns_roce_v2_write_cqc(struct hns_roce_dev * hr_dev,struct hns_roce_cq * hr_cq,void * mb_buf,u64 * mtts,dma_addr_t dma_handle)3050 static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
3051 				  struct hns_roce_cq *hr_cq, void *mb_buf,
3052 				  u64 *mtts, dma_addr_t dma_handle)
3053 {
3054 	struct hns_roce_v2_cq_context *cq_context;
3055 
3056 	cq_context = mb_buf;
3057 	memset(cq_context, 0, sizeof(*cq_context));
3058 
3059 	roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
3060 		       V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
3061 	roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
3062 		       V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
3063 	roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
3064 		       V2_CQC_BYTE_4_SHIFT_S, ilog2(hr_cq->cq_depth));
3065 	roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
3066 		       V2_CQC_BYTE_4_CEQN_S, hr_cq->vector);
3067 
3068 	roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
3069 		       V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
3070 
3071 	roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQE_SIZE_M,
3072 		       V2_CQC_BYTE_8_CQE_SIZE_S, hr_cq->cqe_size ==
3073 		       HNS_ROCE_V3_CQE_SIZE ? 1 : 0);
3074 
3075 	cq_context->cqe_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[0]));
3076 
3077 	roce_set_field(cq_context->byte_16_hop_addr,
3078 		       V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
3079 		       V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
3080 		       upper_32_bits(to_hr_hw_page_addr(mtts[0])));
3081 	roce_set_field(cq_context->byte_16_hop_addr,
3082 		       V2_CQC_BYTE_16_CQE_HOP_NUM_M,
3083 		       V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
3084 		       HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
3085 
3086 	cq_context->cqe_nxt_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[1]));
3087 	roce_set_field(cq_context->byte_24_pgsz_addr,
3088 		       V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
3089 		       V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
3090 		       upper_32_bits(to_hr_hw_page_addr(mtts[1])));
3091 	roce_set_field(cq_context->byte_24_pgsz_addr,
3092 		       V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
3093 		       V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
3094 		       to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.ba_pg_shift));
3095 	roce_set_field(cq_context->byte_24_pgsz_addr,
3096 		       V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
3097 		       V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
3098 		       to_hr_hw_page_shift(hr_cq->mtr.hem_cfg.buf_pg_shift));
3099 
3100 	cq_context->cqe_ba = cpu_to_le32(dma_handle >> 3);
3101 
3102 	roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
3103 		       V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
3104 
3105 	roce_set_bit(cq_context->byte_44_db_record,
3106 		     V2_CQC_BYTE_44_DB_RECORD_EN_S,
3107 		     (hr_cq->flags & HNS_ROCE_CQ_FLAG_RECORD_DB) ? 1 : 0);
3108 
3109 	roce_set_field(cq_context->byte_44_db_record,
3110 		       V2_CQC_BYTE_44_DB_RECORD_ADDR_M,
3111 		       V2_CQC_BYTE_44_DB_RECORD_ADDR_S,
3112 		       ((u32)hr_cq->db.dma) >> 1);
3113 	cq_context->db_record_addr = cpu_to_le32(hr_cq->db.dma >> 32);
3114 
3115 	roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
3116 		       V2_CQC_BYTE_56_CQ_MAX_CNT_M,
3117 		       V2_CQC_BYTE_56_CQ_MAX_CNT_S,
3118 		       HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
3119 	roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
3120 		       V2_CQC_BYTE_56_CQ_PERIOD_M,
3121 		       V2_CQC_BYTE_56_CQ_PERIOD_S,
3122 		       HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
3123 }
3124 
hns_roce_v2_req_notify_cq(struct ib_cq * ibcq,enum ib_cq_notify_flags flags)3125 static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
3126 				     enum ib_cq_notify_flags flags)
3127 {
3128 	struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
3129 	struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
3130 	u32 notification_flag;
3131 	__le32 doorbell[2];
3132 
3133 	doorbell[0] = 0;
3134 	doorbell[1] = 0;
3135 
3136 	notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
3137 			     V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
3138 	/*
3139 	 * flags = 0; Notification Flag = 1, next
3140 	 * flags = 1; Notification Flag = 0, solocited
3141 	 */
3142 	roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
3143 		       hr_cq->cqn);
3144 	roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
3145 		       HNS_ROCE_V2_CQ_DB_NTR);
3146 	roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
3147 		       V2_CQ_DB_PARAMETER_CONS_IDX_S, hr_cq->cons_index);
3148 	roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
3149 		       V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
3150 	roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
3151 		     notification_flag);
3152 
3153 	hns_roce_write64(hr_dev, doorbell, hr_cq->cq_db_l);
3154 
3155 	return 0;
3156 }
3157 
hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe * cqe,struct hns_roce_qp ** cur_qp,struct ib_wc * wc)3158 static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
3159 						    struct hns_roce_qp **cur_qp,
3160 						    struct ib_wc *wc)
3161 {
3162 	struct hns_roce_rinl_sge *sge_list;
3163 	u32 wr_num, wr_cnt, sge_num;
3164 	u32 sge_cnt, data_len, size;
3165 	void *wqe_buf;
3166 
3167 	wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
3168 				V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
3169 	wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
3170 
3171 	sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
3172 	sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
3173 	wqe_buf = hns_roce_get_recv_wqe(*cur_qp, wr_cnt);
3174 	data_len = wc->byte_len;
3175 
3176 	for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
3177 		size = min(sge_list[sge_cnt].len, data_len);
3178 		memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
3179 
3180 		data_len -= size;
3181 		wqe_buf += size;
3182 	}
3183 
3184 	if (unlikely(data_len)) {
3185 		wc->status = IB_WC_LOC_LEN_ERR;
3186 		return -EAGAIN;
3187 	}
3188 
3189 	return 0;
3190 }
3191 
sw_comp(struct hns_roce_qp * hr_qp,struct hns_roce_wq * wq,int num_entries,struct ib_wc * wc)3192 static int sw_comp(struct hns_roce_qp *hr_qp, struct hns_roce_wq *wq,
3193 		   int num_entries, struct ib_wc *wc)
3194 {
3195 	unsigned int left;
3196 	int npolled = 0;
3197 
3198 	left = wq->head - wq->tail;
3199 	if (left == 0)
3200 		return 0;
3201 
3202 	left = min_t(unsigned int, (unsigned int)num_entries, left);
3203 	while (npolled < left) {
3204 		wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
3205 		wc->status = IB_WC_WR_FLUSH_ERR;
3206 		wc->vendor_err = 0;
3207 		wc->qp = &hr_qp->ibqp;
3208 
3209 		wq->tail++;
3210 		wc++;
3211 		npolled++;
3212 	}
3213 
3214 	return npolled;
3215 }
3216 
hns_roce_v2_sw_poll_cq(struct hns_roce_cq * hr_cq,int num_entries,struct ib_wc * wc)3217 static int hns_roce_v2_sw_poll_cq(struct hns_roce_cq *hr_cq, int num_entries,
3218 				  struct ib_wc *wc)
3219 {
3220 	struct hns_roce_qp *hr_qp;
3221 	int npolled = 0;
3222 
3223 	list_for_each_entry(hr_qp, &hr_cq->sq_list, sq_node) {
3224 		npolled += sw_comp(hr_qp, &hr_qp->sq,
3225 				   num_entries - npolled, wc + npolled);
3226 		if (npolled >= num_entries)
3227 			goto out;
3228 	}
3229 
3230 	list_for_each_entry(hr_qp, &hr_cq->rq_list, rq_node) {
3231 		npolled += sw_comp(hr_qp, &hr_qp->rq,
3232 				   num_entries - npolled, wc + npolled);
3233 		if (npolled >= num_entries)
3234 			goto out;
3235 	}
3236 
3237 out:
3238 	return npolled;
3239 }
3240 
get_cqe_status(struct hns_roce_dev * hr_dev,struct hns_roce_qp * qp,struct hns_roce_cq * cq,struct hns_roce_v2_cqe * cqe,struct ib_wc * wc)3241 static void get_cqe_status(struct hns_roce_dev *hr_dev, struct hns_roce_qp *qp,
3242 			   struct hns_roce_cq *cq, struct hns_roce_v2_cqe *cqe,
3243 			   struct ib_wc *wc)
3244 {
3245 	static const struct {
3246 		u32 cqe_status;
3247 		enum ib_wc_status wc_status;
3248 	} map[] = {
3249 		{ HNS_ROCE_CQE_V2_SUCCESS, IB_WC_SUCCESS },
3250 		{ HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR, IB_WC_LOC_LEN_ERR },
3251 		{ HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR, IB_WC_LOC_QP_OP_ERR },
3252 		{ HNS_ROCE_CQE_V2_LOCAL_PROT_ERR, IB_WC_LOC_PROT_ERR },
3253 		{ HNS_ROCE_CQE_V2_WR_FLUSH_ERR, IB_WC_WR_FLUSH_ERR },
3254 		{ HNS_ROCE_CQE_V2_MW_BIND_ERR, IB_WC_MW_BIND_ERR },
3255 		{ HNS_ROCE_CQE_V2_BAD_RESP_ERR, IB_WC_BAD_RESP_ERR },
3256 		{ HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR, IB_WC_LOC_ACCESS_ERR },
3257 		{ HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR, IB_WC_REM_INV_REQ_ERR },
3258 		{ HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR, IB_WC_REM_ACCESS_ERR },
3259 		{ HNS_ROCE_CQE_V2_REMOTE_OP_ERR, IB_WC_REM_OP_ERR },
3260 		{ HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR,
3261 		  IB_WC_RETRY_EXC_ERR },
3262 		{ HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR, IB_WC_RNR_RETRY_EXC_ERR },
3263 		{ HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR, IB_WC_REM_ABORT_ERR },
3264 		{ HNS_ROCE_CQE_V2_GENERAL_ERR, IB_WC_GENERAL_ERR}
3265 	};
3266 
3267 	u32 cqe_status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
3268 					V2_CQE_BYTE_4_STATUS_S);
3269 	int i;
3270 
3271 	wc->status = IB_WC_GENERAL_ERR;
3272 	for (i = 0; i < ARRAY_SIZE(map); i++)
3273 		if (cqe_status == map[i].cqe_status) {
3274 			wc->status = map[i].wc_status;
3275 			break;
3276 		}
3277 
3278 	if (likely(wc->status == IB_WC_SUCCESS ||
3279 		   wc->status == IB_WC_WR_FLUSH_ERR))
3280 		return;
3281 
3282 	ibdev_err(&hr_dev->ib_dev, "error cqe status 0x%x:\n", cqe_status);
3283 	print_hex_dump(KERN_ERR, "", DUMP_PREFIX_NONE, 16, 4, cqe,
3284 		       cq->cqe_size, false);
3285 
3286 	/*
3287 	 * For hns ROCEE, GENERAL_ERR is an error type that is not defined in
3288 	 * the standard protocol, the driver must ignore it and needn't to set
3289 	 * the QP to an error state.
3290 	 */
3291 	if (cqe_status == HNS_ROCE_CQE_V2_GENERAL_ERR)
3292 		return;
3293 
3294 	/*
3295 	 * Hip08 hardware cannot flush the WQEs in SQ/RQ if the QP state gets
3296 	 * into errored mode. Hence, as a workaround to this hardware
3297 	 * limitation, driver needs to assist in flushing. But the flushing
3298 	 * operation uses mailbox to convey the QP state to the hardware and
3299 	 * which can sleep due to the mutex protection around the mailbox calls.
3300 	 * Hence, use the deferred flush for now. Once wc error detected, the
3301 	 * flushing operation is needed.
3302 	 */
3303 	if (!test_and_set_bit(HNS_ROCE_FLUSH_FLAG, &qp->flush_flag))
3304 		init_flush_work(hr_dev, qp);
3305 }
3306 
hns_roce_v2_poll_one(struct hns_roce_cq * hr_cq,struct hns_roce_qp ** cur_qp,struct ib_wc * wc)3307 static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
3308 				struct hns_roce_qp **cur_qp, struct ib_wc *wc)
3309 {
3310 	struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
3311 	struct hns_roce_srq *srq = NULL;
3312 	struct hns_roce_v2_cqe *cqe;
3313 	struct hns_roce_qp *hr_qp;
3314 	struct hns_roce_wq *wq;
3315 	int is_send;
3316 	u16 wqe_ctr;
3317 	u32 opcode;
3318 	int qpn;
3319 	int ret;
3320 
3321 	/* Find cqe according to consumer index */
3322 	cqe = get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
3323 	if (!cqe)
3324 		return -EAGAIN;
3325 
3326 	++hr_cq->cons_index;
3327 	/* Memory barrier */
3328 	rmb();
3329 
3330 	/* 0->SQ, 1->RQ */
3331 	is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
3332 
3333 	qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
3334 				V2_CQE_BYTE_16_LCL_QPN_S);
3335 
3336 	if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
3337 		hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
3338 		if (unlikely(!hr_qp)) {
3339 			ibdev_err(&hr_dev->ib_dev,
3340 				  "CQ %06lx with entry for unknown QPN %06x\n",
3341 				  hr_cq->cqn, qpn & HNS_ROCE_V2_CQE_QPN_MASK);
3342 			return -EINVAL;
3343 		}
3344 		*cur_qp = hr_qp;
3345 	}
3346 
3347 	wc->qp = &(*cur_qp)->ibqp;
3348 	wc->vendor_err = 0;
3349 
3350 	if (is_send) {
3351 		wq = &(*cur_qp)->sq;
3352 		if ((*cur_qp)->sq_signal_bits) {
3353 			/*
3354 			 * If sg_signal_bit is 1,
3355 			 * firstly tail pointer updated to wqe
3356 			 * which current cqe correspond to
3357 			 */
3358 			wqe_ctr = (u16)roce_get_field(cqe->byte_4,
3359 						      V2_CQE_BYTE_4_WQE_INDX_M,
3360 						      V2_CQE_BYTE_4_WQE_INDX_S);
3361 			wq->tail += (wqe_ctr - (u16)wq->tail) &
3362 				    (wq->wqe_cnt - 1);
3363 		}
3364 
3365 		wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
3366 		++wq->tail;
3367 	} else if ((*cur_qp)->ibqp.srq) {
3368 		srq = to_hr_srq((*cur_qp)->ibqp.srq);
3369 		wqe_ctr = (u16)roce_get_field(cqe->byte_4,
3370 					      V2_CQE_BYTE_4_WQE_INDX_M,
3371 					      V2_CQE_BYTE_4_WQE_INDX_S);
3372 		wc->wr_id = srq->wrid[wqe_ctr];
3373 		hns_roce_free_srq_wqe(srq, wqe_ctr);
3374 	} else {
3375 		/* Update tail pointer, record wr_id */
3376 		wq = &(*cur_qp)->rq;
3377 		wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
3378 		++wq->tail;
3379 	}
3380 
3381 	get_cqe_status(hr_dev, *cur_qp, hr_cq, cqe, wc);
3382 	if (unlikely(wc->status != IB_WC_SUCCESS))
3383 		return 0;
3384 
3385 	if (is_send) {
3386 		wc->wc_flags = 0;
3387 		/* SQ corresponding to CQE */
3388 		switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
3389 				       V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
3390 		case HNS_ROCE_V2_WQE_OP_SEND:
3391 			wc->opcode = IB_WC_SEND;
3392 			break;
3393 		case HNS_ROCE_V2_WQE_OP_SEND_WITH_INV:
3394 			wc->opcode = IB_WC_SEND;
3395 			break;
3396 		case HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM:
3397 			wc->opcode = IB_WC_SEND;
3398 			wc->wc_flags |= IB_WC_WITH_IMM;
3399 			break;
3400 		case HNS_ROCE_V2_WQE_OP_RDMA_READ:
3401 			wc->opcode = IB_WC_RDMA_READ;
3402 			wc->byte_len = le32_to_cpu(cqe->byte_cnt);
3403 			break;
3404 		case HNS_ROCE_V2_WQE_OP_RDMA_WRITE:
3405 			wc->opcode = IB_WC_RDMA_WRITE;
3406 			break;
3407 		case HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM:
3408 			wc->opcode = IB_WC_RDMA_WRITE;
3409 			wc->wc_flags |= IB_WC_WITH_IMM;
3410 			break;
3411 		case HNS_ROCE_V2_WQE_OP_LOCAL_INV:
3412 			wc->opcode = IB_WC_LOCAL_INV;
3413 			wc->wc_flags |= IB_WC_WITH_INVALIDATE;
3414 			break;
3415 		case HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP:
3416 			wc->opcode = IB_WC_COMP_SWAP;
3417 			wc->byte_len  = 8;
3418 			break;
3419 		case HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD:
3420 			wc->opcode = IB_WC_FETCH_ADD;
3421 			wc->byte_len  = 8;
3422 			break;
3423 		case HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP:
3424 			wc->opcode = IB_WC_MASKED_COMP_SWAP;
3425 			wc->byte_len  = 8;
3426 			break;
3427 		case HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD:
3428 			wc->opcode = IB_WC_MASKED_FETCH_ADD;
3429 			wc->byte_len  = 8;
3430 			break;
3431 		case HNS_ROCE_V2_WQE_OP_FAST_REG_PMR:
3432 			wc->opcode = IB_WC_REG_MR;
3433 			break;
3434 		case HNS_ROCE_V2_WQE_OP_BIND_MW:
3435 			wc->opcode = IB_WC_REG_MR;
3436 			break;
3437 		default:
3438 			wc->status = IB_WC_GENERAL_ERR;
3439 			break;
3440 		}
3441 	} else {
3442 		/* RQ correspond to CQE */
3443 		wc->byte_len = le32_to_cpu(cqe->byte_cnt);
3444 
3445 		opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
3446 					V2_CQE_BYTE_4_OPCODE_S);
3447 		switch (opcode & 0x1f) {
3448 		case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
3449 			wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
3450 			wc->wc_flags = IB_WC_WITH_IMM;
3451 			wc->ex.imm_data =
3452 				cpu_to_be32(le32_to_cpu(cqe->immtdata));
3453 			break;
3454 		case HNS_ROCE_V2_OPCODE_SEND:
3455 			wc->opcode = IB_WC_RECV;
3456 			wc->wc_flags = 0;
3457 			break;
3458 		case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
3459 			wc->opcode = IB_WC_RECV;
3460 			wc->wc_flags = IB_WC_WITH_IMM;
3461 			wc->ex.imm_data =
3462 				cpu_to_be32(le32_to_cpu(cqe->immtdata));
3463 			break;
3464 		case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
3465 			wc->opcode = IB_WC_RECV;
3466 			wc->wc_flags = IB_WC_WITH_INVALIDATE;
3467 			wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
3468 			break;
3469 		default:
3470 			wc->status = IB_WC_GENERAL_ERR;
3471 			break;
3472 		}
3473 
3474 		if ((wc->qp->qp_type == IB_QPT_RC ||
3475 		     wc->qp->qp_type == IB_QPT_UC) &&
3476 		    (opcode == HNS_ROCE_V2_OPCODE_SEND ||
3477 		    opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
3478 		    opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
3479 		    (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
3480 			ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
3481 			if (unlikely(ret))
3482 				return -EAGAIN;
3483 		}
3484 
3485 		wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
3486 					    V2_CQE_BYTE_32_SL_S);
3487 		wc->src_qp = (u8)roce_get_field(cqe->byte_32,
3488 						V2_CQE_BYTE_32_RMT_QPN_M,
3489 						V2_CQE_BYTE_32_RMT_QPN_S);
3490 		wc->slid = 0;
3491 		wc->wc_flags |= (roce_get_bit(cqe->byte_32,
3492 					      V2_CQE_BYTE_32_GRH_S) ?
3493 					      IB_WC_GRH : 0);
3494 		wc->port_num = roce_get_field(cqe->byte_32,
3495 				V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
3496 		wc->pkey_index = 0;
3497 
3498 		if (roce_get_bit(cqe->byte_28, V2_CQE_BYTE_28_VID_VLD_S)) {
3499 			wc->vlan_id = (u16)roce_get_field(cqe->byte_28,
3500 							  V2_CQE_BYTE_28_VID_M,
3501 							  V2_CQE_BYTE_28_VID_S);
3502 			wc->wc_flags |= IB_WC_WITH_VLAN;
3503 		} else {
3504 			wc->vlan_id = 0xffff;
3505 		}
3506 
3507 		wc->network_hdr_type = roce_get_field(cqe->byte_28,
3508 						    V2_CQE_BYTE_28_PORT_TYPE_M,
3509 						    V2_CQE_BYTE_28_PORT_TYPE_S);
3510 	}
3511 
3512 	return 0;
3513 }
3514 
hns_roce_v2_poll_cq(struct ib_cq * ibcq,int num_entries,struct ib_wc * wc)3515 static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
3516 			       struct ib_wc *wc)
3517 {
3518 	struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
3519 	struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
3520 	struct hns_roce_qp *cur_qp = NULL;
3521 	unsigned long flags;
3522 	int npolled;
3523 
3524 	spin_lock_irqsave(&hr_cq->lock, flags);
3525 
3526 	/*
3527 	 * When the device starts to reset, the state is RST_DOWN. At this time,
3528 	 * there may still be some valid CQEs in the hardware that are not
3529 	 * polled. Therefore, it is not allowed to switch to the software mode
3530 	 * immediately. When the state changes to UNINIT, CQE no longer exists
3531 	 * in the hardware, and then switch to software mode.
3532 	 */
3533 	if (hr_dev->state == HNS_ROCE_DEVICE_STATE_UNINIT) {
3534 		npolled = hns_roce_v2_sw_poll_cq(hr_cq, num_entries, wc);
3535 		goto out;
3536 	}
3537 
3538 	for (npolled = 0; npolled < num_entries; ++npolled) {
3539 		if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
3540 			break;
3541 	}
3542 
3543 	if (npolled) {
3544 		/* Memory barrier */
3545 		wmb();
3546 		hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
3547 	}
3548 
3549 out:
3550 	spin_unlock_irqrestore(&hr_cq->lock, flags);
3551 
3552 	return npolled;
3553 }
3554 
get_op_for_set_hem(struct hns_roce_dev * hr_dev,u32 type,int step_idx)3555 static int get_op_for_set_hem(struct hns_roce_dev *hr_dev, u32 type,
3556 			      int step_idx)
3557 {
3558 	int op;
3559 
3560 	if (type == HEM_TYPE_SCCC && step_idx)
3561 		return -EINVAL;
3562 
3563 	switch (type) {
3564 	case HEM_TYPE_QPC:
3565 		op = HNS_ROCE_CMD_WRITE_QPC_BT0;
3566 		break;
3567 	case HEM_TYPE_MTPT:
3568 		op = HNS_ROCE_CMD_WRITE_MPT_BT0;
3569 		break;
3570 	case HEM_TYPE_CQC:
3571 		op = HNS_ROCE_CMD_WRITE_CQC_BT0;
3572 		break;
3573 	case HEM_TYPE_SRQC:
3574 		op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
3575 		break;
3576 	case HEM_TYPE_SCCC:
3577 		op = HNS_ROCE_CMD_WRITE_SCCC_BT0;
3578 		break;
3579 	case HEM_TYPE_QPC_TIMER:
3580 		op = HNS_ROCE_CMD_WRITE_QPC_TIMER_BT0;
3581 		break;
3582 	case HEM_TYPE_CQC_TIMER:
3583 		op = HNS_ROCE_CMD_WRITE_CQC_TIMER_BT0;
3584 		break;
3585 	default:
3586 		dev_warn(hr_dev->dev,
3587 			 "table %u not to be written by mailbox!\n", type);
3588 		return -EINVAL;
3589 	}
3590 
3591 	return op + step_idx;
3592 }
3593 
set_hem_to_hw(struct hns_roce_dev * hr_dev,int obj,u64 bt_ba,u32 hem_type,int step_idx)3594 static int set_hem_to_hw(struct hns_roce_dev *hr_dev, int obj, u64 bt_ba,
3595 			 u32 hem_type, int step_idx)
3596 {
3597 	struct hns_roce_cmd_mailbox *mailbox;
3598 	int ret;
3599 	int op;
3600 
3601 	op = get_op_for_set_hem(hr_dev, hem_type, step_idx);
3602 	if (op < 0)
3603 		return 0;
3604 
3605 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3606 	if (IS_ERR(mailbox))
3607 		return PTR_ERR(mailbox);
3608 
3609 	ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
3610 				0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
3611 
3612 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3613 
3614 	return ret;
3615 }
3616 
hns_roce_v2_set_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,int obj,int step_idx)3617 static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
3618 			       struct hns_roce_hem_table *table, int obj,
3619 			       int step_idx)
3620 {
3621 	struct hns_roce_hem_iter iter;
3622 	struct hns_roce_hem_mhop mhop;
3623 	struct hns_roce_hem *hem;
3624 	unsigned long mhop_obj = obj;
3625 	int i, j, k;
3626 	int ret = 0;
3627 	u64 hem_idx = 0;
3628 	u64 l1_idx = 0;
3629 	u64 bt_ba = 0;
3630 	u32 chunk_ba_num;
3631 	u32 hop_num;
3632 
3633 	if (!hns_roce_check_whether_mhop(hr_dev, table->type))
3634 		return 0;
3635 
3636 	hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
3637 	i = mhop.l0_idx;
3638 	j = mhop.l1_idx;
3639 	k = mhop.l2_idx;
3640 	hop_num = mhop.hop_num;
3641 	chunk_ba_num = mhop.bt_chunk_size / 8;
3642 
3643 	if (hop_num == 2) {
3644 		hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
3645 			  k;
3646 		l1_idx = i * chunk_ba_num + j;
3647 	} else if (hop_num == 1) {
3648 		hem_idx = i * chunk_ba_num + j;
3649 	} else if (hop_num == HNS_ROCE_HOP_NUM_0) {
3650 		hem_idx = i;
3651 	}
3652 
3653 	if (table->type == HEM_TYPE_SCCC)
3654 		obj = mhop.l0_idx;
3655 
3656 	if (check_whether_last_step(hop_num, step_idx)) {
3657 		hem = table->hem[hem_idx];
3658 		for (hns_roce_hem_first(hem, &iter);
3659 		     !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
3660 			bt_ba = hns_roce_hem_addr(&iter);
3661 			ret = set_hem_to_hw(hr_dev, obj, bt_ba, table->type,
3662 					    step_idx);
3663 		}
3664 	} else {
3665 		if (step_idx == 0)
3666 			bt_ba = table->bt_l0_dma_addr[i];
3667 		else if (step_idx == 1 && hop_num == 2)
3668 			bt_ba = table->bt_l1_dma_addr[l1_idx];
3669 
3670 		ret = set_hem_to_hw(hr_dev, obj, bt_ba, table->type, step_idx);
3671 	}
3672 
3673 	return ret;
3674 }
3675 
hns_roce_v2_clear_hem(struct hns_roce_dev * hr_dev,struct hns_roce_hem_table * table,int obj,int step_idx)3676 static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
3677 				 struct hns_roce_hem_table *table, int obj,
3678 				 int step_idx)
3679 {
3680 	struct device *dev = hr_dev->dev;
3681 	struct hns_roce_cmd_mailbox *mailbox;
3682 	int ret;
3683 	u16 op = 0xff;
3684 
3685 	if (!hns_roce_check_whether_mhop(hr_dev, table->type))
3686 		return 0;
3687 
3688 	switch (table->type) {
3689 	case HEM_TYPE_QPC:
3690 		op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
3691 		break;
3692 	case HEM_TYPE_MTPT:
3693 		op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
3694 		break;
3695 	case HEM_TYPE_CQC:
3696 		op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
3697 		break;
3698 	case HEM_TYPE_SCCC:
3699 	case HEM_TYPE_QPC_TIMER:
3700 	case HEM_TYPE_CQC_TIMER:
3701 		break;
3702 	case HEM_TYPE_SRQC:
3703 		op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
3704 		break;
3705 	default:
3706 		dev_warn(dev, "table %u not to be destroyed by mailbox!\n",
3707 			 table->type);
3708 		return 0;
3709 	}
3710 
3711 	if (table->type == HEM_TYPE_SCCC ||
3712 	    table->type == HEM_TYPE_QPC_TIMER ||
3713 	    table->type == HEM_TYPE_CQC_TIMER)
3714 		return 0;
3715 
3716 	op += step_idx;
3717 
3718 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3719 	if (IS_ERR(mailbox))
3720 		return PTR_ERR(mailbox);
3721 
3722 	/* configure the tag and op */
3723 	ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
3724 				HNS_ROCE_CMD_TIMEOUT_MSECS);
3725 
3726 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3727 	return ret;
3728 }
3729 
hns_roce_v2_qp_modify(struct hns_roce_dev * hr_dev,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask,struct hns_roce_qp * hr_qp)3730 static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
3731 				 struct hns_roce_v2_qp_context *context,
3732 				 struct hns_roce_v2_qp_context *qpc_mask,
3733 				 struct hns_roce_qp *hr_qp)
3734 {
3735 	struct hns_roce_cmd_mailbox *mailbox;
3736 	int qpc_size;
3737 	int ret;
3738 
3739 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
3740 	if (IS_ERR(mailbox))
3741 		return PTR_ERR(mailbox);
3742 
3743 	/* The qpc size of HIP08 is only 256B, which is half of HIP09 */
3744 	qpc_size = hr_dev->caps.qpc_sz;
3745 	memcpy(mailbox->buf, context, qpc_size);
3746 	memcpy(mailbox->buf + qpc_size, qpc_mask, qpc_size);
3747 
3748 	ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
3749 				HNS_ROCE_CMD_MODIFY_QPC,
3750 				HNS_ROCE_CMD_TIMEOUT_MSECS);
3751 
3752 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
3753 
3754 	return ret;
3755 }
3756 
set_access_flags(struct hns_roce_qp * hr_qp,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask,const struct ib_qp_attr * attr,int attr_mask)3757 static void set_access_flags(struct hns_roce_qp *hr_qp,
3758 			     struct hns_roce_v2_qp_context *context,
3759 			     struct hns_roce_v2_qp_context *qpc_mask,
3760 			     const struct ib_qp_attr *attr, int attr_mask)
3761 {
3762 	u8 dest_rd_atomic;
3763 	u32 access_flags;
3764 
3765 	dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
3766 			 attr->max_dest_rd_atomic : hr_qp->resp_depth;
3767 
3768 	access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
3769 		       attr->qp_access_flags : hr_qp->atomic_rd_en;
3770 
3771 	if (!dest_rd_atomic)
3772 		access_flags &= IB_ACCESS_REMOTE_WRITE;
3773 
3774 	roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3775 		     !!(access_flags & IB_ACCESS_REMOTE_READ));
3776 	roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
3777 
3778 	roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3779 		     !!(access_flags & IB_ACCESS_REMOTE_WRITE));
3780 	roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
3781 
3782 	roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3783 		     !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
3784 	roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
3785 	roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_EXT_ATE_S,
3786 		     !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
3787 	roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_EXT_ATE_S, 0);
3788 }
3789 
set_qpc_wqe_cnt(struct hns_roce_qp * hr_qp,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)3790 static void set_qpc_wqe_cnt(struct hns_roce_qp *hr_qp,
3791 			    struct hns_roce_v2_qp_context *context,
3792 			    struct hns_roce_v2_qp_context *qpc_mask)
3793 {
3794 	roce_set_field(context->byte_4_sqpn_tst,
3795 		       V2_QPC_BYTE_4_SGE_SHIFT_M, V2_QPC_BYTE_4_SGE_SHIFT_S,
3796 		       to_hr_hem_entries_shift(hr_qp->sge.sge_cnt,
3797 					       hr_qp->sge.sge_shift));
3798 
3799 	roce_set_field(context->byte_20_smac_sgid_idx,
3800 		       V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
3801 		       ilog2(hr_qp->sq.wqe_cnt));
3802 
3803 	roce_set_field(context->byte_20_smac_sgid_idx,
3804 		       V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
3805 		       ilog2(hr_qp->rq.wqe_cnt));
3806 }
3807 
modify_qp_reset_to_init(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)3808 static void modify_qp_reset_to_init(struct ib_qp *ibqp,
3809 				    const struct ib_qp_attr *attr,
3810 				    int attr_mask,
3811 				    struct hns_roce_v2_qp_context *context,
3812 				    struct hns_roce_v2_qp_context *qpc_mask)
3813 {
3814 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
3815 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
3816 
3817 	/*
3818 	 * In v2 engine, software pass context and context mask to hardware
3819 	 * when modifying qp. If software need modify some fields in context,
3820 	 * we should set all bits of the relevant fields in context mask to
3821 	 * 0 at the same time, else set them to 0x1.
3822 	 */
3823 	roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3824 		       V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
3825 
3826 	roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3827 		       V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
3828 
3829 	roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3830 		       V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
3831 
3832 	roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
3833 		       V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
3834 
3835 	set_qpc_wqe_cnt(hr_qp, context, qpc_mask);
3836 
3837 	/* No VLAN need to set 0xFFF */
3838 	roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
3839 		       V2_QPC_BYTE_24_VLAN_ID_S, 0xfff);
3840 
3841 	if (hr_qp->en_flags & HNS_ROCE_QP_CAP_RQ_RECORD_DB)
3842 		roce_set_bit(context->byte_68_rq_db,
3843 			     V2_QPC_BYTE_68_RQ_RECORD_EN_S, 1);
3844 
3845 	roce_set_field(context->byte_68_rq_db,
3846 		       V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
3847 		       V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S,
3848 		       ((u32)hr_qp->rdb.dma) >> 1);
3849 	context->rq_db_record_addr = cpu_to_le32(hr_qp->rdb.dma >> 32);
3850 
3851 	roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S,
3852 		    (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) ? 1 : 0);
3853 
3854 	roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3855 		       V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
3856 	if (ibqp->srq) {
3857 		roce_set_field(context->byte_76_srqn_op_en,
3858 			       V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
3859 			       to_hr_srq(ibqp->srq)->srqn);
3860 		roce_set_bit(context->byte_76_srqn_op_en,
3861 			     V2_QPC_BYTE_76_SRQ_EN_S, 1);
3862 	}
3863 
3864 	roce_set_bit(context->byte_172_sq_psn, V2_QPC_BYTE_172_FRE_S, 1);
3865 
3866 	hr_qp->access_flags = attr->qp_access_flags;
3867 	roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
3868 		       V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
3869 }
3870 
modify_qp_init_to_init(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)3871 static void modify_qp_init_to_init(struct ib_qp *ibqp,
3872 				   const struct ib_qp_attr *attr, int attr_mask,
3873 				   struct hns_roce_v2_qp_context *context,
3874 				   struct hns_roce_v2_qp_context *qpc_mask)
3875 {
3876 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
3877 
3878 	/*
3879 	 * In v2 engine, software pass context and context mask to hardware
3880 	 * when modifying qp. If software need modify some fields in context,
3881 	 * we should set all bits of the relevant fields in context mask to
3882 	 * 0 at the same time, else set them to 0x1.
3883 	 */
3884 	roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3885 		       V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
3886 	roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
3887 		       V2_QPC_BYTE_4_TST_S, 0);
3888 
3889 	if (attr_mask & IB_QP_ACCESS_FLAGS) {
3890 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3891 			     !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
3892 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3893 			     0);
3894 
3895 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3896 			     !!(attr->qp_access_flags &
3897 			     IB_ACCESS_REMOTE_WRITE));
3898 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3899 			     0);
3900 
3901 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3902 			     !!(attr->qp_access_flags &
3903 			     IB_ACCESS_REMOTE_ATOMIC));
3904 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3905 			     0);
3906 		roce_set_bit(context->byte_76_srqn_op_en,
3907 			     V2_QPC_BYTE_76_EXT_ATE_S,
3908 			     !!(attr->qp_access_flags &
3909 				IB_ACCESS_REMOTE_ATOMIC));
3910 		roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3911 			     V2_QPC_BYTE_76_EXT_ATE_S, 0);
3912 	} else {
3913 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3914 			     !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
3915 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
3916 			     0);
3917 
3918 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3919 			     !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
3920 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
3921 			     0);
3922 
3923 		roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3924 			     !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
3925 		roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
3926 			     0);
3927 		roce_set_bit(context->byte_76_srqn_op_en,
3928 			     V2_QPC_BYTE_76_EXT_ATE_S,
3929 			     !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
3930 		roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3931 			     V2_QPC_BYTE_76_EXT_ATE_S, 0);
3932 	}
3933 
3934 	roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3935 		       V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
3936 	roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
3937 		       V2_QPC_BYTE_16_PD_S, 0);
3938 
3939 	roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3940 		       V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
3941 	roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
3942 		       V2_QPC_BYTE_80_RX_CQN_S, 0);
3943 
3944 	roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
3945 		       V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
3946 	roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
3947 		       V2_QPC_BYTE_252_TX_CQN_S, 0);
3948 
3949 	if (ibqp->srq) {
3950 		roce_set_bit(context->byte_76_srqn_op_en,
3951 			     V2_QPC_BYTE_76_SRQ_EN_S, 1);
3952 		roce_set_bit(qpc_mask->byte_76_srqn_op_en,
3953 			     V2_QPC_BYTE_76_SRQ_EN_S, 0);
3954 		roce_set_field(context->byte_76_srqn_op_en,
3955 			       V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
3956 			       to_hr_srq(ibqp->srq)->srqn);
3957 		roce_set_field(qpc_mask->byte_76_srqn_op_en,
3958 			       V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
3959 	}
3960 
3961 	roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3962 		       V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
3963 	roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
3964 		       V2_QPC_BYTE_4_SQPN_S, 0);
3965 
3966 	if (attr_mask & IB_QP_DEST_QPN) {
3967 		roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
3968 			       V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
3969 		roce_set_field(qpc_mask->byte_56_dqpn_err,
3970 			       V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
3971 	}
3972 }
3973 
config_qp_rq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)3974 static int config_qp_rq_buf(struct hns_roce_dev *hr_dev,
3975 			    struct hns_roce_qp *hr_qp,
3976 			    struct hns_roce_v2_qp_context *context,
3977 			    struct hns_roce_v2_qp_context *qpc_mask)
3978 {
3979 	u64 mtts[MTT_MIN_COUNT] = { 0 };
3980 	u64 wqe_sge_ba;
3981 	int count;
3982 
3983 	/* Search qp buf's mtts */
3984 	count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, hr_qp->rq.offset, mtts,
3985 				  MTT_MIN_COUNT, &wqe_sge_ba);
3986 	if (hr_qp->rq.wqe_cnt && count < 1) {
3987 		ibdev_err(&hr_dev->ib_dev,
3988 			  "failed to find RQ WQE, QPN = 0x%lx.\n", hr_qp->qpn);
3989 		return -EINVAL;
3990 	}
3991 
3992 	context->wqe_sge_ba = cpu_to_le32(wqe_sge_ba >> 3);
3993 	qpc_mask->wqe_sge_ba = 0;
3994 
3995 	/*
3996 	 * In v2 engine, software pass context and context mask to hardware
3997 	 * when modifying qp. If software need modify some fields in context,
3998 	 * we should set all bits of the relevant fields in context mask to
3999 	 * 0 at the same time, else set them to 0x1.
4000 	 */
4001 	roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
4002 		       V2_QPC_BYTE_12_WQE_SGE_BA_S, wqe_sge_ba >> (32 + 3));
4003 	roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
4004 		       V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
4005 
4006 	roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
4007 		       V2_QPC_BYTE_12_SQ_HOP_NUM_S,
4008 		       to_hr_hem_hopnum(hr_dev->caps.wqe_sq_hop_num,
4009 					hr_qp->sq.wqe_cnt));
4010 	roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
4011 		       V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
4012 
4013 	roce_set_field(context->byte_20_smac_sgid_idx,
4014 		       V2_QPC_BYTE_20_SGE_HOP_NUM_M,
4015 		       V2_QPC_BYTE_20_SGE_HOP_NUM_S,
4016 		       to_hr_hem_hopnum(hr_dev->caps.wqe_sge_hop_num,
4017 					hr_qp->sge.sge_cnt));
4018 	roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
4019 		       V2_QPC_BYTE_20_SGE_HOP_NUM_M,
4020 		       V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
4021 
4022 	roce_set_field(context->byte_20_smac_sgid_idx,
4023 		       V2_QPC_BYTE_20_RQ_HOP_NUM_M,
4024 		       V2_QPC_BYTE_20_RQ_HOP_NUM_S,
4025 		       to_hr_hem_hopnum(hr_dev->caps.wqe_rq_hop_num,
4026 					hr_qp->rq.wqe_cnt));
4027 
4028 	roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
4029 		       V2_QPC_BYTE_20_RQ_HOP_NUM_M,
4030 		       V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
4031 
4032 	roce_set_field(context->byte_16_buf_ba_pg_sz,
4033 		       V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
4034 		       V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
4035 		       to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.ba_pg_shift));
4036 	roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
4037 		       V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
4038 		       V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
4039 
4040 	roce_set_field(context->byte_16_buf_ba_pg_sz,
4041 		       V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
4042 		       V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
4043 		       to_hr_hw_page_shift(hr_qp->mtr.hem_cfg.buf_pg_shift));
4044 	roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
4045 		       V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
4046 		       V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
4047 
4048 	context->rq_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[0]));
4049 	qpc_mask->rq_cur_blk_addr = 0;
4050 
4051 	roce_set_field(context->byte_92_srq_info,
4052 		       V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
4053 		       V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
4054 		       upper_32_bits(to_hr_hw_page_addr(mtts[0])));
4055 	roce_set_field(qpc_mask->byte_92_srq_info,
4056 		       V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
4057 		       V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
4058 
4059 	context->rq_nxt_blk_addr = cpu_to_le32(to_hr_hw_page_addr(mtts[1]));
4060 	qpc_mask->rq_nxt_blk_addr = 0;
4061 
4062 	roce_set_field(context->byte_104_rq_sge,
4063 		       V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
4064 		       V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
4065 		       upper_32_bits(to_hr_hw_page_addr(mtts[1])));
4066 	roce_set_field(qpc_mask->byte_104_rq_sge,
4067 		       V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
4068 		       V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
4069 
4070 	roce_set_field(context->byte_84_rq_ci_pi,
4071 		       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4072 		       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
4073 	roce_set_field(qpc_mask->byte_84_rq_ci_pi,
4074 		       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4075 		       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
4076 
4077 	roce_set_field(qpc_mask->byte_84_rq_ci_pi,
4078 		       V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
4079 		       V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
4080 
4081 	return 0;
4082 }
4083 
config_qp_sq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4084 static int config_qp_sq_buf(struct hns_roce_dev *hr_dev,
4085 			    struct hns_roce_qp *hr_qp,
4086 			    struct hns_roce_v2_qp_context *context,
4087 			    struct hns_roce_v2_qp_context *qpc_mask)
4088 {
4089 	struct ib_device *ibdev = &hr_dev->ib_dev;
4090 	u64 sge_cur_blk = 0;
4091 	u64 sq_cur_blk = 0;
4092 	int count;
4093 
4094 	/* search qp buf's mtts */
4095 	count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr, 0, &sq_cur_blk, 1, NULL);
4096 	if (count < 1) {
4097 		ibdev_err(ibdev, "failed to find QP(0x%lx) SQ buf.\n",
4098 			  hr_qp->qpn);
4099 		return -EINVAL;
4100 	}
4101 	if (hr_qp->sge.sge_cnt > 0) {
4102 		count = hns_roce_mtr_find(hr_dev, &hr_qp->mtr,
4103 					  hr_qp->sge.offset,
4104 					  &sge_cur_blk, 1, NULL);
4105 		if (count < 1) {
4106 			ibdev_err(ibdev, "failed to find QP(0x%lx) SGE buf.\n",
4107 				  hr_qp->qpn);
4108 			return -EINVAL;
4109 		}
4110 	}
4111 
4112 	/*
4113 	 * In v2 engine, software pass context and context mask to hardware
4114 	 * when modifying qp. If software need modify some fields in context,
4115 	 * we should set all bits of the relevant fields in context mask to
4116 	 * 0 at the same time, else set them to 0x1.
4117 	 */
4118 	context->sq_cur_blk_addr = cpu_to_le32(to_hr_hw_page_addr(sq_cur_blk));
4119 	roce_set_field(context->byte_168_irrl_idx,
4120 		       V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
4121 		       V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
4122 		       upper_32_bits(to_hr_hw_page_addr(sq_cur_blk)));
4123 	qpc_mask->sq_cur_blk_addr = 0;
4124 	roce_set_field(qpc_mask->byte_168_irrl_idx,
4125 		       V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
4126 		       V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
4127 
4128 	context->sq_cur_sge_blk_addr =
4129 		cpu_to_le32(to_hr_hw_page_addr(sge_cur_blk));
4130 	roce_set_field(context->byte_184_irrl_idx,
4131 		       V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
4132 		       V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
4133 		       upper_32_bits(to_hr_hw_page_addr(sge_cur_blk)));
4134 	qpc_mask->sq_cur_sge_blk_addr = 0;
4135 	roce_set_field(qpc_mask->byte_184_irrl_idx,
4136 		       V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
4137 		       V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
4138 
4139 	context->rx_sq_cur_blk_addr =
4140 		cpu_to_le32(to_hr_hw_page_addr(sq_cur_blk));
4141 	roce_set_field(context->byte_232_irrl_sge,
4142 		       V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
4143 		       V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
4144 		       upper_32_bits(to_hr_hw_page_addr(sq_cur_blk)));
4145 	qpc_mask->rx_sq_cur_blk_addr = 0;
4146 	roce_set_field(qpc_mask->byte_232_irrl_sge,
4147 		       V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
4148 		       V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
4149 
4150 	return 0;
4151 }
4152 
get_mtu(struct ib_qp * ibqp,const struct ib_qp_attr * attr)4153 static inline enum ib_mtu get_mtu(struct ib_qp *ibqp,
4154 				  const struct ib_qp_attr *attr)
4155 {
4156 	if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
4157 		return IB_MTU_4096;
4158 
4159 	return attr->path_mtu;
4160 }
4161 
modify_qp_init_to_rtr(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4162 static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
4163 				 const struct ib_qp_attr *attr, int attr_mask,
4164 				 struct hns_roce_v2_qp_context *context,
4165 				 struct hns_roce_v2_qp_context *qpc_mask)
4166 {
4167 	const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
4168 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4169 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4170 	struct ib_device *ibdev = &hr_dev->ib_dev;
4171 	dma_addr_t trrl_ba;
4172 	dma_addr_t irrl_ba;
4173 	enum ib_mtu mtu;
4174 	u8 lp_pktn_ini;
4175 	u8 port_num;
4176 	u64 *mtts;
4177 	u8 *dmac;
4178 	u8 *smac;
4179 	int port;
4180 	int ret;
4181 
4182 	ret = config_qp_rq_buf(hr_dev, hr_qp, context, qpc_mask);
4183 	if (ret) {
4184 		ibdev_err(ibdev, "failed to config rq buf, ret = %d.\n", ret);
4185 		return ret;
4186 	}
4187 
4188 	/* Search IRRL's mtts */
4189 	mtts = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
4190 				   hr_qp->qpn, &irrl_ba);
4191 	if (!mtts) {
4192 		ibdev_err(ibdev, "failed to find qp irrl_table.\n");
4193 		return -EINVAL;
4194 	}
4195 
4196 	/* Search TRRL's mtts */
4197 	mtts = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
4198 				   hr_qp->qpn, &trrl_ba);
4199 	if (!mtts) {
4200 		ibdev_err(ibdev, "failed to find qp trrl_table.\n");
4201 		return -EINVAL;
4202 	}
4203 
4204 	if (attr_mask & IB_QP_ALT_PATH) {
4205 		ibdev_err(ibdev, "INIT2RTR attr_mask (0x%x) error.\n",
4206 			  attr_mask);
4207 		return -EINVAL;
4208 	}
4209 
4210 	roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
4211 		       V2_QPC_BYTE_132_TRRL_BA_S, trrl_ba >> 4);
4212 	roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
4213 		       V2_QPC_BYTE_132_TRRL_BA_S, 0);
4214 	context->trrl_ba = cpu_to_le32(trrl_ba >> (16 + 4));
4215 	qpc_mask->trrl_ba = 0;
4216 	roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
4217 		       V2_QPC_BYTE_140_TRRL_BA_S,
4218 		       (u32)(trrl_ba >> (32 + 16 + 4)));
4219 	roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
4220 		       V2_QPC_BYTE_140_TRRL_BA_S, 0);
4221 
4222 	context->irrl_ba = cpu_to_le32(irrl_ba >> 6);
4223 	qpc_mask->irrl_ba = 0;
4224 	roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
4225 		       V2_QPC_BYTE_208_IRRL_BA_S,
4226 		       irrl_ba >> (32 + 6));
4227 	roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
4228 		       V2_QPC_BYTE_208_IRRL_BA_S, 0);
4229 
4230 	roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
4231 	roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
4232 
4233 	roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
4234 		     hr_qp->sq_signal_bits);
4235 	roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
4236 		     0);
4237 
4238 	port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
4239 
4240 	smac = (u8 *)hr_dev->dev_addr[port];
4241 	dmac = (u8 *)attr->ah_attr.roce.dmac;
4242 	/* when dmac equals smac or loop_idc is 1, it should loopback */
4243 	if (ether_addr_equal_unaligned(dmac, smac) ||
4244 	    hr_dev->loop_idc == 0x1) {
4245 		roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
4246 		roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
4247 	}
4248 
4249 	if (attr_mask & IB_QP_DEST_QPN) {
4250 		roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
4251 			       V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
4252 		roce_set_field(qpc_mask->byte_56_dqpn_err,
4253 			       V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
4254 	}
4255 
4256 	/* Configure GID index */
4257 	port_num = rdma_ah_get_port_num(&attr->ah_attr);
4258 	roce_set_field(context->byte_20_smac_sgid_idx,
4259 		       V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S,
4260 		       hns_get_gid_index(hr_dev, port_num - 1,
4261 					 grh->sgid_index));
4262 	roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
4263 		       V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S, 0);
4264 
4265 	memcpy(&(context->dmac), dmac, sizeof(u32));
4266 	roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
4267 		       V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
4268 	qpc_mask->dmac = 0;
4269 	roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
4270 		       V2_QPC_BYTE_52_DMAC_S, 0);
4271 
4272 	mtu = get_mtu(ibqp, attr);
4273 	hr_qp->path_mtu = mtu;
4274 
4275 	if (attr_mask & IB_QP_PATH_MTU) {
4276 		roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
4277 			       V2_QPC_BYTE_24_MTU_S, mtu);
4278 		roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
4279 			       V2_QPC_BYTE_24_MTU_S, 0);
4280 	}
4281 
4282 #define MAX_LP_MSG_LEN 65536
4283 	/* MTU * (2 ^ LP_PKTN_INI) shouldn't be bigger than 64KB */
4284 	lp_pktn_ini = ilog2(MAX_LP_MSG_LEN / ib_mtu_enum_to_int(mtu));
4285 
4286 	roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
4287 		       V2_QPC_BYTE_56_LP_PKTN_INI_S, lp_pktn_ini);
4288 	roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
4289 		       V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
4290 
4291 	/* ACK_REQ_FREQ should be larger than or equal to LP_PKTN_INI */
4292 	roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
4293 		       V2_QPC_BYTE_172_ACK_REQ_FREQ_S, lp_pktn_ini);
4294 	roce_set_field(qpc_mask->byte_172_sq_psn,
4295 		       V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
4296 		       V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
4297 
4298 	roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
4299 		     V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
4300 	roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
4301 		       V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
4302 	roce_set_field(qpc_mask->byte_108_rx_reqepsn,
4303 		       V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
4304 		       V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
4305 
4306 	context->rq_rnr_timer = 0;
4307 	qpc_mask->rq_rnr_timer = 0;
4308 
4309 	roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
4310 		       V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
4311 	roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
4312 		       V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
4313 
4314 	/* rocee send 2^lp_sgen_ini segs every time */
4315 	roce_set_field(context->byte_168_irrl_idx,
4316 		       V2_QPC_BYTE_168_LP_SGEN_INI_M,
4317 		       V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
4318 	roce_set_field(qpc_mask->byte_168_irrl_idx,
4319 		       V2_QPC_BYTE_168_LP_SGEN_INI_M,
4320 		       V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
4321 
4322 	return 0;
4323 }
4324 
modify_qp_rtr_to_rts(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4325 static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
4326 				const struct ib_qp_attr *attr, int attr_mask,
4327 				struct hns_roce_v2_qp_context *context,
4328 				struct hns_roce_v2_qp_context *qpc_mask)
4329 {
4330 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4331 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4332 	struct ib_device *ibdev = &hr_dev->ib_dev;
4333 	int ret;
4334 
4335 	/* Not support alternate path and path migration */
4336 	if (attr_mask & (IB_QP_ALT_PATH | IB_QP_PATH_MIG_STATE)) {
4337 		ibdev_err(ibdev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
4338 		return -EINVAL;
4339 	}
4340 
4341 	ret = config_qp_sq_buf(hr_dev, hr_qp, context, qpc_mask);
4342 	if (ret) {
4343 		ibdev_err(ibdev, "failed to config sq buf, ret = %d.\n", ret);
4344 		return ret;
4345 	}
4346 
4347 	/*
4348 	 * Set some fields in context to zero, Because the default values
4349 	 * of all fields in context are zero, we need not set them to 0 again.
4350 	 * but we should set the relevant fields of context mask to 0.
4351 	 */
4352 	roce_set_field(qpc_mask->byte_232_irrl_sge,
4353 		       V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
4354 		       V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
4355 
4356 	roce_set_field(qpc_mask->byte_240_irrl_tail,
4357 		       V2_QPC_BYTE_240_RX_ACK_MSN_M,
4358 		       V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
4359 
4360 	roce_set_field(qpc_mask->byte_248_ack_psn,
4361 		       V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
4362 		       V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
4363 	roce_set_bit(qpc_mask->byte_248_ack_psn,
4364 		     V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
4365 	roce_set_field(qpc_mask->byte_248_ack_psn,
4366 		       V2_QPC_BYTE_248_IRRL_PSN_M,
4367 		       V2_QPC_BYTE_248_IRRL_PSN_S, 0);
4368 
4369 	roce_set_field(qpc_mask->byte_240_irrl_tail,
4370 		       V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
4371 		       V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
4372 
4373 	roce_set_field(qpc_mask->byte_220_retry_psn_msn,
4374 		       V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
4375 		       V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
4376 
4377 	roce_set_bit(qpc_mask->byte_248_ack_psn,
4378 		     V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
4379 
4380 	roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
4381 		       V2_QPC_BYTE_212_CHECK_FLG_S, 0);
4382 
4383 	roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
4384 		       V2_QPC_BYTE_212_LSN_S, 0x100);
4385 	roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
4386 		       V2_QPC_BYTE_212_LSN_S, 0);
4387 
4388 	roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
4389 		       V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
4390 
4391 	return 0;
4392 }
4393 
get_udp_sport(u32 fl,u32 lqpn,u32 rqpn)4394 static inline u16 get_udp_sport(u32 fl, u32 lqpn, u32 rqpn)
4395 {
4396 	if (!fl)
4397 		fl = rdma_calc_flow_label(lqpn, rqpn);
4398 
4399 	return rdma_flow_label_to_udp_sport(fl);
4400 }
4401 
hns_roce_v2_set_path(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4402 static int hns_roce_v2_set_path(struct ib_qp *ibqp,
4403 				const struct ib_qp_attr *attr,
4404 				int attr_mask,
4405 				struct hns_roce_v2_qp_context *context,
4406 				struct hns_roce_v2_qp_context *qpc_mask)
4407 {
4408 	const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
4409 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4410 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4411 	struct ib_device *ibdev = &hr_dev->ib_dev;
4412 	const struct ib_gid_attr *gid_attr = NULL;
4413 	int is_roce_protocol;
4414 	u16 vlan_id = 0xffff;
4415 	bool is_udp = false;
4416 	u8 ib_port;
4417 	u8 hr_port;
4418 	int ret;
4419 
4420 	ib_port = (attr_mask & IB_QP_PORT) ? attr->port_num : hr_qp->port + 1;
4421 	hr_port = ib_port - 1;
4422 	is_roce_protocol = rdma_cap_eth_ah(&hr_dev->ib_dev, ib_port) &&
4423 			   rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
4424 
4425 	if (is_roce_protocol) {
4426 		gid_attr = attr->ah_attr.grh.sgid_attr;
4427 		ret = rdma_read_gid_l2_fields(gid_attr, &vlan_id, NULL);
4428 		if (ret)
4429 			return ret;
4430 
4431 		if (gid_attr)
4432 			is_udp = (gid_attr->gid_type ==
4433 				 IB_GID_TYPE_ROCE_UDP_ENCAP);
4434 	}
4435 
4436 	if (vlan_id < VLAN_N_VID) {
4437 		roce_set_bit(context->byte_76_srqn_op_en,
4438 			     V2_QPC_BYTE_76_RQ_VLAN_EN_S, 1);
4439 		roce_set_bit(qpc_mask->byte_76_srqn_op_en,
4440 			     V2_QPC_BYTE_76_RQ_VLAN_EN_S, 0);
4441 		roce_set_bit(context->byte_168_irrl_idx,
4442 			     V2_QPC_BYTE_168_SQ_VLAN_EN_S, 1);
4443 		roce_set_bit(qpc_mask->byte_168_irrl_idx,
4444 			     V2_QPC_BYTE_168_SQ_VLAN_EN_S, 0);
4445 	}
4446 
4447 	roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
4448 		       V2_QPC_BYTE_24_VLAN_ID_S, vlan_id);
4449 	roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
4450 		       V2_QPC_BYTE_24_VLAN_ID_S, 0);
4451 
4452 	if (grh->sgid_index >= hr_dev->caps.gid_table_len[hr_port]) {
4453 		ibdev_err(ibdev, "sgid_index(%u) too large. max is %d\n",
4454 			  grh->sgid_index, hr_dev->caps.gid_table_len[hr_port]);
4455 		return -EINVAL;
4456 	}
4457 
4458 	if (attr->ah_attr.type != RDMA_AH_ATTR_TYPE_ROCE) {
4459 		ibdev_err(ibdev, "ah attr is not RDMA roce type\n");
4460 		return -EINVAL;
4461 	}
4462 
4463 	roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_UDPSPN_M,
4464 		       V2_QPC_BYTE_52_UDPSPN_S,
4465 		       is_udp ? get_udp_sport(grh->flow_label, ibqp->qp_num,
4466 					      attr->dest_qp_num) : 0);
4467 
4468 	roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_UDPSPN_M,
4469 		       V2_QPC_BYTE_52_UDPSPN_S, 0);
4470 
4471 	roce_set_field(context->byte_20_smac_sgid_idx,
4472 		       V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S,
4473 		       grh->sgid_index);
4474 
4475 	roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
4476 		       V2_QPC_BYTE_20_SGID_IDX_M, V2_QPC_BYTE_20_SGID_IDX_S, 0);
4477 
4478 	roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
4479 		       V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
4480 	roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
4481 		       V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
4482 
4483 	roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
4484 		       V2_QPC_BYTE_24_TC_S, get_tclass(&attr->ah_attr.grh));
4485 	roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
4486 		       V2_QPC_BYTE_24_TC_S, 0);
4487 
4488 	roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
4489 		       V2_QPC_BYTE_28_FL_S, grh->flow_label);
4490 	roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
4491 		       V2_QPC_BYTE_28_FL_S, 0);
4492 	memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
4493 	memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
4494 
4495 	hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
4496 	if (unlikely(hr_qp->sl > MAX_SERVICE_LEVEL)) {
4497 		ibdev_err(ibdev,
4498 			  "failed to fill QPC, sl (%d) shouldn't be larger than %d.\n",
4499 			  hr_qp->sl, MAX_SERVICE_LEVEL);
4500 		return -EINVAL;
4501 	}
4502 
4503 	roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
4504 		       V2_QPC_BYTE_28_SL_S, hr_qp->sl);
4505 	roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
4506 		       V2_QPC_BYTE_28_SL_S, 0);
4507 
4508 	return 0;
4509 }
4510 
check_qp_state(enum ib_qp_state cur_state,enum ib_qp_state new_state)4511 static bool check_qp_state(enum ib_qp_state cur_state,
4512 			   enum ib_qp_state new_state)
4513 {
4514 	static const bool sm[][IB_QPS_ERR + 1] = {
4515 		[IB_QPS_RESET] = { [IB_QPS_RESET] = true,
4516 				   [IB_QPS_INIT] = true },
4517 		[IB_QPS_INIT] = { [IB_QPS_RESET] = true,
4518 				  [IB_QPS_INIT] = true,
4519 				  [IB_QPS_RTR] = true,
4520 				  [IB_QPS_ERR] = true },
4521 		[IB_QPS_RTR] = { [IB_QPS_RESET] = true,
4522 				 [IB_QPS_RTS] = true,
4523 				 [IB_QPS_ERR] = true },
4524 		[IB_QPS_RTS] = { [IB_QPS_RESET] = true,
4525 				 [IB_QPS_RTS] = true,
4526 				 [IB_QPS_ERR] = true },
4527 		[IB_QPS_SQD] = {},
4528 		[IB_QPS_SQE] = {},
4529 		[IB_QPS_ERR] = { [IB_QPS_RESET] = true, [IB_QPS_ERR] = true }
4530 	};
4531 
4532 	return sm[cur_state][new_state];
4533 }
4534 
hns_roce_v2_set_abs_fields(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,enum ib_qp_state cur_state,enum ib_qp_state new_state,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4535 static int hns_roce_v2_set_abs_fields(struct ib_qp *ibqp,
4536 				      const struct ib_qp_attr *attr,
4537 				      int attr_mask,
4538 				      enum ib_qp_state cur_state,
4539 				      enum ib_qp_state new_state,
4540 				      struct hns_roce_v2_qp_context *context,
4541 				      struct hns_roce_v2_qp_context *qpc_mask)
4542 {
4543 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4544 	int ret = 0;
4545 
4546 	if (!check_qp_state(cur_state, new_state)) {
4547 		ibdev_err(&hr_dev->ib_dev, "Illegal state for QP!\n");
4548 		return -EINVAL;
4549 	}
4550 
4551 	if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
4552 		memset(qpc_mask, 0, hr_dev->caps.qpc_sz);
4553 		modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
4554 					qpc_mask);
4555 	} else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
4556 		modify_qp_init_to_init(ibqp, attr, attr_mask, context,
4557 				       qpc_mask);
4558 	} else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
4559 		ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
4560 					    qpc_mask);
4561 	} else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
4562 		ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
4563 					   qpc_mask);
4564 	}
4565 
4566 	return ret;
4567 }
4568 
hns_roce_v2_set_opt_fields(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,struct hns_roce_v2_qp_context * context,struct hns_roce_v2_qp_context * qpc_mask)4569 static int hns_roce_v2_set_opt_fields(struct ib_qp *ibqp,
4570 				      const struct ib_qp_attr *attr,
4571 				      int attr_mask,
4572 				      struct hns_roce_v2_qp_context *context,
4573 				      struct hns_roce_v2_qp_context *qpc_mask)
4574 {
4575 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4576 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4577 	int ret = 0;
4578 
4579 	if (attr_mask & IB_QP_AV) {
4580 		ret = hns_roce_v2_set_path(ibqp, attr, attr_mask, context,
4581 					   qpc_mask);
4582 		if (ret)
4583 			return ret;
4584 	}
4585 
4586 	if (attr_mask & IB_QP_TIMEOUT) {
4587 		if (attr->timeout < 31) {
4588 			roce_set_field(context->byte_28_at_fl,
4589 				       V2_QPC_BYTE_28_AT_M, V2_QPC_BYTE_28_AT_S,
4590 				       attr->timeout);
4591 			roce_set_field(qpc_mask->byte_28_at_fl,
4592 				       V2_QPC_BYTE_28_AT_M, V2_QPC_BYTE_28_AT_S,
4593 				       0);
4594 		} else {
4595 			ibdev_warn(&hr_dev->ib_dev,
4596 				   "Local ACK timeout shall be 0 to 30.\n");
4597 		}
4598 	}
4599 
4600 	if (attr_mask & IB_QP_RETRY_CNT) {
4601 		roce_set_field(context->byte_212_lsn,
4602 			       V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
4603 			       V2_QPC_BYTE_212_RETRY_NUM_INIT_S,
4604 			       attr->retry_cnt);
4605 		roce_set_field(qpc_mask->byte_212_lsn,
4606 			       V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
4607 			       V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
4608 
4609 		roce_set_field(context->byte_212_lsn,
4610 			       V2_QPC_BYTE_212_RETRY_CNT_M,
4611 			       V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
4612 		roce_set_field(qpc_mask->byte_212_lsn,
4613 			       V2_QPC_BYTE_212_RETRY_CNT_M,
4614 			       V2_QPC_BYTE_212_RETRY_CNT_S, 0);
4615 	}
4616 
4617 	if (attr_mask & IB_QP_RNR_RETRY) {
4618 		roce_set_field(context->byte_244_rnr_rxack,
4619 			       V2_QPC_BYTE_244_RNR_NUM_INIT_M,
4620 			       V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
4621 		roce_set_field(qpc_mask->byte_244_rnr_rxack,
4622 			       V2_QPC_BYTE_244_RNR_NUM_INIT_M,
4623 			       V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
4624 
4625 		roce_set_field(context->byte_244_rnr_rxack,
4626 			       V2_QPC_BYTE_244_RNR_CNT_M,
4627 			       V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
4628 		roce_set_field(qpc_mask->byte_244_rnr_rxack,
4629 			       V2_QPC_BYTE_244_RNR_CNT_M,
4630 			       V2_QPC_BYTE_244_RNR_CNT_S, 0);
4631 	}
4632 
4633 	/* RC&UC&UD required attr */
4634 	if (attr_mask & IB_QP_SQ_PSN) {
4635 		roce_set_field(context->byte_172_sq_psn,
4636 			       V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4637 			       V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
4638 		roce_set_field(qpc_mask->byte_172_sq_psn,
4639 			       V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4640 			       V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
4641 
4642 		roce_set_field(context->byte_196_sq_psn,
4643 			       V2_QPC_BYTE_196_SQ_MAX_PSN_M,
4644 			       V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
4645 		roce_set_field(qpc_mask->byte_196_sq_psn,
4646 			       V2_QPC_BYTE_196_SQ_MAX_PSN_M,
4647 			       V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
4648 
4649 		roce_set_field(context->byte_220_retry_psn_msn,
4650 			       V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
4651 			       V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
4652 		roce_set_field(qpc_mask->byte_220_retry_psn_msn,
4653 			       V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
4654 			       V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
4655 
4656 		roce_set_field(context->byte_224_retry_msg,
4657 			       V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
4658 			       V2_QPC_BYTE_224_RETRY_MSG_PSN_S,
4659 			       attr->sq_psn >> V2_QPC_BYTE_220_RETRY_MSG_PSN_S);
4660 		roce_set_field(qpc_mask->byte_224_retry_msg,
4661 			       V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
4662 			       V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
4663 
4664 		roce_set_field(context->byte_224_retry_msg,
4665 			       V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
4666 			       V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S,
4667 			       attr->sq_psn);
4668 		roce_set_field(qpc_mask->byte_224_retry_msg,
4669 			       V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
4670 			       V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
4671 
4672 		roce_set_field(context->byte_244_rnr_rxack,
4673 			       V2_QPC_BYTE_244_RX_ACK_EPSN_M,
4674 			       V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
4675 		roce_set_field(qpc_mask->byte_244_rnr_rxack,
4676 			       V2_QPC_BYTE_244_RX_ACK_EPSN_M,
4677 			       V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
4678 	}
4679 
4680 	if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
4681 	     attr->max_dest_rd_atomic) {
4682 		roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
4683 			       V2_QPC_BYTE_140_RR_MAX_S,
4684 			       fls(attr->max_dest_rd_atomic - 1));
4685 		roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
4686 			       V2_QPC_BYTE_140_RR_MAX_S, 0);
4687 	}
4688 
4689 	if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
4690 		roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
4691 			       V2_QPC_BYTE_208_SR_MAX_S,
4692 			       fls(attr->max_rd_atomic - 1));
4693 		roce_set_field(qpc_mask->byte_208_irrl,
4694 			       V2_QPC_BYTE_208_SR_MAX_M,
4695 			       V2_QPC_BYTE_208_SR_MAX_S, 0);
4696 	}
4697 
4698 	if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
4699 		set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
4700 
4701 	if (attr_mask & IB_QP_MIN_RNR_TIMER) {
4702 		roce_set_field(context->byte_80_rnr_rx_cqn,
4703 			       V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4704 			       V2_QPC_BYTE_80_MIN_RNR_TIME_S,
4705 			       attr->min_rnr_timer);
4706 		roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
4707 			       V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4708 			       V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
4709 	}
4710 
4711 	/* RC&UC required attr */
4712 	if (attr_mask & IB_QP_RQ_PSN) {
4713 		roce_set_field(context->byte_108_rx_reqepsn,
4714 			       V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4715 			       V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
4716 		roce_set_field(qpc_mask->byte_108_rx_reqepsn,
4717 			       V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4718 			       V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
4719 
4720 		roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
4721 			       V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
4722 		roce_set_field(qpc_mask->byte_152_raq,
4723 			       V2_QPC_BYTE_152_RAQ_PSN_M,
4724 			       V2_QPC_BYTE_152_RAQ_PSN_S, 0);
4725 	}
4726 
4727 	if (attr_mask & IB_QP_QKEY) {
4728 		context->qkey_xrcd = cpu_to_le32(attr->qkey);
4729 		qpc_mask->qkey_xrcd = 0;
4730 		hr_qp->qkey = attr->qkey;
4731 	}
4732 
4733 	return ret;
4734 }
4735 
hns_roce_v2_record_opt_fields(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask)4736 static void hns_roce_v2_record_opt_fields(struct ib_qp *ibqp,
4737 					  const struct ib_qp_attr *attr,
4738 					  int attr_mask)
4739 {
4740 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4741 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4742 
4743 	if (attr_mask & IB_QP_ACCESS_FLAGS)
4744 		hr_qp->atomic_rd_en = attr->qp_access_flags;
4745 
4746 	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
4747 		hr_qp->resp_depth = attr->max_dest_rd_atomic;
4748 	if (attr_mask & IB_QP_PORT) {
4749 		hr_qp->port = attr->port_num - 1;
4750 		hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
4751 	}
4752 }
4753 
hns_roce_v2_modify_qp(struct ib_qp * ibqp,const struct ib_qp_attr * attr,int attr_mask,enum ib_qp_state cur_state,enum ib_qp_state new_state)4754 static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
4755 				 const struct ib_qp_attr *attr,
4756 				 int attr_mask, enum ib_qp_state cur_state,
4757 				 enum ib_qp_state new_state)
4758 {
4759 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4760 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4761 	struct hns_roce_v2_qp_context ctx[2];
4762 	struct hns_roce_v2_qp_context *context = ctx;
4763 	struct hns_roce_v2_qp_context *qpc_mask = ctx + 1;
4764 	struct ib_device *ibdev = &hr_dev->ib_dev;
4765 	unsigned long sq_flag = 0;
4766 	unsigned long rq_flag = 0;
4767 	int ret;
4768 
4769 	/*
4770 	 * In v2 engine, software pass context and context mask to hardware
4771 	 * when modifying qp. If software need modify some fields in context,
4772 	 * we should set all bits of the relevant fields in context mask to
4773 	 * 0 at the same time, else set them to 0x1.
4774 	 */
4775 	memset(context, 0, hr_dev->caps.qpc_sz);
4776 	memset(qpc_mask, 0xff, hr_dev->caps.qpc_sz);
4777 
4778 	ret = hns_roce_v2_set_abs_fields(ibqp, attr, attr_mask, cur_state,
4779 					 new_state, context, qpc_mask);
4780 	if (ret)
4781 		goto out;
4782 
4783 	/* When QP state is err, SQ and RQ WQE should be flushed */
4784 	if (new_state == IB_QPS_ERR) {
4785 		spin_lock_irqsave(&hr_qp->sq.lock, sq_flag);
4786 		hr_qp->state = IB_QPS_ERR;
4787 		roce_set_field(context->byte_160_sq_ci_pi,
4788 			       V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
4789 			       V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S,
4790 			       hr_qp->sq.head);
4791 		roce_set_field(qpc_mask->byte_160_sq_ci_pi,
4792 			       V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
4793 			       V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
4794 		spin_unlock_irqrestore(&hr_qp->sq.lock, sq_flag);
4795 
4796 		if (!ibqp->srq) {
4797 			spin_lock_irqsave(&hr_qp->rq.lock, rq_flag);
4798 			roce_set_field(context->byte_84_rq_ci_pi,
4799 			       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4800 			       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S,
4801 			       hr_qp->rq.head);
4802 			roce_set_field(qpc_mask->byte_84_rq_ci_pi,
4803 			       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
4804 			       V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
4805 			spin_unlock_irqrestore(&hr_qp->rq.lock, rq_flag);
4806 		}
4807 	}
4808 
4809 	/* Configure the optional fields */
4810 	ret = hns_roce_v2_set_opt_fields(ibqp, attr, attr_mask, context,
4811 					 qpc_mask);
4812 	if (ret)
4813 		goto out;
4814 
4815 	roce_set_bit(context->byte_108_rx_reqepsn, V2_QPC_BYTE_108_INV_CREDIT_S,
4816 		     ibqp->srq ? 1 : 0);
4817 	roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
4818 		     V2_QPC_BYTE_108_INV_CREDIT_S, 0);
4819 
4820 	/* Every status migrate must change state */
4821 	roce_set_field(context->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
4822 		       V2_QPC_BYTE_60_QP_ST_S, new_state);
4823 	roce_set_field(qpc_mask->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
4824 		       V2_QPC_BYTE_60_QP_ST_S, 0);
4825 
4826 	/* SW pass context to HW */
4827 	ret = hns_roce_v2_qp_modify(hr_dev, context, qpc_mask, hr_qp);
4828 	if (ret) {
4829 		ibdev_err(ibdev, "failed to modify QP, ret = %d.\n", ret);
4830 		goto out;
4831 	}
4832 
4833 	hr_qp->state = new_state;
4834 
4835 	hns_roce_v2_record_opt_fields(ibqp, attr, attr_mask);
4836 
4837 	if (new_state == IB_QPS_RESET && !ibqp->uobject) {
4838 		hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
4839 				     ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
4840 		if (ibqp->send_cq != ibqp->recv_cq)
4841 			hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
4842 					     hr_qp->qpn, NULL);
4843 
4844 		hr_qp->rq.head = 0;
4845 		hr_qp->rq.tail = 0;
4846 		hr_qp->sq.head = 0;
4847 		hr_qp->sq.tail = 0;
4848 		hr_qp->next_sge = 0;
4849 		if (hr_qp->rq.wqe_cnt)
4850 			*hr_qp->rdb.db_record = 0;
4851 	}
4852 
4853 out:
4854 	return ret;
4855 }
4856 
to_ib_qp_st(enum hns_roce_v2_qp_state state)4857 static int to_ib_qp_st(enum hns_roce_v2_qp_state state)
4858 {
4859 	static const enum ib_qp_state map[] = {
4860 		[HNS_ROCE_QP_ST_RST] = IB_QPS_RESET,
4861 		[HNS_ROCE_QP_ST_INIT] = IB_QPS_INIT,
4862 		[HNS_ROCE_QP_ST_RTR] = IB_QPS_RTR,
4863 		[HNS_ROCE_QP_ST_RTS] = IB_QPS_RTS,
4864 		[HNS_ROCE_QP_ST_SQD] = IB_QPS_SQD,
4865 		[HNS_ROCE_QP_ST_SQER] = IB_QPS_SQE,
4866 		[HNS_ROCE_QP_ST_ERR] = IB_QPS_ERR,
4867 		[HNS_ROCE_QP_ST_SQ_DRAINING] = IB_QPS_SQD
4868 	};
4869 
4870 	return (state < ARRAY_SIZE(map)) ? map[state] : -1;
4871 }
4872 
hns_roce_v2_query_qpc(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp,struct hns_roce_v2_qp_context * hr_context)4873 static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
4874 				 struct hns_roce_qp *hr_qp,
4875 				 struct hns_roce_v2_qp_context *hr_context)
4876 {
4877 	struct hns_roce_cmd_mailbox *mailbox;
4878 	int ret;
4879 
4880 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
4881 	if (IS_ERR(mailbox))
4882 		return PTR_ERR(mailbox);
4883 
4884 	ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
4885 				HNS_ROCE_CMD_QUERY_QPC,
4886 				HNS_ROCE_CMD_TIMEOUT_MSECS);
4887 	if (ret)
4888 		goto out;
4889 
4890 	memcpy(hr_context, mailbox->buf, hr_dev->caps.qpc_sz);
4891 
4892 out:
4893 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
4894 	return ret;
4895 }
4896 
hns_roce_v2_query_qp(struct ib_qp * ibqp,struct ib_qp_attr * qp_attr,int qp_attr_mask,struct ib_qp_init_attr * qp_init_attr)4897 static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4898 				int qp_attr_mask,
4899 				struct ib_qp_init_attr *qp_init_attr)
4900 {
4901 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
4902 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
4903 	struct hns_roce_v2_qp_context context = {};
4904 	struct ib_device *ibdev = &hr_dev->ib_dev;
4905 	int tmp_qp_state;
4906 	int state;
4907 	int ret;
4908 
4909 	memset(qp_attr, 0, sizeof(*qp_attr));
4910 	memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4911 
4912 	mutex_lock(&hr_qp->mutex);
4913 
4914 	if (hr_qp->state == IB_QPS_RESET) {
4915 		qp_attr->qp_state = IB_QPS_RESET;
4916 		ret = 0;
4917 		goto done;
4918 	}
4919 
4920 	ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, &context);
4921 	if (ret) {
4922 		ibdev_err(ibdev, "failed to query QPC, ret = %d.\n", ret);
4923 		ret = -EINVAL;
4924 		goto out;
4925 	}
4926 
4927 	state = roce_get_field(context.byte_60_qpst_tempid,
4928 			       V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
4929 	tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
4930 	if (tmp_qp_state == -1) {
4931 		ibdev_err(ibdev, "Illegal ib_qp_state\n");
4932 		ret = -EINVAL;
4933 		goto out;
4934 	}
4935 	hr_qp->state = (u8)tmp_qp_state;
4936 	qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
4937 	qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context.byte_24_mtu_tc,
4938 							V2_QPC_BYTE_24_MTU_M,
4939 							V2_QPC_BYTE_24_MTU_S);
4940 	qp_attr->path_mig_state = IB_MIG_ARMED;
4941 	qp_attr->ah_attr.type   = RDMA_AH_ATTR_TYPE_ROCE;
4942 	if (hr_qp->ibqp.qp_type == IB_QPT_UD)
4943 		qp_attr->qkey = le32_to_cpu(context.qkey_xrcd);
4944 
4945 	qp_attr->rq_psn = roce_get_field(context.byte_108_rx_reqepsn,
4946 					 V2_QPC_BYTE_108_RX_REQ_EPSN_M,
4947 					 V2_QPC_BYTE_108_RX_REQ_EPSN_S);
4948 	qp_attr->sq_psn = (u32)roce_get_field(context.byte_172_sq_psn,
4949 					      V2_QPC_BYTE_172_SQ_CUR_PSN_M,
4950 					      V2_QPC_BYTE_172_SQ_CUR_PSN_S);
4951 	qp_attr->dest_qp_num = (u8)roce_get_field(context.byte_56_dqpn_err,
4952 						  V2_QPC_BYTE_56_DQPN_M,
4953 						  V2_QPC_BYTE_56_DQPN_S);
4954 	qp_attr->qp_access_flags = ((roce_get_bit(context.byte_76_srqn_op_en,
4955 				    V2_QPC_BYTE_76_RRE_S)) << V2_QP_RRE_S) |
4956 				    ((roce_get_bit(context.byte_76_srqn_op_en,
4957 				    V2_QPC_BYTE_76_RWE_S)) << V2_QP_RWE_S) |
4958 				    ((roce_get_bit(context.byte_76_srqn_op_en,
4959 				    V2_QPC_BYTE_76_ATE_S)) << V2_QP_ATE_S);
4960 
4961 	if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
4962 	    hr_qp->ibqp.qp_type == IB_QPT_UC) {
4963 		struct ib_global_route *grh =
4964 				rdma_ah_retrieve_grh(&qp_attr->ah_attr);
4965 
4966 		rdma_ah_set_sl(&qp_attr->ah_attr,
4967 			       roce_get_field(context.byte_28_at_fl,
4968 					      V2_QPC_BYTE_28_SL_M,
4969 					      V2_QPC_BYTE_28_SL_S));
4970 		grh->flow_label = roce_get_field(context.byte_28_at_fl,
4971 						 V2_QPC_BYTE_28_FL_M,
4972 						 V2_QPC_BYTE_28_FL_S);
4973 		grh->sgid_index = roce_get_field(context.byte_20_smac_sgid_idx,
4974 						 V2_QPC_BYTE_20_SGID_IDX_M,
4975 						 V2_QPC_BYTE_20_SGID_IDX_S);
4976 		grh->hop_limit = roce_get_field(context.byte_24_mtu_tc,
4977 						V2_QPC_BYTE_24_HOP_LIMIT_M,
4978 						V2_QPC_BYTE_24_HOP_LIMIT_S);
4979 		grh->traffic_class = roce_get_field(context.byte_24_mtu_tc,
4980 						    V2_QPC_BYTE_24_TC_M,
4981 						    V2_QPC_BYTE_24_TC_S);
4982 
4983 		memcpy(grh->dgid.raw, context.dgid, sizeof(grh->dgid.raw));
4984 	}
4985 
4986 	qp_attr->port_num = hr_qp->port + 1;
4987 	qp_attr->sq_draining = 0;
4988 	qp_attr->max_rd_atomic = 1 << roce_get_field(context.byte_208_irrl,
4989 						     V2_QPC_BYTE_208_SR_MAX_M,
4990 						     V2_QPC_BYTE_208_SR_MAX_S);
4991 	qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context.byte_140_raq,
4992 						     V2_QPC_BYTE_140_RR_MAX_M,
4993 						     V2_QPC_BYTE_140_RR_MAX_S);
4994 	qp_attr->min_rnr_timer = (u8)roce_get_field(context.byte_80_rnr_rx_cqn,
4995 						 V2_QPC_BYTE_80_MIN_RNR_TIME_M,
4996 						 V2_QPC_BYTE_80_MIN_RNR_TIME_S);
4997 	qp_attr->timeout = (u8)roce_get_field(context.byte_28_at_fl,
4998 					      V2_QPC_BYTE_28_AT_M,
4999 					      V2_QPC_BYTE_28_AT_S);
5000 	qp_attr->retry_cnt = roce_get_field(context.byte_212_lsn,
5001 					    V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
5002 					    V2_QPC_BYTE_212_RETRY_NUM_INIT_S);
5003 	qp_attr->rnr_retry = roce_get_field(context.byte_244_rnr_rxack,
5004 					    V2_QPC_BYTE_244_RNR_NUM_INIT_M,
5005 					    V2_QPC_BYTE_244_RNR_NUM_INIT_S);
5006 
5007 done:
5008 	qp_attr->cur_qp_state = qp_attr->qp_state;
5009 	qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
5010 	qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
5011 
5012 	if (!ibqp->uobject) {
5013 		qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
5014 		qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
5015 	} else {
5016 		qp_attr->cap.max_send_wr = 0;
5017 		qp_attr->cap.max_send_sge = 0;
5018 	}
5019 
5020 	qp_init_attr->cap = qp_attr->cap;
5021 	qp_init_attr->sq_sig_type = hr_qp->sq_signal_bits;
5022 
5023 out:
5024 	mutex_unlock(&hr_qp->mutex);
5025 	return ret;
5026 }
5027 
hns_roce_v2_destroy_qp_common(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp,struct ib_udata * udata)5028 static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
5029 					 struct hns_roce_qp *hr_qp,
5030 					 struct ib_udata *udata)
5031 {
5032 	struct ib_device *ibdev = &hr_dev->ib_dev;
5033 	struct hns_roce_cq *send_cq, *recv_cq;
5034 	unsigned long flags;
5035 	int ret = 0;
5036 
5037 	if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
5038 		/* Modify qp to reset before destroying qp */
5039 		ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
5040 					    hr_qp->state, IB_QPS_RESET);
5041 		if (ret)
5042 			ibdev_err(ibdev,
5043 				  "failed to modify QP to RST, ret = %d.\n",
5044 				  ret);
5045 	}
5046 
5047 	send_cq = hr_qp->ibqp.send_cq ? to_hr_cq(hr_qp->ibqp.send_cq) : NULL;
5048 	recv_cq = hr_qp->ibqp.recv_cq ? to_hr_cq(hr_qp->ibqp.recv_cq) : NULL;
5049 
5050 	spin_lock_irqsave(&hr_dev->qp_list_lock, flags);
5051 	hns_roce_lock_cqs(send_cq, recv_cq);
5052 
5053 	if (!udata) {
5054 		if (recv_cq)
5055 			__hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn,
5056 					       (hr_qp->ibqp.srq ?
5057 						to_hr_srq(hr_qp->ibqp.srq) :
5058 						NULL));
5059 
5060 		if (send_cq && send_cq != recv_cq)
5061 			__hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
5062 
5063 	}
5064 
5065 	hns_roce_qp_remove(hr_dev, hr_qp);
5066 
5067 	hns_roce_unlock_cqs(send_cq, recv_cq);
5068 	spin_unlock_irqrestore(&hr_dev->qp_list_lock, flags);
5069 
5070 	return ret;
5071 }
5072 
hns_roce_v2_destroy_qp(struct ib_qp * ibqp,struct ib_udata * udata)5073 static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp, struct ib_udata *udata)
5074 {
5075 	struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
5076 	struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
5077 	int ret;
5078 
5079 	ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, udata);
5080 	if (ret)
5081 		ibdev_err(&hr_dev->ib_dev,
5082 			  "failed to destroy QP, QPN = 0x%06lx, ret = %d.\n",
5083 			  hr_qp->qpn, ret);
5084 
5085 	hns_roce_qp_destroy(hr_dev, hr_qp, udata);
5086 
5087 	return 0;
5088 }
5089 
hns_roce_v2_qp_flow_control_init(struct hns_roce_dev * hr_dev,struct hns_roce_qp * hr_qp)5090 static int hns_roce_v2_qp_flow_control_init(struct hns_roce_dev *hr_dev,
5091 					    struct hns_roce_qp *hr_qp)
5092 {
5093 	struct ib_device *ibdev = &hr_dev->ib_dev;
5094 	struct hns_roce_sccc_clr_done *resp;
5095 	struct hns_roce_sccc_clr *clr;
5096 	struct hns_roce_cmq_desc desc;
5097 	int ret, i;
5098 
5099 	mutex_lock(&hr_dev->qp_table.scc_mutex);
5100 
5101 	/* set scc ctx clear done flag */
5102 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_RESET_SCCC, false);
5103 	ret =  hns_roce_cmq_send(hr_dev, &desc, 1);
5104 	if (ret) {
5105 		ibdev_err(ibdev, "failed to reset SCC ctx, ret = %d.\n", ret);
5106 		goto out;
5107 	}
5108 
5109 	/* clear scc context */
5110 	hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CLR_SCCC, false);
5111 	clr = (struct hns_roce_sccc_clr *)desc.data;
5112 	clr->qpn = cpu_to_le32(hr_qp->qpn);
5113 	ret =  hns_roce_cmq_send(hr_dev, &desc, 1);
5114 	if (ret) {
5115 		ibdev_err(ibdev, "failed to clear SCC ctx, ret = %d.\n", ret);
5116 		goto out;
5117 	}
5118 
5119 	/* query scc context clear is done or not */
5120 	resp = (struct hns_roce_sccc_clr_done *)desc.data;
5121 	for (i = 0; i <= HNS_ROCE_CMQ_SCC_CLR_DONE_CNT; i++) {
5122 		hns_roce_cmq_setup_basic_desc(&desc,
5123 					      HNS_ROCE_OPC_QUERY_SCCC, true);
5124 		ret = hns_roce_cmq_send(hr_dev, &desc, 1);
5125 		if (ret) {
5126 			ibdev_err(ibdev, "failed to query clr cmq, ret = %d\n",
5127 				  ret);
5128 			goto out;
5129 		}
5130 
5131 		if (resp->clr_done)
5132 			goto out;
5133 
5134 		msleep(20);
5135 	}
5136 
5137 	ibdev_err(ibdev, "Query SCC clr done flag overtime.\n");
5138 	ret = -ETIMEDOUT;
5139 
5140 out:
5141 	mutex_unlock(&hr_dev->qp_table.scc_mutex);
5142 	return ret;
5143 }
5144 
hns_roce_v2_write_srqc(struct hns_roce_dev * hr_dev,struct hns_roce_srq * srq,u32 pdn,u16 xrcd,u32 cqn,void * mb_buf,u64 * mtts_wqe,u64 * mtts_idx,dma_addr_t dma_handle_wqe,dma_addr_t dma_handle_idx)5145 static void hns_roce_v2_write_srqc(struct hns_roce_dev *hr_dev,
5146 				   struct hns_roce_srq *srq, u32 pdn, u16 xrcd,
5147 				   u32 cqn, void *mb_buf, u64 *mtts_wqe,
5148 				   u64 *mtts_idx, dma_addr_t dma_handle_wqe,
5149 				   dma_addr_t dma_handle_idx)
5150 {
5151 	struct hns_roce_srq_context *srq_context;
5152 
5153 	srq_context = mb_buf;
5154 	memset(srq_context, 0, sizeof(*srq_context));
5155 
5156 	roce_set_field(srq_context->byte_4_srqn_srqst, SRQC_BYTE_4_SRQ_ST_M,
5157 		       SRQC_BYTE_4_SRQ_ST_S, 1);
5158 
5159 	roce_set_field(srq_context->byte_4_srqn_srqst,
5160 		       SRQC_BYTE_4_SRQ_WQE_HOP_NUM_M,
5161 		       SRQC_BYTE_4_SRQ_WQE_HOP_NUM_S,
5162 		       to_hr_hem_hopnum(hr_dev->caps.srqwqe_hop_num,
5163 					srq->wqe_cnt));
5164 	roce_set_field(srq_context->byte_4_srqn_srqst,
5165 		       SRQC_BYTE_4_SRQ_SHIFT_M, SRQC_BYTE_4_SRQ_SHIFT_S,
5166 		       ilog2(srq->wqe_cnt));
5167 
5168 	roce_set_field(srq_context->byte_4_srqn_srqst, SRQC_BYTE_4_SRQN_M,
5169 		       SRQC_BYTE_4_SRQN_S, srq->srqn);
5170 
5171 	roce_set_field(srq_context->byte_8_limit_wl, SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5172 		       SRQC_BYTE_8_SRQ_LIMIT_WL_S, 0);
5173 
5174 	roce_set_field(srq_context->byte_12_xrcd, SRQC_BYTE_12_SRQ_XRCD_M,
5175 		       SRQC_BYTE_12_SRQ_XRCD_S, xrcd);
5176 
5177 	srq_context->wqe_bt_ba = cpu_to_le32((u32)(dma_handle_wqe >> 3));
5178 
5179 	roce_set_field(srq_context->byte_24_wqe_bt_ba,
5180 		       SRQC_BYTE_24_SRQ_WQE_BT_BA_M,
5181 		       SRQC_BYTE_24_SRQ_WQE_BT_BA_S,
5182 		       dma_handle_wqe >> 35);
5183 
5184 	roce_set_field(srq_context->byte_28_rqws_pd, SRQC_BYTE_28_PD_M,
5185 		       SRQC_BYTE_28_PD_S, pdn);
5186 	roce_set_field(srq_context->byte_28_rqws_pd, SRQC_BYTE_28_RQWS_M,
5187 		       SRQC_BYTE_28_RQWS_S, srq->max_gs <= 0 ? 0 :
5188 		       fls(srq->max_gs - 1));
5189 
5190 	srq_context->idx_bt_ba = cpu_to_le32(dma_handle_idx >> 3);
5191 	roce_set_field(srq_context->rsv_idx_bt_ba,
5192 		       SRQC_BYTE_36_SRQ_IDX_BT_BA_M,
5193 		       SRQC_BYTE_36_SRQ_IDX_BT_BA_S,
5194 		       dma_handle_idx >> 35);
5195 
5196 	srq_context->idx_cur_blk_addr =
5197 		cpu_to_le32(to_hr_hw_page_addr(mtts_idx[0]));
5198 	roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5199 		       SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_M,
5200 		       SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_S,
5201 		       upper_32_bits(to_hr_hw_page_addr(mtts_idx[0])));
5202 	roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5203 		       SRQC_BYTE_44_SRQ_IDX_HOP_NUM_M,
5204 		       SRQC_BYTE_44_SRQ_IDX_HOP_NUM_S,
5205 		       to_hr_hem_hopnum(hr_dev->caps.idx_hop_num,
5206 					srq->wqe_cnt));
5207 
5208 	roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5209 		       SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_M,
5210 		       SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_S,
5211 		to_hr_hw_page_shift(srq->idx_que.mtr.hem_cfg.ba_pg_shift));
5212 	roce_set_field(srq_context->byte_44_idxbufpgsz_addr,
5213 		       SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_M,
5214 		       SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_S,
5215 		to_hr_hw_page_shift(srq->idx_que.mtr.hem_cfg.buf_pg_shift));
5216 
5217 	srq_context->idx_nxt_blk_addr =
5218 				cpu_to_le32(to_hr_hw_page_addr(mtts_idx[1]));
5219 	roce_set_field(srq_context->rsv_idxnxtblkaddr,
5220 		       SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_M,
5221 		       SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_S,
5222 		       upper_32_bits(to_hr_hw_page_addr(mtts_idx[1])));
5223 	roce_set_field(srq_context->byte_56_xrc_cqn,
5224 		       SRQC_BYTE_56_SRQ_XRC_CQN_M, SRQC_BYTE_56_SRQ_XRC_CQN_S,
5225 		       cqn);
5226 	roce_set_field(srq_context->byte_56_xrc_cqn,
5227 		       SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_M,
5228 		       SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_S,
5229 		       to_hr_hw_page_shift(srq->buf_mtr.hem_cfg.ba_pg_shift));
5230 	roce_set_field(srq_context->byte_56_xrc_cqn,
5231 		       SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_M,
5232 		       SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_S,
5233 		       to_hr_hw_page_shift(srq->buf_mtr.hem_cfg.buf_pg_shift));
5234 
5235 	roce_set_bit(srq_context->db_record_addr_record_en,
5236 		     SRQC_BYTE_60_SRQ_RECORD_EN_S, 0);
5237 }
5238 
hns_roce_v2_modify_srq(struct ib_srq * ibsrq,struct ib_srq_attr * srq_attr,enum ib_srq_attr_mask srq_attr_mask,struct ib_udata * udata)5239 static int hns_roce_v2_modify_srq(struct ib_srq *ibsrq,
5240 				  struct ib_srq_attr *srq_attr,
5241 				  enum ib_srq_attr_mask srq_attr_mask,
5242 				  struct ib_udata *udata)
5243 {
5244 	struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
5245 	struct hns_roce_srq *srq = to_hr_srq(ibsrq);
5246 	struct hns_roce_srq_context *srq_context;
5247 	struct hns_roce_srq_context *srqc_mask;
5248 	struct hns_roce_cmd_mailbox *mailbox;
5249 	int ret;
5250 
5251 	/* Resizing SRQs is not supported yet */
5252 	if (srq_attr_mask & IB_SRQ_MAX_WR)
5253 		return -EINVAL;
5254 
5255 	if (srq_attr_mask & IB_SRQ_LIMIT) {
5256 		if (srq_attr->srq_limit >= srq->wqe_cnt)
5257 			return -EINVAL;
5258 
5259 		mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5260 		if (IS_ERR(mailbox))
5261 			return PTR_ERR(mailbox);
5262 
5263 		srq_context = mailbox->buf;
5264 		srqc_mask = (struct hns_roce_srq_context *)mailbox->buf + 1;
5265 
5266 		memset(srqc_mask, 0xff, sizeof(*srqc_mask));
5267 
5268 		roce_set_field(srq_context->byte_8_limit_wl,
5269 			       SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5270 			       SRQC_BYTE_8_SRQ_LIMIT_WL_S, srq_attr->srq_limit);
5271 		roce_set_field(srqc_mask->byte_8_limit_wl,
5272 			       SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5273 			       SRQC_BYTE_8_SRQ_LIMIT_WL_S, 0);
5274 
5275 		ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, srq->srqn, 0,
5276 					HNS_ROCE_CMD_MODIFY_SRQC,
5277 					HNS_ROCE_CMD_TIMEOUT_MSECS);
5278 		hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5279 		if (ret) {
5280 			ibdev_err(&hr_dev->ib_dev,
5281 				  "failed to handle cmd of modifying SRQ, ret = %d.\n",
5282 				  ret);
5283 			return ret;
5284 		}
5285 	}
5286 
5287 	return 0;
5288 }
5289 
hns_roce_v2_query_srq(struct ib_srq * ibsrq,struct ib_srq_attr * attr)5290 static int hns_roce_v2_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr)
5291 {
5292 	struct hns_roce_dev *hr_dev = to_hr_dev(ibsrq->device);
5293 	struct hns_roce_srq *srq = to_hr_srq(ibsrq);
5294 	struct hns_roce_srq_context *srq_context;
5295 	struct hns_roce_cmd_mailbox *mailbox;
5296 	int limit_wl;
5297 	int ret;
5298 
5299 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5300 	if (IS_ERR(mailbox))
5301 		return PTR_ERR(mailbox);
5302 
5303 	srq_context = mailbox->buf;
5304 	ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, srq->srqn, 0,
5305 				HNS_ROCE_CMD_QUERY_SRQC,
5306 				HNS_ROCE_CMD_TIMEOUT_MSECS);
5307 	if (ret) {
5308 		ibdev_err(&hr_dev->ib_dev,
5309 			  "failed to process cmd of querying SRQ, ret = %d.\n",
5310 			  ret);
5311 		goto out;
5312 	}
5313 
5314 	limit_wl = roce_get_field(srq_context->byte_8_limit_wl,
5315 				  SRQC_BYTE_8_SRQ_LIMIT_WL_M,
5316 				  SRQC_BYTE_8_SRQ_LIMIT_WL_S);
5317 
5318 	attr->srq_limit = limit_wl;
5319 	attr->max_wr = srq->wqe_cnt - 1;
5320 	attr->max_sge = srq->max_gs;
5321 
5322 out:
5323 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5324 	return ret;
5325 }
5326 
hns_roce_v2_modify_cq(struct ib_cq * cq,u16 cq_count,u16 cq_period)5327 static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
5328 {
5329 	struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
5330 	struct hns_roce_v2_cq_context *cq_context;
5331 	struct hns_roce_cq *hr_cq = to_hr_cq(cq);
5332 	struct hns_roce_v2_cq_context *cqc_mask;
5333 	struct hns_roce_cmd_mailbox *mailbox;
5334 	int ret;
5335 
5336 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5337 	if (IS_ERR(mailbox))
5338 		return PTR_ERR(mailbox);
5339 
5340 	cq_context = mailbox->buf;
5341 	cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
5342 
5343 	memset(cqc_mask, 0xff, sizeof(*cqc_mask));
5344 
5345 	roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
5346 		       V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
5347 		       cq_count);
5348 	roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
5349 		       V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
5350 		       0);
5351 	roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
5352 		       V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
5353 		       cq_period);
5354 	roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
5355 		       V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
5356 		       0);
5357 
5358 	ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
5359 				HNS_ROCE_CMD_MODIFY_CQC,
5360 				HNS_ROCE_CMD_TIMEOUT_MSECS);
5361 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5362 	if (ret)
5363 		ibdev_err(&hr_dev->ib_dev,
5364 			  "failed to process cmd when modifying CQ, ret = %d.\n",
5365 			  ret);
5366 
5367 	return ret;
5368 }
5369 
hns_roce_irq_work_handle(struct work_struct * work)5370 static void hns_roce_irq_work_handle(struct work_struct *work)
5371 {
5372 	struct hns_roce_work *irq_work =
5373 				container_of(work, struct hns_roce_work, work);
5374 	struct ib_device *ibdev = &irq_work->hr_dev->ib_dev;
5375 	u32 qpn = irq_work->qpn;
5376 	u32 cqn = irq_work->cqn;
5377 
5378 	switch (irq_work->event_type) {
5379 	case HNS_ROCE_EVENT_TYPE_PATH_MIG:
5380 		ibdev_info(ibdev, "Path migrated succeeded.\n");
5381 		break;
5382 	case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
5383 		ibdev_warn(ibdev, "Path migration failed.\n");
5384 		break;
5385 	case HNS_ROCE_EVENT_TYPE_COMM_EST:
5386 		break;
5387 	case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
5388 		ibdev_warn(ibdev, "Send queue drained.\n");
5389 		break;
5390 	case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
5391 		ibdev_err(ibdev, "Local work queue 0x%x catast error, sub_event type is: %d\n",
5392 			  qpn, irq_work->sub_type);
5393 		break;
5394 	case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
5395 		ibdev_err(ibdev, "Invalid request local work queue 0x%x error.\n",
5396 			  qpn);
5397 		break;
5398 	case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
5399 		ibdev_err(ibdev, "Local access violation work queue 0x%x error, sub_event type is: %d\n",
5400 			  qpn, irq_work->sub_type);
5401 		break;
5402 	case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
5403 		ibdev_warn(ibdev, "SRQ limit reach.\n");
5404 		break;
5405 	case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
5406 		ibdev_warn(ibdev, "SRQ last wqe reach.\n");
5407 		break;
5408 	case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
5409 		ibdev_err(ibdev, "SRQ catas error.\n");
5410 		break;
5411 	case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
5412 		ibdev_err(ibdev, "CQ 0x%x access err.\n", cqn);
5413 		break;
5414 	case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
5415 		ibdev_warn(ibdev, "CQ 0x%x overflow\n", cqn);
5416 		break;
5417 	case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
5418 		ibdev_warn(ibdev, "DB overflow.\n");
5419 		break;
5420 	case HNS_ROCE_EVENT_TYPE_FLR:
5421 		ibdev_warn(ibdev, "Function level reset.\n");
5422 		break;
5423 	default:
5424 		break;
5425 	}
5426 
5427 	kfree(irq_work);
5428 }
5429 
hns_roce_v2_init_irq_work(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq,u32 qpn,u32 cqn)5430 static void hns_roce_v2_init_irq_work(struct hns_roce_dev *hr_dev,
5431 				      struct hns_roce_eq *eq,
5432 				      u32 qpn, u32 cqn)
5433 {
5434 	struct hns_roce_work *irq_work;
5435 
5436 	irq_work = kzalloc(sizeof(struct hns_roce_work), GFP_ATOMIC);
5437 	if (!irq_work)
5438 		return;
5439 
5440 	INIT_WORK(&(irq_work->work), hns_roce_irq_work_handle);
5441 	irq_work->hr_dev = hr_dev;
5442 	irq_work->qpn = qpn;
5443 	irq_work->cqn = cqn;
5444 	irq_work->event_type = eq->event_type;
5445 	irq_work->sub_type = eq->sub_type;
5446 	queue_work(hr_dev->irq_workq, &(irq_work->work));
5447 }
5448 
set_eq_cons_index_v2(struct hns_roce_eq * eq)5449 static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
5450 {
5451 	struct hns_roce_dev *hr_dev = eq->hr_dev;
5452 	__le32 doorbell[2] = {};
5453 
5454 	if (eq->type_flag == HNS_ROCE_AEQ) {
5455 		roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
5456 			       HNS_ROCE_V2_EQ_DB_CMD_S,
5457 			       eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
5458 			       HNS_ROCE_EQ_DB_CMD_AEQ :
5459 			       HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
5460 	} else {
5461 		roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
5462 			       HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
5463 
5464 		roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
5465 			       HNS_ROCE_V2_EQ_DB_CMD_S,
5466 			       eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
5467 			       HNS_ROCE_EQ_DB_CMD_CEQ :
5468 			       HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
5469 	}
5470 
5471 	roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
5472 		       HNS_ROCE_V2_EQ_DB_PARA_S,
5473 		       (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
5474 
5475 	hns_roce_write64(hr_dev, doorbell, eq->doorbell);
5476 }
5477 
next_aeqe_sw_v2(struct hns_roce_eq * eq)5478 static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
5479 {
5480 	struct hns_roce_aeqe *aeqe;
5481 
5482 	aeqe = hns_roce_buf_offset(eq->mtr.kmem,
5483 				   (eq->cons_index & (eq->entries - 1)) *
5484 				   eq->eqe_size);
5485 
5486 	return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
5487 		!!(eq->cons_index & eq->entries)) ? aeqe : NULL;
5488 }
5489 
hns_roce_v2_aeq_int(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq)5490 static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
5491 			       struct hns_roce_eq *eq)
5492 {
5493 	struct device *dev = hr_dev->dev;
5494 	struct hns_roce_aeqe *aeqe = next_aeqe_sw_v2(eq);
5495 	int aeqe_found = 0;
5496 	int event_type;
5497 	int sub_type;
5498 	u32 srqn;
5499 	u32 qpn;
5500 	u32 cqn;
5501 
5502 	while (aeqe) {
5503 		/* Make sure we read AEQ entry after we have checked the
5504 		 * ownership bit
5505 		 */
5506 		dma_rmb();
5507 
5508 		event_type = roce_get_field(aeqe->asyn,
5509 					    HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
5510 					    HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
5511 		sub_type = roce_get_field(aeqe->asyn,
5512 					  HNS_ROCE_V2_AEQE_SUB_TYPE_M,
5513 					  HNS_ROCE_V2_AEQE_SUB_TYPE_S);
5514 		qpn = roce_get_field(aeqe->event.qp_event.qp,
5515 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5516 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
5517 		cqn = roce_get_field(aeqe->event.cq_event.cq,
5518 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5519 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
5520 		srqn = roce_get_field(aeqe->event.srq_event.srq,
5521 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
5522 				     HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
5523 
5524 		switch (event_type) {
5525 		case HNS_ROCE_EVENT_TYPE_PATH_MIG:
5526 		case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
5527 		case HNS_ROCE_EVENT_TYPE_COMM_EST:
5528 		case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
5529 		case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
5530 		case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
5531 		case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
5532 		case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
5533 			hns_roce_qp_event(hr_dev, qpn, event_type);
5534 			break;
5535 		case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
5536 		case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
5537 			hns_roce_srq_event(hr_dev, srqn, event_type);
5538 			break;
5539 		case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
5540 		case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
5541 			hns_roce_cq_event(hr_dev, cqn, event_type);
5542 			break;
5543 		case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
5544 			break;
5545 		case HNS_ROCE_EVENT_TYPE_MB:
5546 			hns_roce_cmd_event(hr_dev,
5547 					le16_to_cpu(aeqe->event.cmd.token),
5548 					aeqe->event.cmd.status,
5549 					le64_to_cpu(aeqe->event.cmd.out_param));
5550 			break;
5551 		case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
5552 			break;
5553 		case HNS_ROCE_EVENT_TYPE_FLR:
5554 			break;
5555 		default:
5556 			dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
5557 				event_type, eq->eqn, eq->cons_index);
5558 			break;
5559 		}
5560 
5561 		eq->event_type = event_type;
5562 		eq->sub_type = sub_type;
5563 		++eq->cons_index;
5564 		aeqe_found = 1;
5565 
5566 		if (eq->cons_index > (2 * eq->entries - 1))
5567 			eq->cons_index = 0;
5568 
5569 		hns_roce_v2_init_irq_work(hr_dev, eq, qpn, cqn);
5570 
5571 		aeqe = next_aeqe_sw_v2(eq);
5572 	}
5573 
5574 	set_eq_cons_index_v2(eq);
5575 	return aeqe_found;
5576 }
5577 
next_ceqe_sw_v2(struct hns_roce_eq * eq)5578 static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
5579 {
5580 	struct hns_roce_ceqe *ceqe;
5581 
5582 	ceqe = hns_roce_buf_offset(eq->mtr.kmem,
5583 				   (eq->cons_index & (eq->entries - 1)) *
5584 				   eq->eqe_size);
5585 
5586 	return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
5587 		(!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
5588 }
5589 
hns_roce_v2_ceq_int(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq)5590 static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
5591 			       struct hns_roce_eq *eq)
5592 {
5593 	struct hns_roce_ceqe *ceqe = next_ceqe_sw_v2(eq);
5594 	int ceqe_found = 0;
5595 	u32 cqn;
5596 
5597 	while (ceqe) {
5598 		/* Make sure we read CEQ entry after we have checked the
5599 		 * ownership bit
5600 		 */
5601 		dma_rmb();
5602 
5603 		cqn = roce_get_field(ceqe->comp, HNS_ROCE_V2_CEQE_COMP_CQN_M,
5604 				     HNS_ROCE_V2_CEQE_COMP_CQN_S);
5605 
5606 		hns_roce_cq_completion(hr_dev, cqn);
5607 
5608 		++eq->cons_index;
5609 		ceqe_found = 1;
5610 
5611 		if (eq->cons_index > (EQ_DEPTH_COEFF * eq->entries - 1))
5612 			eq->cons_index = 0;
5613 
5614 		ceqe = next_ceqe_sw_v2(eq);
5615 	}
5616 
5617 	set_eq_cons_index_v2(eq);
5618 
5619 	return ceqe_found;
5620 }
5621 
hns_roce_v2_msix_interrupt_eq(int irq,void * eq_ptr)5622 static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
5623 {
5624 	struct hns_roce_eq *eq = eq_ptr;
5625 	struct hns_roce_dev *hr_dev = eq->hr_dev;
5626 	int int_work;
5627 
5628 	if (eq->type_flag == HNS_ROCE_CEQ)
5629 		/* Completion event interrupt */
5630 		int_work = hns_roce_v2_ceq_int(hr_dev, eq);
5631 	else
5632 		/* Asychronous event interrupt */
5633 		int_work = hns_roce_v2_aeq_int(hr_dev, eq);
5634 
5635 	return IRQ_RETVAL(int_work);
5636 }
5637 
hns_roce_v2_msix_interrupt_abn(int irq,void * dev_id)5638 static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
5639 {
5640 	struct hns_roce_dev *hr_dev = dev_id;
5641 	struct device *dev = hr_dev->dev;
5642 	int int_work = 0;
5643 	u32 int_st;
5644 	u32 int_en;
5645 
5646 	/* Abnormal interrupt */
5647 	int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
5648 	int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
5649 
5650 	if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
5651 		struct pci_dev *pdev = hr_dev->pci_dev;
5652 		struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
5653 		const struct hnae3_ae_ops *ops = ae_dev->ops;
5654 
5655 		dev_err(dev, "AEQ overflow!\n");
5656 
5657 		roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG,
5658 			   1 << HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S);
5659 
5660 		/* Set reset level for reset_event() */
5661 		if (ops->set_default_reset_request)
5662 			ops->set_default_reset_request(ae_dev,
5663 						       HNAE3_FUNC_RESET);
5664 		if (ops->reset_event)
5665 			ops->reset_event(pdev, NULL);
5666 
5667 		int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
5668 		roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5669 
5670 		int_work = 1;
5671 	} else if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
5672 		dev_err(dev, "BUS ERR!\n");
5673 
5674 		int_st |= 1 << HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S;
5675 		roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
5676 
5677 		int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
5678 		roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5679 
5680 		int_work = 1;
5681 	} else if (int_st & BIT(HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
5682 		dev_err(dev, "OTHER ERR!\n");
5683 
5684 		int_st |= 1 << HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S;
5685 		roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
5686 
5687 		int_en |= 1 << HNS_ROCE_V2_VF_ABN_INT_EN_S;
5688 		roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
5689 
5690 		int_work = 1;
5691 	} else
5692 		dev_err(dev, "There is no abnormal irq found!\n");
5693 
5694 	return IRQ_RETVAL(int_work);
5695 }
5696 
hns_roce_v2_int_mask_enable(struct hns_roce_dev * hr_dev,int eq_num,int enable_flag)5697 static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
5698 					int eq_num, int enable_flag)
5699 {
5700 	int i;
5701 
5702 	if (enable_flag == EQ_ENABLE) {
5703 		for (i = 0; i < eq_num; i++)
5704 			roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
5705 				   i * EQ_REG_OFFSET,
5706 				   HNS_ROCE_V2_VF_EVENT_INT_EN_M);
5707 
5708 		roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
5709 			   HNS_ROCE_V2_VF_ABN_INT_EN_M);
5710 		roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
5711 			   HNS_ROCE_V2_VF_ABN_INT_CFG_M);
5712 	} else {
5713 		for (i = 0; i < eq_num; i++)
5714 			roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
5715 				   i * EQ_REG_OFFSET,
5716 				   HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
5717 
5718 		roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
5719 			   HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
5720 		roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
5721 			   HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
5722 	}
5723 }
5724 
hns_roce_v2_destroy_eqc(struct hns_roce_dev * hr_dev,int eqn)5725 static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
5726 {
5727 	struct device *dev = hr_dev->dev;
5728 	int ret;
5729 
5730 	if (eqn < hr_dev->caps.num_comp_vectors)
5731 		ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
5732 					0, HNS_ROCE_CMD_DESTROY_CEQC,
5733 					HNS_ROCE_CMD_TIMEOUT_MSECS);
5734 	else
5735 		ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
5736 					0, HNS_ROCE_CMD_DESTROY_AEQC,
5737 					HNS_ROCE_CMD_TIMEOUT_MSECS);
5738 	if (ret)
5739 		dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
5740 }
5741 
free_eq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq)5742 static void free_eq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq)
5743 {
5744 	hns_roce_mtr_destroy(hr_dev, &eq->mtr);
5745 }
5746 
config_eqc(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq,void * mb_buf)5747 static int config_eqc(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq,
5748 		      void *mb_buf)
5749 {
5750 	u64 eqe_ba[MTT_MIN_COUNT] = { 0 };
5751 	struct hns_roce_eq_context *eqc;
5752 	u64 bt_ba = 0;
5753 	int count;
5754 
5755 	eqc = mb_buf;
5756 	memset(eqc, 0, sizeof(struct hns_roce_eq_context));
5757 
5758 	/* init eqc */
5759 	eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
5760 	eq->cons_index = 0;
5761 	eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
5762 	eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
5763 	eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
5764 	eq->shift = ilog2((unsigned int)eq->entries);
5765 
5766 	/* if not multi-hop, eqe buffer only use one trunk */
5767 	count = hns_roce_mtr_find(hr_dev, &eq->mtr, 0, eqe_ba, MTT_MIN_COUNT,
5768 				  &bt_ba);
5769 	if (count < 1) {
5770 		dev_err(hr_dev->dev, "failed to find EQE mtr\n");
5771 		return -ENOBUFS;
5772 	}
5773 
5774 	/* set eqc state */
5775 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQ_ST_M, HNS_ROCE_EQC_EQ_ST_S,
5776 		       HNS_ROCE_V2_EQ_STATE_VALID);
5777 
5778 	/* set eqe hop num */
5779 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_HOP_NUM_M,
5780 		       HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
5781 
5782 	/* set eqc over_ignore */
5783 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_OVER_IGNORE_M,
5784 		       HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
5785 
5786 	/* set eqc coalesce */
5787 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_COALESCE_M,
5788 		       HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
5789 
5790 	/* set eqc arm_state */
5791 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_ARM_ST_M,
5792 		       HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
5793 
5794 	/* set eqn */
5795 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQN_M, HNS_ROCE_EQC_EQN_S,
5796 		       eq->eqn);
5797 
5798 	/* set eqe_cnt */
5799 	roce_set_field(eqc->byte_4, HNS_ROCE_EQC_EQE_CNT_M,
5800 		       HNS_ROCE_EQC_EQE_CNT_S, HNS_ROCE_EQ_INIT_EQE_CNT);
5801 
5802 	/* set eqe_ba_pg_sz */
5803 	roce_set_field(eqc->byte_8, HNS_ROCE_EQC_BA_PG_SZ_M,
5804 		       HNS_ROCE_EQC_BA_PG_SZ_S,
5805 		       to_hr_hw_page_shift(eq->mtr.hem_cfg.ba_pg_shift));
5806 
5807 	/* set eqe_buf_pg_sz */
5808 	roce_set_field(eqc->byte_8, HNS_ROCE_EQC_BUF_PG_SZ_M,
5809 		       HNS_ROCE_EQC_BUF_PG_SZ_S,
5810 		       to_hr_hw_page_shift(eq->mtr.hem_cfg.buf_pg_shift));
5811 
5812 	/* set eq_producer_idx */
5813 	roce_set_field(eqc->byte_8, HNS_ROCE_EQC_PROD_INDX_M,
5814 		       HNS_ROCE_EQC_PROD_INDX_S, HNS_ROCE_EQ_INIT_PROD_IDX);
5815 
5816 	/* set eq_max_cnt */
5817 	roce_set_field(eqc->byte_12, HNS_ROCE_EQC_MAX_CNT_M,
5818 		       HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
5819 
5820 	/* set eq_period */
5821 	roce_set_field(eqc->byte_12, HNS_ROCE_EQC_PERIOD_M,
5822 		       HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
5823 
5824 	/* set eqe_report_timer */
5825 	roce_set_field(eqc->eqe_report_timer, HNS_ROCE_EQC_REPORT_TIMER_M,
5826 		       HNS_ROCE_EQC_REPORT_TIMER_S,
5827 		       HNS_ROCE_EQ_INIT_REPORT_TIMER);
5828 
5829 	/* set bt_ba [34:3] */
5830 	roce_set_field(eqc->eqe_ba0, HNS_ROCE_EQC_EQE_BA_L_M,
5831 		       HNS_ROCE_EQC_EQE_BA_L_S, bt_ba >> 3);
5832 
5833 	/* set bt_ba [64:35] */
5834 	roce_set_field(eqc->eqe_ba1, HNS_ROCE_EQC_EQE_BA_H_M,
5835 		       HNS_ROCE_EQC_EQE_BA_H_S, bt_ba >> 35);
5836 
5837 	/* set eq shift */
5838 	roce_set_field(eqc->byte_28, HNS_ROCE_EQC_SHIFT_M, HNS_ROCE_EQC_SHIFT_S,
5839 		       eq->shift);
5840 
5841 	/* set eq MSI_IDX */
5842 	roce_set_field(eqc->byte_28, HNS_ROCE_EQC_MSI_INDX_M,
5843 		       HNS_ROCE_EQC_MSI_INDX_S, HNS_ROCE_EQ_INIT_MSI_IDX);
5844 
5845 	/* set cur_eqe_ba [27:12] */
5846 	roce_set_field(eqc->byte_28, HNS_ROCE_EQC_CUR_EQE_BA_L_M,
5847 		       HNS_ROCE_EQC_CUR_EQE_BA_L_S, eqe_ba[0] >> 12);
5848 
5849 	/* set cur_eqe_ba [59:28] */
5850 	roce_set_field(eqc->byte_32, HNS_ROCE_EQC_CUR_EQE_BA_M_M,
5851 		       HNS_ROCE_EQC_CUR_EQE_BA_M_S, eqe_ba[0] >> 28);
5852 
5853 	/* set cur_eqe_ba [63:60] */
5854 	roce_set_field(eqc->byte_36, HNS_ROCE_EQC_CUR_EQE_BA_H_M,
5855 		       HNS_ROCE_EQC_CUR_EQE_BA_H_S, eqe_ba[0] >> 60);
5856 
5857 	/* set eq consumer idx */
5858 	roce_set_field(eqc->byte_36, HNS_ROCE_EQC_CONS_INDX_M,
5859 		       HNS_ROCE_EQC_CONS_INDX_S, HNS_ROCE_EQ_INIT_CONS_IDX);
5860 
5861 	roce_set_field(eqc->byte_40, HNS_ROCE_EQC_NXT_EQE_BA_L_M,
5862 		       HNS_ROCE_EQC_NXT_EQE_BA_L_S, eqe_ba[1] >> 12);
5863 
5864 	roce_set_field(eqc->byte_44, HNS_ROCE_EQC_NXT_EQE_BA_H_M,
5865 		       HNS_ROCE_EQC_NXT_EQE_BA_H_S, eqe_ba[1] >> 44);
5866 
5867 	roce_set_field(eqc->byte_44, HNS_ROCE_EQC_EQE_SIZE_M,
5868 		       HNS_ROCE_EQC_EQE_SIZE_S,
5869 		       eq->eqe_size == HNS_ROCE_V3_EQE_SIZE ? 1 : 0);
5870 
5871 	return 0;
5872 }
5873 
alloc_eq_buf(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq)5874 static int alloc_eq_buf(struct hns_roce_dev *hr_dev, struct hns_roce_eq *eq)
5875 {
5876 	struct hns_roce_buf_attr buf_attr = {};
5877 	int err;
5878 
5879 	if (hr_dev->caps.eqe_hop_num == HNS_ROCE_HOP_NUM_0)
5880 		eq->hop_num = 0;
5881 	else
5882 		eq->hop_num = hr_dev->caps.eqe_hop_num;
5883 
5884 	buf_attr.page_shift = hr_dev->caps.eqe_buf_pg_sz + HNS_HW_PAGE_SHIFT;
5885 	buf_attr.region[0].size = eq->entries * eq->eqe_size;
5886 	buf_attr.region[0].hopnum = eq->hop_num;
5887 	buf_attr.region_count = 1;
5888 	buf_attr.fixed_page = true;
5889 
5890 	err = hns_roce_mtr_create(hr_dev, &eq->mtr, &buf_attr,
5891 				  hr_dev->caps.eqe_ba_pg_sz +
5892 				  HNS_HW_PAGE_SHIFT, NULL, 0);
5893 	if (err)
5894 		dev_err(hr_dev->dev, "Failed to alloc EQE mtr, err %d\n", err);
5895 
5896 	return err;
5897 }
5898 
hns_roce_v2_create_eq(struct hns_roce_dev * hr_dev,struct hns_roce_eq * eq,unsigned int eq_cmd)5899 static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
5900 				 struct hns_roce_eq *eq,
5901 				 unsigned int eq_cmd)
5902 {
5903 	struct hns_roce_cmd_mailbox *mailbox;
5904 	int ret;
5905 
5906 	/* Allocate mailbox memory */
5907 	mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
5908 	if (IS_ERR_OR_NULL(mailbox))
5909 		return -ENOMEM;
5910 
5911 	ret = alloc_eq_buf(hr_dev, eq);
5912 	if (ret)
5913 		goto free_cmd_mbox;
5914 
5915 	ret = config_eqc(hr_dev, eq, mailbox->buf);
5916 	if (ret)
5917 		goto err_cmd_mbox;
5918 
5919 	ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
5920 				eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
5921 	if (ret) {
5922 		dev_err(hr_dev->dev, "[mailbox cmd] create eqc failed.\n");
5923 		goto err_cmd_mbox;
5924 	}
5925 
5926 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5927 
5928 	return 0;
5929 
5930 err_cmd_mbox:
5931 	free_eq_buf(hr_dev, eq);
5932 
5933 free_cmd_mbox:
5934 	hns_roce_free_cmd_mailbox(hr_dev, mailbox);
5935 
5936 	return ret;
5937 }
5938 
__hns_roce_request_irq(struct hns_roce_dev * hr_dev,int irq_num,int comp_num,int aeq_num,int other_num)5939 static int __hns_roce_request_irq(struct hns_roce_dev *hr_dev, int irq_num,
5940 				  int comp_num, int aeq_num, int other_num)
5941 {
5942 	struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
5943 	int i, j;
5944 	int ret;
5945 
5946 	for (i = 0; i < irq_num; i++) {
5947 		hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
5948 					       GFP_KERNEL);
5949 		if (!hr_dev->irq_names[i]) {
5950 			ret = -ENOMEM;
5951 			goto err_kzalloc_failed;
5952 		}
5953 	}
5954 
5955 	/* irq contains: abnormal + AEQ + CEQ */
5956 	for (j = 0; j < other_num; j++)
5957 		snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5958 			 "hns-abn-%d", j);
5959 
5960 	for (j = other_num; j < (other_num + aeq_num); j++)
5961 		snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5962 			 "hns-aeq-%d", j - other_num);
5963 
5964 	for (j = (other_num + aeq_num); j < irq_num; j++)
5965 		snprintf((char *)hr_dev->irq_names[j], HNS_ROCE_INT_NAME_LEN,
5966 			 "hns-ceq-%d", j - other_num - aeq_num);
5967 
5968 	for (j = 0; j < irq_num; j++) {
5969 		if (j < other_num)
5970 			ret = request_irq(hr_dev->irq[j],
5971 					  hns_roce_v2_msix_interrupt_abn,
5972 					  0, hr_dev->irq_names[j], hr_dev);
5973 
5974 		else if (j < (other_num + comp_num))
5975 			ret = request_irq(eq_table->eq[j - other_num].irq,
5976 					  hns_roce_v2_msix_interrupt_eq,
5977 					  0, hr_dev->irq_names[j + aeq_num],
5978 					  &eq_table->eq[j - other_num]);
5979 		else
5980 			ret = request_irq(eq_table->eq[j - other_num].irq,
5981 					  hns_roce_v2_msix_interrupt_eq,
5982 					  0, hr_dev->irq_names[j - comp_num],
5983 					  &eq_table->eq[j - other_num]);
5984 		if (ret) {
5985 			dev_err(hr_dev->dev, "Request irq error!\n");
5986 			goto err_request_failed;
5987 		}
5988 	}
5989 
5990 	return 0;
5991 
5992 err_request_failed:
5993 	for (j -= 1; j >= 0; j--)
5994 		if (j < other_num)
5995 			free_irq(hr_dev->irq[j], hr_dev);
5996 		else
5997 			free_irq(eq_table->eq[j - other_num].irq,
5998 				 &eq_table->eq[j - other_num]);
5999 
6000 err_kzalloc_failed:
6001 	for (i -= 1; i >= 0; i--)
6002 		kfree(hr_dev->irq_names[i]);
6003 
6004 	return ret;
6005 }
6006 
__hns_roce_free_irq(struct hns_roce_dev * hr_dev)6007 static void __hns_roce_free_irq(struct hns_roce_dev *hr_dev)
6008 {
6009 	int irq_num;
6010 	int eq_num;
6011 	int i;
6012 
6013 	eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
6014 	irq_num = eq_num + hr_dev->caps.num_other_vectors;
6015 
6016 	for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
6017 		free_irq(hr_dev->irq[i], hr_dev);
6018 
6019 	for (i = 0; i < eq_num; i++)
6020 		free_irq(hr_dev->eq_table.eq[i].irq, &hr_dev->eq_table.eq[i]);
6021 
6022 	for (i = 0; i < irq_num; i++)
6023 		kfree(hr_dev->irq_names[i]);
6024 }
6025 
hns_roce_v2_init_eq_table(struct hns_roce_dev * hr_dev)6026 static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
6027 {
6028 	struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
6029 	struct device *dev = hr_dev->dev;
6030 	struct hns_roce_eq *eq;
6031 	unsigned int eq_cmd;
6032 	int irq_num;
6033 	int eq_num;
6034 	int other_num;
6035 	int comp_num;
6036 	int aeq_num;
6037 	int i;
6038 	int ret;
6039 
6040 	other_num = hr_dev->caps.num_other_vectors;
6041 	comp_num = hr_dev->caps.num_comp_vectors;
6042 	aeq_num = hr_dev->caps.num_aeq_vectors;
6043 
6044 	eq_num = comp_num + aeq_num;
6045 	irq_num = eq_num + other_num;
6046 
6047 	eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
6048 	if (!eq_table->eq)
6049 		return -ENOMEM;
6050 
6051 	/* create eq */
6052 	for (i = 0; i < eq_num; i++) {
6053 		eq = &eq_table->eq[i];
6054 		eq->hr_dev = hr_dev;
6055 		eq->eqn = i;
6056 		if (i < comp_num) {
6057 			/* CEQ */
6058 			eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
6059 			eq->type_flag = HNS_ROCE_CEQ;
6060 			eq->entries = hr_dev->caps.ceqe_depth;
6061 			eq->eqe_size = hr_dev->caps.ceqe_size;
6062 			eq->irq = hr_dev->irq[i + other_num + aeq_num];
6063 			eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
6064 			eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
6065 		} else {
6066 			/* AEQ */
6067 			eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
6068 			eq->type_flag = HNS_ROCE_AEQ;
6069 			eq->entries = hr_dev->caps.aeqe_depth;
6070 			eq->eqe_size = hr_dev->caps.aeqe_size;
6071 			eq->irq = hr_dev->irq[i - comp_num + other_num];
6072 			eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
6073 			eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
6074 		}
6075 
6076 		ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
6077 		if (ret) {
6078 			dev_err(dev, "eq create failed.\n");
6079 			goto err_create_eq_fail;
6080 		}
6081 	}
6082 
6083 	/* enable irq */
6084 	hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
6085 
6086 	ret = __hns_roce_request_irq(hr_dev, irq_num, comp_num,
6087 				     aeq_num, other_num);
6088 	if (ret) {
6089 		dev_err(dev, "Request irq failed.\n");
6090 		goto err_request_irq_fail;
6091 	}
6092 
6093 	hr_dev->irq_workq = alloc_ordered_workqueue("hns_roce_irq_workq", 0);
6094 	if (!hr_dev->irq_workq) {
6095 		dev_err(dev, "Create irq workqueue failed!\n");
6096 		ret = -ENOMEM;
6097 		goto err_create_wq_fail;
6098 	}
6099 
6100 	return 0;
6101 
6102 err_create_wq_fail:
6103 	__hns_roce_free_irq(hr_dev);
6104 
6105 err_request_irq_fail:
6106 	hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
6107 
6108 err_create_eq_fail:
6109 	for (i -= 1; i >= 0; i--)
6110 		free_eq_buf(hr_dev, &eq_table->eq[i]);
6111 	kfree(eq_table->eq);
6112 
6113 	return ret;
6114 }
6115 
hns_roce_v2_cleanup_eq_table(struct hns_roce_dev * hr_dev)6116 static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
6117 {
6118 	struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
6119 	int eq_num;
6120 	int i;
6121 
6122 	eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
6123 
6124 	/* Disable irq */
6125 	hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
6126 
6127 	__hns_roce_free_irq(hr_dev);
6128 
6129 	for (i = 0; i < eq_num; i++) {
6130 		hns_roce_v2_destroy_eqc(hr_dev, i);
6131 
6132 		free_eq_buf(hr_dev, &eq_table->eq[i]);
6133 	}
6134 
6135 	kfree(eq_table->eq);
6136 
6137 	flush_workqueue(hr_dev->irq_workq);
6138 	destroy_workqueue(hr_dev->irq_workq);
6139 }
6140 
6141 static const struct hns_roce_dfx_hw hns_roce_dfx_hw_v2 = {
6142 	.query_cqc_info = hns_roce_v2_query_cqc_info,
6143 };
6144 
6145 static const struct ib_device_ops hns_roce_v2_dev_ops = {
6146 	.destroy_qp = hns_roce_v2_destroy_qp,
6147 	.modify_cq = hns_roce_v2_modify_cq,
6148 	.poll_cq = hns_roce_v2_poll_cq,
6149 	.post_recv = hns_roce_v2_post_recv,
6150 	.post_send = hns_roce_v2_post_send,
6151 	.query_qp = hns_roce_v2_query_qp,
6152 	.req_notify_cq = hns_roce_v2_req_notify_cq,
6153 };
6154 
6155 static const struct ib_device_ops hns_roce_v2_dev_srq_ops = {
6156 	.modify_srq = hns_roce_v2_modify_srq,
6157 	.post_srq_recv = hns_roce_v2_post_srq_recv,
6158 	.query_srq = hns_roce_v2_query_srq,
6159 };
6160 
6161 static const struct hns_roce_hw hns_roce_hw_v2 = {
6162 	.cmq_init = hns_roce_v2_cmq_init,
6163 	.cmq_exit = hns_roce_v2_cmq_exit,
6164 	.hw_profile = hns_roce_v2_profile,
6165 	.hw_init = hns_roce_v2_init,
6166 	.hw_exit = hns_roce_v2_exit,
6167 	.post_mbox = hns_roce_v2_post_mbox,
6168 	.chk_mbox = hns_roce_v2_chk_mbox,
6169 	.rst_prc_mbox = hns_roce_v2_rst_process_cmd,
6170 	.set_gid = hns_roce_v2_set_gid,
6171 	.set_mac = hns_roce_v2_set_mac,
6172 	.write_mtpt = hns_roce_v2_write_mtpt,
6173 	.rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
6174 	.frmr_write_mtpt = hns_roce_v2_frmr_write_mtpt,
6175 	.mw_write_mtpt = hns_roce_v2_mw_write_mtpt,
6176 	.write_cqc = hns_roce_v2_write_cqc,
6177 	.set_hem = hns_roce_v2_set_hem,
6178 	.clear_hem = hns_roce_v2_clear_hem,
6179 	.modify_qp = hns_roce_v2_modify_qp,
6180 	.query_qp = hns_roce_v2_query_qp,
6181 	.destroy_qp = hns_roce_v2_destroy_qp,
6182 	.qp_flow_control_init = hns_roce_v2_qp_flow_control_init,
6183 	.modify_cq = hns_roce_v2_modify_cq,
6184 	.post_send = hns_roce_v2_post_send,
6185 	.post_recv = hns_roce_v2_post_recv,
6186 	.req_notify_cq = hns_roce_v2_req_notify_cq,
6187 	.poll_cq = hns_roce_v2_poll_cq,
6188 	.init_eq = hns_roce_v2_init_eq_table,
6189 	.cleanup_eq = hns_roce_v2_cleanup_eq_table,
6190 	.write_srqc = hns_roce_v2_write_srqc,
6191 	.modify_srq = hns_roce_v2_modify_srq,
6192 	.query_srq = hns_roce_v2_query_srq,
6193 	.post_srq_recv = hns_roce_v2_post_srq_recv,
6194 	.hns_roce_dev_ops = &hns_roce_v2_dev_ops,
6195 	.hns_roce_dev_srq_ops = &hns_roce_v2_dev_srq_ops,
6196 };
6197 
6198 static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
6199 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
6200 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
6201 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 0},
6202 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 0},
6203 	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
6204 	/* required last entry */
6205 	{0, }
6206 };
6207 
6208 MODULE_DEVICE_TABLE(pci, hns_roce_hw_v2_pci_tbl);
6209 
hns_roce_hw_v2_get_cfg(struct hns_roce_dev * hr_dev,struct hnae3_handle * handle)6210 static void hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
6211 				  struct hnae3_handle *handle)
6212 {
6213 	struct hns_roce_v2_priv *priv = hr_dev->priv;
6214 	int i;
6215 
6216 	hr_dev->pci_dev = handle->pdev;
6217 	hr_dev->dev = &handle->pdev->dev;
6218 	hr_dev->hw = &hns_roce_hw_v2;
6219 	hr_dev->dfx = &hns_roce_dfx_hw_v2;
6220 	hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
6221 	hr_dev->odb_offset = hr_dev->sdb_offset;
6222 
6223 	/* Get info from NIC driver. */
6224 	hr_dev->reg_base = handle->rinfo.roce_io_base;
6225 	hr_dev->caps.num_ports = 1;
6226 	hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
6227 	hr_dev->iboe.phy_port[0] = 0;
6228 
6229 	addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
6230 			    hr_dev->iboe.netdevs[0]->dev_addr);
6231 
6232 	for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
6233 		hr_dev->irq[i] = pci_irq_vector(handle->pdev,
6234 						i + handle->rinfo.base_vector);
6235 
6236 	/* cmd issue mode: 0 is poll, 1 is event */
6237 	hr_dev->cmd_mod = 1;
6238 	hr_dev->loop_idc = 0;
6239 
6240 	hr_dev->reset_cnt = handle->ae_algo->ops->ae_dev_reset_cnt(handle);
6241 	priv->handle = handle;
6242 }
6243 
__hns_roce_hw_v2_init_instance(struct hnae3_handle * handle)6244 static int __hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
6245 {
6246 	struct hns_roce_dev *hr_dev;
6247 	int ret;
6248 
6249 	hr_dev = ib_alloc_device(hns_roce_dev, ib_dev);
6250 	if (!hr_dev)
6251 		return -ENOMEM;
6252 
6253 	hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
6254 	if (!hr_dev->priv) {
6255 		ret = -ENOMEM;
6256 		goto error_failed_kzalloc;
6257 	}
6258 
6259 	hns_roce_hw_v2_get_cfg(hr_dev, handle);
6260 
6261 	ret = hns_roce_init(hr_dev);
6262 	if (ret) {
6263 		dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
6264 		goto error_failed_get_cfg;
6265 	}
6266 
6267 	handle->priv = hr_dev;
6268 
6269 	return 0;
6270 
6271 error_failed_get_cfg:
6272 	kfree(hr_dev->priv);
6273 
6274 error_failed_kzalloc:
6275 	ib_dealloc_device(&hr_dev->ib_dev);
6276 
6277 	return ret;
6278 }
6279 
__hns_roce_hw_v2_uninit_instance(struct hnae3_handle * handle,bool reset)6280 static void __hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
6281 					   bool reset)
6282 {
6283 	struct hns_roce_dev *hr_dev = handle->priv;
6284 
6285 	if (!hr_dev)
6286 		return;
6287 
6288 	handle->priv = NULL;
6289 
6290 	hr_dev->state = HNS_ROCE_DEVICE_STATE_UNINIT;
6291 	hns_roce_handle_device_err(hr_dev);
6292 
6293 	hns_roce_exit(hr_dev);
6294 	kfree(hr_dev->priv);
6295 	ib_dealloc_device(&hr_dev->ib_dev);
6296 }
6297 
hns_roce_hw_v2_init_instance(struct hnae3_handle * handle)6298 static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
6299 {
6300 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
6301 	const struct pci_device_id *id;
6302 	struct device *dev = &handle->pdev->dev;
6303 	int ret;
6304 
6305 	handle->rinfo.instance_state = HNS_ROCE_STATE_INIT;
6306 
6307 	if (ops->ae_dev_resetting(handle) || ops->get_hw_reset_stat(handle)) {
6308 		handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6309 		goto reset_chk_err;
6310 	}
6311 
6312 	id = pci_match_id(hns_roce_hw_v2_pci_tbl, handle->pdev);
6313 	if (!id)
6314 		return 0;
6315 
6316 	ret = __hns_roce_hw_v2_init_instance(handle);
6317 	if (ret) {
6318 		handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6319 		dev_err(dev, "RoCE instance init failed! ret = %d\n", ret);
6320 		if (ops->ae_dev_resetting(handle) ||
6321 		    ops->get_hw_reset_stat(handle))
6322 			goto reset_chk_err;
6323 		else
6324 			return ret;
6325 	}
6326 
6327 	handle->rinfo.instance_state = HNS_ROCE_STATE_INITED;
6328 
6329 
6330 	return 0;
6331 
6332 reset_chk_err:
6333 	dev_err(dev, "Device is busy in resetting state.\n"
6334 		     "please retry later.\n");
6335 
6336 	return -EBUSY;
6337 }
6338 
hns_roce_hw_v2_uninit_instance(struct hnae3_handle * handle,bool reset)6339 static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
6340 					   bool reset)
6341 {
6342 	if (handle->rinfo.instance_state != HNS_ROCE_STATE_INITED)
6343 		return;
6344 
6345 	handle->rinfo.instance_state = HNS_ROCE_STATE_UNINIT;
6346 
6347 	__hns_roce_hw_v2_uninit_instance(handle, reset);
6348 
6349 	handle->rinfo.instance_state = HNS_ROCE_STATE_NON_INIT;
6350 }
hns_roce_hw_v2_reset_notify_down(struct hnae3_handle * handle)6351 static int hns_roce_hw_v2_reset_notify_down(struct hnae3_handle *handle)
6352 {
6353 	struct hns_roce_dev *hr_dev;
6354 
6355 	if (handle->rinfo.instance_state != HNS_ROCE_STATE_INITED) {
6356 		set_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state);
6357 		return 0;
6358 	}
6359 
6360 	handle->rinfo.reset_state = HNS_ROCE_STATE_RST_DOWN;
6361 	clear_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state);
6362 
6363 	hr_dev = handle->priv;
6364 	if (!hr_dev)
6365 		return 0;
6366 
6367 	hr_dev->active = false;
6368 	hr_dev->dis_db = true;
6369 	hr_dev->state = HNS_ROCE_DEVICE_STATE_RST_DOWN;
6370 
6371 	return 0;
6372 }
6373 
hns_roce_hw_v2_reset_notify_init(struct hnae3_handle * handle)6374 static int hns_roce_hw_v2_reset_notify_init(struct hnae3_handle *handle)
6375 {
6376 	struct device *dev = &handle->pdev->dev;
6377 	int ret;
6378 
6379 	if (test_and_clear_bit(HNS_ROCE_RST_DIRECT_RETURN,
6380 			       &handle->rinfo.state)) {
6381 		handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INITED;
6382 		return 0;
6383 	}
6384 
6385 	handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INIT;
6386 
6387 	dev_info(&handle->pdev->dev, "In reset process RoCE client reinit.\n");
6388 	ret = __hns_roce_hw_v2_init_instance(handle);
6389 	if (ret) {
6390 		/* when reset notify type is HNAE3_INIT_CLIENT In reset notify
6391 		 * callback function, RoCE Engine reinitialize. If RoCE reinit
6392 		 * failed, we should inform NIC driver.
6393 		 */
6394 		handle->priv = NULL;
6395 		dev_err(dev, "In reset process RoCE reinit failed %d.\n", ret);
6396 	} else {
6397 		handle->rinfo.reset_state = HNS_ROCE_STATE_RST_INITED;
6398 		dev_info(dev, "Reset done, RoCE client reinit finished.\n");
6399 	}
6400 
6401 	return ret;
6402 }
6403 
hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle * handle)6404 static int hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle *handle)
6405 {
6406 	if (test_bit(HNS_ROCE_RST_DIRECT_RETURN, &handle->rinfo.state))
6407 		return 0;
6408 
6409 	handle->rinfo.reset_state = HNS_ROCE_STATE_RST_UNINIT;
6410 	dev_info(&handle->pdev->dev, "In reset process RoCE client uninit.\n");
6411 	msleep(HNS_ROCE_V2_HW_RST_UNINT_DELAY);
6412 	__hns_roce_hw_v2_uninit_instance(handle, false);
6413 
6414 	return 0;
6415 }
6416 
hns_roce_hw_v2_reset_notify(struct hnae3_handle * handle,enum hnae3_reset_notify_type type)6417 static int hns_roce_hw_v2_reset_notify(struct hnae3_handle *handle,
6418 				       enum hnae3_reset_notify_type type)
6419 {
6420 	int ret = 0;
6421 
6422 	switch (type) {
6423 	case HNAE3_DOWN_CLIENT:
6424 		ret = hns_roce_hw_v2_reset_notify_down(handle);
6425 		break;
6426 	case HNAE3_INIT_CLIENT:
6427 		ret = hns_roce_hw_v2_reset_notify_init(handle);
6428 		break;
6429 	case HNAE3_UNINIT_CLIENT:
6430 		ret = hns_roce_hw_v2_reset_notify_uninit(handle);
6431 		break;
6432 	default:
6433 		break;
6434 	}
6435 
6436 	return ret;
6437 }
6438 
6439 static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
6440 	.init_instance = hns_roce_hw_v2_init_instance,
6441 	.uninit_instance = hns_roce_hw_v2_uninit_instance,
6442 	.reset_notify = hns_roce_hw_v2_reset_notify,
6443 };
6444 
6445 static struct hnae3_client hns_roce_hw_v2_client = {
6446 	.name = "hns_roce_hw_v2",
6447 	.type = HNAE3_CLIENT_ROCE,
6448 	.ops = &hns_roce_hw_v2_ops,
6449 };
6450 
hns_roce_hw_v2_init(void)6451 static int __init hns_roce_hw_v2_init(void)
6452 {
6453 	return hnae3_register_client(&hns_roce_hw_v2_client);
6454 }
6455 
hns_roce_hw_v2_exit(void)6456 static void __exit hns_roce_hw_v2_exit(void)
6457 {
6458 	hnae3_unregister_client(&hns_roce_hw_v2_client);
6459 }
6460 
6461 module_init(hns_roce_hw_v2_init);
6462 module_exit(hns_roce_hw_v2_exit);
6463 
6464 MODULE_LICENSE("Dual BSD/GPL");
6465 MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
6466 MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
6467 MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
6468 MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");
6469