Home
last modified time | relevance | path

Searched refs:lane_mask (Results 1 – 12 of 12) sorted by relevance

/third_party/astc-encoder/Source/
Dastcenc_averages_and_directions.cpp71 vmask lane_mask = lane_id < vint(texel_count); in compute_partition_averages_rgb() local
74 vmask p0_mask = lane_mask & (texel_partition == vint(0)); in compute_partition_averages_rgb()
107 vmask lane_mask = lane_id < vint(texel_count); in compute_partition_averages_rgb() local
110 vmask p0_mask = lane_mask & (texel_partition == vint(0)); in compute_partition_averages_rgb()
111 vmask p1_mask = lane_mask & (texel_partition == vint(1)); in compute_partition_averages_rgb()
152 vmask lane_mask = lane_id < vint(texel_count); in compute_partition_averages_rgb() local
155 vmask p0_mask = lane_mask & (texel_partition == vint(0)); in compute_partition_averages_rgb()
156 vmask p1_mask = lane_mask & (texel_partition == vint(1)); in compute_partition_averages_rgb()
157 vmask p2_mask = lane_mask & (texel_partition == vint(2)); in compute_partition_averages_rgb()
242 vmask lane_mask = lane_id < vint(texel_count); in compute_partition_averages_rgba() local
[all …]
Dastcenc_internal.h996 vmask4 lane_mask = vint4::lane_id() == vint4(channel); in is_constant_channel() local
998 return any(lane_mask & color_mask); in is_constant_channel()
/third_party/mesa3d/src/amd/compiler/
Daco_lower_phis.cpp69 return Operand(program->lane_mask); in get_ssa()
76 op = Operand::zero(program->lane_mask.bytes()); in get_ssa()
88 state->outputs[block_idx] = Operand(Temp(program->allocateTmp(program->lane_mask))); in get_ssa()
107 op = Operand(Temp(program->allocateTmp(program->lane_mask))); in get_ssa()
118 assert(op.size() == program->lane_mask.size()); in get_ssa()
144 cur = Operand::zero(program->lane_mask.bytes()); in build_merge_code()
349 if (phi->definitions[0].regClass() == program->lane_mask) in lower_phis()
Daco_optimizer_postRA.cpp228 Idx last_vcc_wr_idx = last_writer_idx(ctx, vcc, ctx.program->lane_mask); in try_apply_branch_vcc()
240 is_clobbered_since(ctx, exec, ctx.program->lane_mask, last_vcc_wr_idx) || in try_apply_branch_vcc()
241 is_clobbered_since(ctx, vcc, ctx.program->lane_mask, op0_instr_idx)) in try_apply_branch_vcc()
Daco_instruction_selection_setup.cpp244 return RegClass(RegType::sgpr, ctx->program->lane_mask.size() * components); in get_reg_class()
Daco_ir.cpp89 program->lane_mask = program->wave_size == 32 ? s1 : s2; in init_program()
Daco_optimizer.cpp2100 if (instr->definitions[0].regClass() != ctx.program->lane_mask) in combine_ordering_test()
2197 if (instr->definitions[0].regClass() != ctx.program->lane_mask) in combine_comparison_ordering()
2298 if (instr->definitions[0].regClass() != ctx.program->lane_mask) in combine_constant_comparison_ordering()
2838 Definition(ctx.program->allocateTmp(ctx.program->lane_mask)); in combine_add_sub_b2i()
Daco_ir.h2094 RegClass lane_mask; variable
Daco_spill.cpp1033 phi->operands[i] = Operand(exec, ctx.program->lane_mask); in add_coupling_code()
Daco_instruction_selection.cpp1101 assert(dst.regClass() == ctx->program->lane_mask); in emit_comparison()
10092 assert(instr->dest.ssa.bit_size != 1 || dst.regClass() == ctx->program->lane_mask); in visit_phi()
10551 assert(cond.regClass() == ctx->program->lane_mask); in begin_divergent_if_then()
10819 assert(cond.regClass() == ctx->program->lane_mask); in visit_if()
/third_party/vixl/src/aarch64/
Dsimulator-aarch64.cc1243 uint16_t lane_mask, in Simulator() argument
1251 bool access = (lane_mask & (1 << (i * lane_size))) != 0; in Simulator()
1753 uint16_t lane_mask = GetPrintRegLaneMask(format); in Simulator() local
1754 PrintVRegistersForStructuredAccess(rt_code, reg_count, lane_mask, format); in Simulator()
1760 VIXL_ASSERT((lane_mask & access_mask) != 0); in Simulator()
1761 lane_mask = PrintPartialAccess(access_mask, in Simulator()
1762 lane_mask, in Simulator()
1784 uint16_t lane_mask = 1 << (lane * lane_size_in_bytes); in Simulator() local
1785 PrintVRegistersForStructuredAccess(rt_code, reg_count, lane_mask, format); in Simulator()
1786 PrintPartialAccess(lane_mask, 0, reg_count, lane_size_in_bytes, op, address); in Simulator()
[all …]
Dsimulator-aarch64.h2460 uint16_t lane_mask,
2464 uint16_t lane_mask,
2466 PrintRegisterValueFPAnnotations(sim_register.GetBytes(), lane_mask, format);