• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Broadcom AMBA Interconnect definitions.
3  *
4  * Copyright (C) 1999-2019, Broadcom.
5  *
6  *      Unless you and Broadcom execute a separate written software license
7  * agreement governing use of this software, this software is licensed to you
8  * under the terms of the GNU General Public License version 2 (the "GPL"),
9  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
10  * following added to such license:
11  *
12  *      As a special exception, the copyright holders of this software give you
13  * permission to link this software with independent modules, and to copy and
14  * distribute the resulting executable under terms of your choice, provided that
15  * you also meet, for each linked independent module, the terms and conditions
16  * of the license of that module.  An independent module is a module which is
17  * not derived from this software.  The special exception does not apply to any
18  * modifications of the software.
19  *
20  *      Notwithstanding the above, under no circumstances may you combine this
21  * software in any way with any other Broadcom software provided under a license
22  * other than the GPL, without Broadcom's express prior written consent.
23  *
24  *
25  * <<Broadcom-WL-IPTag/Open:>>
26  *
27  * $Id: aidmp.h 617751 2016-02-08 09:04:22Z $
28  */
29 
30 #ifndef _AIDMP_H
31 #define _AIDMP_H
32 
33 /* Manufacturer Ids */
34 #define MFGID_ARM 0x43b
35 #define MFGID_BRCM 0x4bf
36 #define MFGID_MIPS 0x4a7
37 
38 /* Component Classes */
39 #define CC_SIM 0
40 #define CC_EROM 1
41 #define CC_CORESIGHT 9
42 #define CC_VERIF 0xb
43 #define CC_OPTIMO 0xd
44 #define CC_GEN 0xe
45 #define CC_PRIMECELL 0xf
46 
47 /* Enumeration ROM registers */
48 #define ER_EROMENTRY 0x000
49 #define ER_REMAPCONTROL 0xe00
50 #define ER_REMAPSELECT 0xe04
51 #define ER_MASTERSELECT 0xe10
52 #define ER_ITCR 0xf00
53 #define ER_ITIP 0xf04
54 
55 /* Erom entries */
56 #define ER_TAG 0xe
57 #define ER_TAG1 0x6
58 #define ER_VALID 1
59 #define ER_CI 0
60 #define ER_MP 2
61 #define ER_ADD 4
62 #define ER_END 0xe
63 #define ER_BAD 0xffffffff
64 #define ER_SZ_MAX 4096 /* 4KB */
65 
66 /* EROM CompIdentA */
67 #define CIA_MFG_MASK 0xfff00000
68 #define CIA_MFG_SHIFT 20
69 #define CIA_CID_MASK 0x000fff00
70 #define CIA_CID_SHIFT 8
71 #define CIA_CCL_MASK 0x000000f0
72 #define CIA_CCL_SHIFT 4
73 
74 /* EROM CompIdentB */
75 #define CIB_REV_MASK 0xff000000
76 #define CIB_REV_SHIFT 24
77 #define CIB_NSW_MASK 0x00f80000
78 #define CIB_NSW_SHIFT 19
79 #define CIB_NMW_MASK 0x0007c000
80 #define CIB_NMW_SHIFT 14
81 #define CIB_NSP_MASK 0x00003e00
82 #define CIB_NSP_SHIFT 9
83 #define CIB_NMP_MASK 0x000001f0
84 #define CIB_NMP_SHIFT 4
85 
86 /* EROM MasterPortDesc */
87 #define MPD_MUI_MASK 0x0000ff00
88 #define MPD_MUI_SHIFT 8
89 #define MPD_MP_MASK 0x000000f0
90 #define MPD_MP_SHIFT 4
91 
92 /* EROM AddrDesc */
93 #define AD_ADDR_MASK 0xfffff000
94 #define AD_SP_MASK 0x00000f00
95 #define AD_SP_SHIFT 8
96 #define AD_ST_MASK 0x000000c0
97 #define AD_ST_SHIFT 6
98 #define AD_ST_SLAVE 0x00000000
99 #define AD_ST_BRIDGE 0x00000040
100 #define AD_ST_SWRAP 0x00000080
101 #define AD_ST_MWRAP 0x000000c0
102 #define AD_SZ_MASK 0x00000030
103 #define AD_SZ_SHIFT 4
104 #define AD_SZ_4K 0x00000000
105 #define AD_SZ_8K 0x00000010
106 #define AD_SZ_16K 0x00000020
107 #define AD_SZ_SZD 0x00000030
108 #define AD_AG32 0x00000008
109 #define AD_ADDR_ALIGN 0x00000fff
110 #define AD_SZ_BASE 0x00001000 /* 4KB */
111 
112 /* EROM SizeDesc */
113 #define SD_SZ_MASK 0xfffff000
114 #define SD_SG32 0x00000008
115 #define SD_SZ_ALIGN 0x00000fff
116 
117 #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__)
118 
119 typedef volatile struct _aidmp {
120     uint32 oobselina30; /* 0x000 */
121     uint32 oobselina74; /* 0x004 */
122     uint32 PAD[6];
123     uint32 oobselinb30; /* 0x020 */
124     uint32 oobselinb74; /* 0x024 */
125     uint32 PAD[6];
126     uint32 oobselinc30; /* 0x040 */
127     uint32 oobselinc74; /* 0x044 */
128     uint32 PAD[6];
129     uint32 oobselind30; /* 0x060 */
130     uint32 oobselind74; /* 0x064 */
131     uint32 PAD[38];
132     uint32 oobselouta30; /* 0x100 */
133     uint32 oobselouta74; /* 0x104 */
134     uint32 PAD[6];
135     uint32 oobseloutb30; /* 0x120 */
136     uint32 oobseloutb74; /* 0x124 */
137     uint32 PAD[6];
138     uint32 oobseloutc30; /* 0x140 */
139     uint32 oobseloutc74; /* 0x144 */
140     uint32 PAD[6];
141     uint32 oobseloutd30; /* 0x160 */
142     uint32 oobseloutd74; /* 0x164 */
143     uint32 PAD[38];
144     uint32 oobsynca;     /* 0x200 */
145     uint32 oobseloutaen; /* 0x204 */
146     uint32 PAD[6];
147     uint32 oobsyncb;     /* 0x220 */
148     uint32 oobseloutben; /* 0x224 */
149     uint32 PAD[6];
150     uint32 oobsyncc;     /* 0x240 */
151     uint32 oobseloutcen; /* 0x244 */
152     uint32 PAD[6];
153     uint32 oobsyncd;     /* 0x260 */
154     uint32 oobseloutden; /* 0x264 */
155     uint32 PAD[38];
156     uint32 oobaextwidth; /* 0x300 */
157     uint32 oobainwidth;  /* 0x304 */
158     uint32 oobaoutwidth; /* 0x308 */
159     uint32 PAD[5];
160     uint32 oobbextwidth; /* 0x320 */
161     uint32 oobbinwidth;  /* 0x324 */
162     uint32 oobboutwidth; /* 0x328 */
163     uint32 PAD[5];
164     uint32 oobcextwidth; /* 0x340 */
165     uint32 oobcinwidth;  /* 0x344 */
166     uint32 oobcoutwidth; /* 0x348 */
167     uint32 PAD[5];
168     uint32 oobdextwidth; /* 0x360 */
169     uint32 oobdinwidth;  /* 0x364 */
170     uint32 oobdoutwidth; /* 0x368 */
171     uint32 PAD[37];
172     uint32 ioctrlset;   /* 0x400 */
173     uint32 ioctrlclear; /* 0x404 */
174     uint32 ioctrl;      /* 0x408 */
175     uint32 PAD[61];
176     uint32 iostatus; /* 0x500 */
177     uint32 PAD[127];
178     uint32 ioctrlwidth;   /* 0x700 */
179     uint32 iostatuswidth; /* 0x704 */
180     uint32 PAD[62];
181     uint32 resetctrl;    /* 0x800 */
182     uint32 resetstatus;  /* 0x804 */
183     uint32 resetreadid;  /* 0x808 */
184     uint32 resetwriteid; /* 0x80c */
185     uint32 PAD[60];
186     uint32 errlogctrl;   /* 0x900 */
187     uint32 errlogdone;   /* 0x904 */
188     uint32 errlogstatus; /* 0x908 */
189     uint32 errlogaddrlo; /* 0x90c */
190     uint32 errlogaddrhi; /* 0x910 */
191     uint32 errlogid;     /* 0x914 */
192     uint32 errloguser;   /* 0x918 */
193     uint32 errlogflags;  /* 0x91c */
194     uint32 PAD[56];
195     uint32 intstatus; /* 0xa00 */
196     uint32 PAD[255];
197     uint32 config; /* 0xe00 */
198     uint32 PAD[63];
199     uint32 itcr; /* 0xf00 */
200     uint32 PAD[3];
201     uint32 itipooba; /* 0xf10 */
202     uint32 itipoobb; /* 0xf14 */
203     uint32 itipoobc; /* 0xf18 */
204     uint32 itipoobd; /* 0xf1c */
205     uint32 PAD[4];
206     uint32 itipoobaout; /* 0xf30 */
207     uint32 itipoobbout; /* 0xf34 */
208     uint32 itipoobcout; /* 0xf38 */
209     uint32 itipoobdout; /* 0xf3c */
210     uint32 PAD[4];
211     uint32 itopooba; /* 0xf50 */
212     uint32 itopoobb; /* 0xf54 */
213     uint32 itopoobc; /* 0xf58 */
214     uint32 itopoobd; /* 0xf5c */
215     uint32 PAD[4];
216     uint32 itopoobain; /* 0xf70 */
217     uint32 itopoobbin; /* 0xf74 */
218     uint32 itopoobcin; /* 0xf78 */
219     uint32 itopoobdin; /* 0xf7c */
220     uint32 PAD[4];
221     uint32 itopreset; /* 0xf90 */
222     uint32 PAD[15];
223     uint32 peripherialid4; /* 0xfd0 */
224     uint32 peripherialid5; /* 0xfd4 */
225     uint32 peripherialid6; /* 0xfd8 */
226     uint32 peripherialid7; /* 0xfdc */
227     uint32 peripherialid0; /* 0xfe0 */
228     uint32 peripherialid1; /* 0xfe4 */
229     uint32 peripherialid2; /* 0xfe8 */
230     uint32 peripherialid3; /* 0xfec */
231     uint32 componentid0;   /* 0xff0 */
232     uint32 componentid1;   /* 0xff4 */
233     uint32 componentid2;   /* 0xff8 */
234     uint32 componentid3;   /* 0xffc */
235 } aidmp_t;
236 
237 #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */
238 
239 /* Out-of-band Router registers */
240 #define OOB_BUSCONFIG 0x020
241 #define OOB_STATUSA 0x100
242 #define OOB_STATUSB 0x104
243 #define OOB_STATUSC 0x108
244 #define OOB_STATUSD 0x10c
245 #define OOB_ENABLEA0 0x200
246 #define OOB_ENABLEA1 0x204
247 #define OOB_ENABLEA2 0x208
248 #define OOB_ENABLEA3 0x20c
249 #define OOB_ENABLEB0 0x280
250 #define OOB_ENABLEB1 0x284
251 #define OOB_ENABLEB2 0x288
252 #define OOB_ENABLEB3 0x28c
253 #define OOB_ENABLEC0 0x300
254 #define OOB_ENABLEC1 0x304
255 #define OOB_ENABLEC2 0x308
256 #define OOB_ENABLEC3 0x30c
257 #define OOB_ENABLED0 0x380
258 #define OOB_ENABLED1 0x384
259 #define OOB_ENABLED2 0x388
260 #define OOB_ENABLED3 0x38c
261 #define OOB_ITCR 0xf00
262 #define OOB_ITIPOOBA 0xf10
263 #define OOB_ITIPOOBB 0xf14
264 #define OOB_ITIPOOBC 0xf18
265 #define OOB_ITIPOOBD 0xf1c
266 #define OOB_ITOPOOBA 0xf30
267 #define OOB_ITOPOOBB 0xf34
268 #define OOB_ITOPOOBC 0xf38
269 #define OOB_ITOPOOBD 0xf3c
270 
271 /* DMP wrapper registers */
272 #define AI_OOBSELINA30 0x000
273 #define AI_OOBSELINA74 0x004
274 #define AI_OOBSELINB30 0x020
275 #define AI_OOBSELINB74 0x024
276 #define AI_OOBSELINC30 0x040
277 #define AI_OOBSELINC74 0x044
278 #define AI_OOBSELIND30 0x060
279 #define AI_OOBSELIND74 0x064
280 #define AI_OOBSELOUTA30 0x100
281 #define AI_OOBSELOUTA74 0x104
282 #define AI_OOBSELOUTB30 0x120
283 #define AI_OOBSELOUTB74 0x124
284 #define AI_OOBSELOUTC30 0x140
285 #define AI_OOBSELOUTC74 0x144
286 #define AI_OOBSELOUTD30 0x160
287 #define AI_OOBSELOUTD74 0x164
288 #define AI_OOBSYNCA 0x200
289 #define AI_OOBSELOUTAEN 0x204
290 #define AI_OOBSYNCB 0x220
291 #define AI_OOBSELOUTBEN 0x224
292 #define AI_OOBSYNCC 0x240
293 #define AI_OOBSELOUTCEN 0x244
294 #define AI_OOBSYNCD 0x260
295 #define AI_OOBSELOUTDEN 0x264
296 #define AI_OOBAEXTWIDTH 0x300
297 #define AI_OOBAINWIDTH 0x304
298 #define AI_OOBAOUTWIDTH 0x308
299 #define AI_OOBBEXTWIDTH 0x320
300 #define AI_OOBBINWIDTH 0x324
301 #define AI_OOBBOUTWIDTH 0x328
302 #define AI_OOBCEXTWIDTH 0x340
303 #define AI_OOBCINWIDTH 0x344
304 #define AI_OOBCOUTWIDTH 0x348
305 #define AI_OOBDEXTWIDTH 0x360
306 #define AI_OOBDINWIDTH 0x364
307 #define AI_OOBDOUTWIDTH 0x368
308 
309 #define AI_IOCTRLSET 0x400
310 #define AI_IOCTRLCLEAR 0x404
311 #define AI_IOCTRL 0x408
312 #define AI_IOSTATUS 0x500
313 #define AI_RESETCTRL 0x800
314 #define AI_RESETSTATUS 0x804
315 
316 #define AI_IOCTRLWIDTH 0x700
317 #define AI_IOSTATUSWIDTH 0x704
318 
319 #define AI_RESETREADID 0x808
320 #define AI_RESETWRITEID 0x80c
321 #define AI_ERRLOGCTRL 0x900
322 #define AI_ERRLOGDONE 0x904
323 #define AI_ERRLOGSTATUS 0x908
324 #define AI_ERRLOGADDRLO 0x90c
325 #define AI_ERRLOGADDRHI 0x910
326 #define AI_ERRLOGID 0x914
327 #define AI_ERRLOGUSER 0x918
328 #define AI_ERRLOGFLAGS 0x91c
329 #define AI_INTSTATUS 0xa00
330 #define AI_CONFIG 0xe00
331 #define AI_ITCR 0xf00
332 #define AI_ITIPOOBA 0xf10
333 #define AI_ITIPOOBB 0xf14
334 #define AI_ITIPOOBC 0xf18
335 #define AI_ITIPOOBD 0xf1c
336 #define AI_ITIPOOBAOUT 0xf30
337 #define AI_ITIPOOBBOUT 0xf34
338 #define AI_ITIPOOBCOUT 0xf38
339 #define AI_ITIPOOBDOUT 0xf3c
340 #define AI_ITOPOOBA 0xf50
341 #define AI_ITOPOOBB 0xf54
342 #define AI_ITOPOOBC 0xf58
343 #define AI_ITOPOOBD 0xf5c
344 #define AI_ITOPOOBAIN 0xf70
345 #define AI_ITOPOOBBIN 0xf74
346 #define AI_ITOPOOBCIN 0xf78
347 #define AI_ITOPOOBDIN 0xf7c
348 #define AI_ITOPRESET 0xf90
349 #define AI_PERIPHERIALID4 0xfd0
350 #define AI_PERIPHERIALID5 0xfd4
351 #define AI_PERIPHERIALID6 0xfd8
352 #define AI_PERIPHERIALID7 0xfdc
353 #define AI_PERIPHERIALID0 0xfe0
354 #define AI_PERIPHERIALID1 0xfe4
355 #define AI_PERIPHERIALID2 0xfe8
356 #define AI_PERIPHERIALID3 0xfec
357 #define AI_COMPONENTID0 0xff0
358 #define AI_COMPONENTID1 0xff4
359 #define AI_COMPONENTID2 0xff8
360 #define AI_COMPONENTID3 0xffc
361 
362 /* resetctrl */
363 #define AIRC_RESET 1
364 
365 /* errlogctrl */
366 #define AIELC_TO_EXP_MASK 0x0000001f0 /* backplane timeout exponent */
367 #define AIELC_TO_EXP_SHIFT 4
368 #define AIELC_TO_ENAB_SHIFT 9 /* backplane timeout enable */
369 
370 /* errlogdone */
371 #define AIELD_ERRDONE_MASK 0x3
372 
373 /* errlogstatus */
374 #define AIELS_SLAVE_ERR 0x1
375 #define AIELS_TIMEOUT 0x2
376 #define AIELS_DECODE 0x3
377 #define AIELS_TIMEOUT_MASK 0x3
378 
379 /* errorlog status bit map, for SW use */
380 #define AXI_WRAP_STS_NONE (0)
381 #define AXI_WRAP_STS_TIMEOUT (1 << 0)
382 #define AXI_WRAP_STS_SLAVE_ERR (1 << 1)
383 #define AXI_WRAP_STS_DECODE_ERR (1 << 2)
384 #define AXI_WRAP_STS_PCI_RD_ERR (1 << 3)
385 #define AXI_WRAP_STS_WRAP_RD_ERR (1 << 4)
386 #define AXI_WRAP_STS_SET_CORE_FAIL (1 << 5)
387 
388 /* errlogFrags */
389 #define AXI_ERRLOG_FLAGS_WRITE_REQ (1 << 24)
390 
391 /* config */
392 #define AICFG_OOB 0x00000020
393 #define AICFG_IOS 0x00000010
394 #define AICFG_IOC 0x00000008
395 #define AICFG_TO 0x00000004
396 #define AICFG_ERRL 0x00000002
397 #define AICFG_RST 0x00000001
398 
399 /* bit defines for AI_OOBSELOUTB74 reg */
400 #define OOB_SEL_OUTEN_B_5 15
401 #define OOB_SEL_OUTEN_B_6 23
402 
403 /* AI_OOBSEL for A/B/C/D, 0-7 */
404 #define AI_OOBSEL_MASK 0x1F
405 #define AI_OOBSEL_0_SHIFT 0
406 #define AI_OOBSEL_1_SHIFT 8
407 #define AI_OOBSEL_2_SHIFT 16
408 #define AI_OOBSEL_3_SHIFT 24
409 #define AI_OOBSEL_4_SHIFT 0
410 #define AI_OOBSEL_5_SHIFT 8
411 #define AI_OOBSEL_6_SHIFT 16
412 #define AI_OOBSEL_7_SHIFT 24
413 #define AI_IOCTRL_ENABLE_D11_PME (1 << 14)
414 
415 /* bit Specific for AI_OOBSELOUTB30 */
416 #define OOB_B_ALP_REQUEST 0
417 #define OOB_B_HT_REQUEST 1
418 #define OOB_B_ILP_REQUEST 2
419 #define OOB_B_ALP_AVAIL_REQUEST 3
420 #define OOB_B_HT_AVAIL_REQUEST 4
421 
422 /* mask for interrupts from each core to wrapper */
423 #define AI_OOBSELINA74_CORE_MASK 0x80808080
424 #define AI_OOBSELINA30_CORE_MASK 0x80808080
425 
426 /* axi id mask in the error log id */
427 #define AI_ERRLOGID_AXI_ID_MASK 0x07
428 
429 #endif /* _AIDMP_H */
430