• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * QLogic Fibre Channel HBA Driver
4  * Copyright (c)  2003-2014 QLogic Corporation
5  */
6 #ifndef __QLA_DEF_H
7 #define __QLA_DEF_H
8 
9 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/types.h>
12 #include <linux/module.h>
13 #include <linux/list.h>
14 #include <linux/pci.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/sched.h>
17 #include <linux/slab.h>
18 #include <linux/dmapool.h>
19 #include <linux/mempool.h>
20 #include <linux/spinlock.h>
21 #include <linux/completion.h>
22 #include <linux/interrupt.h>
23 #include <linux/workqueue.h>
24 #include <linux/firmware.h>
25 #include <linux/aer.h>
26 #include <linux/mutex.h>
27 #include <linux/btree.h>
28 
29 #include <scsi/scsi.h>
30 #include <scsi/scsi_host.h>
31 #include <scsi/scsi_device.h>
32 #include <scsi/scsi_cmnd.h>
33 #include <scsi/scsi_transport_fc.h>
34 #include <scsi/scsi_bsg_fc.h>
35 
36 #include <uapi/scsi/fc/fc_els.h>
37 
38 /* Big endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
39 typedef struct {
40 	uint8_t domain;
41 	uint8_t area;
42 	uint8_t al_pa;
43 } be_id_t;
44 
45 /* Little endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
46 typedef struct {
47 	uint8_t al_pa;
48 	uint8_t area;
49 	uint8_t domain;
50 } le_id_t;
51 
52 #include "qla_bsg.h"
53 #include "qla_dsd.h"
54 #include "qla_nx.h"
55 #include "qla_nx2.h"
56 #include "qla_nvme.h"
57 #define QLA2XXX_DRIVER_NAME	"qla2xxx"
58 #define QLA2XXX_APIDEV		"ql2xapidev"
59 #define QLA2XXX_MANUFACTURER	"QLogic Corporation"
60 
61 /*
62  * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
63  * but that's fine as we don't look at the last 24 ones for
64  * ISP2100 HBAs.
65  */
66 #define MAILBOX_REGISTER_COUNT_2100	8
67 #define MAILBOX_REGISTER_COUNT_2200	24
68 #define MAILBOX_REGISTER_COUNT		32
69 
70 #define QLA2200A_RISC_ROM_VER	4
71 #define FPM_2300		6
72 #define FPM_2310		7
73 
74 #include "qla_settings.h"
75 
76 #define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
77 
78 /*
79  * Data bit definitions
80  */
81 #define BIT_0	0x1
82 #define BIT_1	0x2
83 #define BIT_2	0x4
84 #define BIT_3	0x8
85 #define BIT_4	0x10
86 #define BIT_5	0x20
87 #define BIT_6	0x40
88 #define BIT_7	0x80
89 #define BIT_8	0x100
90 #define BIT_9	0x200
91 #define BIT_10	0x400
92 #define BIT_11	0x800
93 #define BIT_12	0x1000
94 #define BIT_13	0x2000
95 #define BIT_14	0x4000
96 #define BIT_15	0x8000
97 #define BIT_16	0x10000
98 #define BIT_17	0x20000
99 #define BIT_18	0x40000
100 #define BIT_19	0x80000
101 #define BIT_20	0x100000
102 #define BIT_21	0x200000
103 #define BIT_22	0x400000
104 #define BIT_23	0x800000
105 #define BIT_24	0x1000000
106 #define BIT_25	0x2000000
107 #define BIT_26	0x4000000
108 #define BIT_27	0x8000000
109 #define BIT_28	0x10000000
110 #define BIT_29	0x20000000
111 #define BIT_30	0x40000000
112 #define BIT_31	0x80000000
113 
114 #define LSB(x)	((uint8_t)(x))
115 #define MSB(x)	((uint8_t)((uint16_t)(x) >> 8))
116 
117 #define LSW(x)	((uint16_t)(x))
118 #define MSW(x)	((uint16_t)((uint32_t)(x) >> 16))
119 
120 #define LSD(x)	((uint32_t)((uint64_t)(x)))
121 #define MSD(x)	((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
122 
make_handle(uint16_t x,uint16_t y)123 static inline uint32_t make_handle(uint16_t x, uint16_t y)
124 {
125 	return ((uint32_t)x << 16) | y;
126 }
127 
128 /*
129  * I/O register
130 */
131 
rd_reg_byte(const volatile u8 __iomem * addr)132 static inline u8 rd_reg_byte(const volatile u8 __iomem *addr)
133 {
134 	return readb(addr);
135 }
136 
rd_reg_word(const volatile __le16 __iomem * addr)137 static inline u16 rd_reg_word(const volatile __le16 __iomem *addr)
138 {
139 	return readw(addr);
140 }
141 
rd_reg_dword(const volatile __le32 __iomem * addr)142 static inline u32 rd_reg_dword(const volatile __le32 __iomem *addr)
143 {
144 	return readl(addr);
145 }
146 
rd_reg_byte_relaxed(const volatile u8 __iomem * addr)147 static inline u8 rd_reg_byte_relaxed(const volatile u8 __iomem *addr)
148 {
149 	return readb_relaxed(addr);
150 }
151 
rd_reg_word_relaxed(const volatile __le16 __iomem * addr)152 static inline u16 rd_reg_word_relaxed(const volatile __le16 __iomem *addr)
153 {
154 	return readw_relaxed(addr);
155 }
156 
rd_reg_dword_relaxed(const volatile __le32 __iomem * addr)157 static inline u32 rd_reg_dword_relaxed(const volatile __le32 __iomem *addr)
158 {
159 	return readl_relaxed(addr);
160 }
161 
wrt_reg_byte(volatile u8 __iomem * addr,u8 data)162 static inline void wrt_reg_byte(volatile u8 __iomem *addr, u8 data)
163 {
164 	return writeb(data, addr);
165 }
166 
wrt_reg_word(volatile __le16 __iomem * addr,u16 data)167 static inline void wrt_reg_word(volatile __le16 __iomem *addr, u16 data)
168 {
169 	return writew(data, addr);
170 }
171 
wrt_reg_dword(volatile __le32 __iomem * addr,u32 data)172 static inline void wrt_reg_dword(volatile __le32 __iomem *addr, u32 data)
173 {
174 	return writel(data, addr);
175 }
176 
177 /*
178  * ISP83XX specific remote register addresses
179  */
180 #define QLA83XX_LED_PORT0			0x00201320
181 #define QLA83XX_LED_PORT1			0x00201328
182 #define QLA83XX_IDC_DEV_STATE		0x22102384
183 #define QLA83XX_IDC_MAJOR_VERSION	0x22102380
184 #define QLA83XX_IDC_MINOR_VERSION	0x22102398
185 #define QLA83XX_IDC_DRV_PRESENCE	0x22102388
186 #define QLA83XX_IDC_DRIVER_ACK		0x2210238c
187 #define QLA83XX_IDC_CONTROL			0x22102390
188 #define QLA83XX_IDC_AUDIT			0x22102394
189 #define QLA83XX_IDC_LOCK_RECOVERY	0x2210239c
190 #define QLA83XX_DRIVER_LOCKID		0x22102104
191 #define QLA83XX_DRIVER_LOCK			0x8111c028
192 #define QLA83XX_DRIVER_UNLOCK		0x8111c02c
193 #define QLA83XX_FLASH_LOCKID		0x22102100
194 #define QLA83XX_FLASH_LOCK			0x8111c010
195 #define QLA83XX_FLASH_UNLOCK		0x8111c014
196 #define QLA83XX_DEV_PARTINFO1		0x221023e0
197 #define QLA83XX_DEV_PARTINFO2		0x221023e4
198 #define QLA83XX_FW_HEARTBEAT		0x221020b0
199 #define QLA83XX_PEG_HALT_STATUS1	0x221020a8
200 #define QLA83XX_PEG_HALT_STATUS2	0x221020ac
201 
202 /* 83XX: Macros defining 8200 AEN Reason codes */
203 #define IDC_DEVICE_STATE_CHANGE BIT_0
204 #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
205 #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
206 #define IDC_HEARTBEAT_FAILURE BIT_3
207 
208 /* 83XX: Macros defining 8200 AEN Error-levels */
209 #define ERR_LEVEL_NON_FATAL 0x1
210 #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
211 #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
212 
213 /* 83XX: Macros for IDC Version */
214 #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
215 #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
216 
217 /* 83XX: Macros for scheduling dpc tasks */
218 #define QLA83XX_NIC_CORE_RESET 0x1
219 #define QLA83XX_IDC_STATE_HANDLER 0x2
220 #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
221 
222 /* 83XX: Macros for defining IDC-Control bits */
223 #define QLA83XX_IDC_RESET_DISABLED BIT_0
224 #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
225 
226 /* 83XX: Macros for different timeouts */
227 #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
228 #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
229 #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
230 
231 /* 83XX: Macros for defining class in DEV-Partition Info register */
232 #define QLA83XX_CLASS_TYPE_NONE		0x0
233 #define QLA83XX_CLASS_TYPE_NIC		0x1
234 #define QLA83XX_CLASS_TYPE_FCOE		0x2
235 #define QLA83XX_CLASS_TYPE_ISCSI	0x3
236 
237 /* 83XX: Macros for IDC Lock-Recovery stages */
238 #define IDC_LOCK_RECOVERY_STAGE1	0x1 /* Stage1: Intent for
239 					     * lock-recovery
240 					     */
241 #define IDC_LOCK_RECOVERY_STAGE2	0x2 /* Stage2: Perform lock-recovery */
242 
243 /* 83XX: Macros for IDC Audit type */
244 #define IDC_AUDIT_TIMESTAMP		0x0 /* IDC-AUDIT: Record timestamp of
245 					     * dev-state change to NEED-RESET
246 					     * or NEED-QUIESCENT
247 					     */
248 #define IDC_AUDIT_COMPLETION		0x1 /* IDC-AUDIT: Record duration of
249 					     * reset-recovery completion is
250 					     * second
251 					     */
252 /* ISP2031: Values for laser on/off */
253 #define PORT_0_2031	0x00201340
254 #define PORT_1_2031	0x00201350
255 #define LASER_ON_2031	0x01800100
256 #define LASER_OFF_2031	0x01800180
257 
258 /*
259  * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
260  * 133Mhz slot.
261  */
262 #define RD_REG_WORD_PIO(addr)		(inw((unsigned long)addr))
263 #define WRT_REG_WORD_PIO(addr, data)	(outw(data, (unsigned long)addr))
264 
265 /*
266  * Fibre Channel device definitions.
267  */
268 #define WWN_SIZE		8	/* Size of WWPN, WWN & WWNN */
269 #define MAX_FIBRE_DEVICES_2100	512
270 #define MAX_FIBRE_DEVICES_2400	2048
271 #define MAX_FIBRE_DEVICES_LOOP	128
272 #define MAX_FIBRE_DEVICES_MAX	MAX_FIBRE_DEVICES_2400
273 #define LOOPID_MAP_SIZE		(ha->max_fibre_devices)
274 #define MAX_FIBRE_LUNS  	0xFFFF
275 #define	MAX_HOST_COUNT		16
276 
277 /*
278  * Host adapter default definitions.
279  */
280 #define MAX_BUSES		1  /* We only have one bus today */
281 #define MIN_LUNS		8
282 #define MAX_LUNS		MAX_FIBRE_LUNS
283 #define MAX_CMDS_PER_LUN	255
284 
285 /*
286  * Fibre Channel device definitions.
287  */
288 #define SNS_LAST_LOOP_ID_2100	0xfe
289 #define SNS_LAST_LOOP_ID_2300	0x7ff
290 
291 #define LAST_LOCAL_LOOP_ID	0x7d
292 #define SNS_FL_PORT		0x7e
293 #define FABRIC_CONTROLLER	0x7f
294 #define SIMPLE_NAME_SERVER	0x80
295 #define SNS_FIRST_LOOP_ID	0x81
296 #define MANAGEMENT_SERVER	0xfe
297 #define BROADCAST		0xff
298 
299 /*
300  * There is no correspondence between an N-PORT id and an AL_PA.  Therefore the
301  * valid range of an N-PORT id is 0 through 0x7ef.
302  */
303 #define NPH_LAST_HANDLE		0x7ee
304 #define NPH_MGMT_SERVER		0x7ef		/*  FFFFEF */
305 #define NPH_SNS			0x7fc		/*  FFFFFC */
306 #define NPH_FABRIC_CONTROLLER	0x7fd		/*  FFFFFD */
307 #define NPH_F_PORT		0x7fe		/*  FFFFFE */
308 #define NPH_IP_BROADCAST	0x7ff		/*  FFFFFF */
309 
310 #define NPH_SNS_LID(ha)	(IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
311 
312 #define MAX_CMDSZ	16		/* SCSI maximum CDB size. */
313 #include "qla_fw.h"
314 
315 struct name_list_extended {
316 	struct get_name_list_extended *l;
317 	dma_addr_t		ldma;
318 	struct list_head	fcports;
319 	u32			size;
320 	u8			sent;
321 };
322 /*
323  * Timeout timer counts in seconds
324  */
325 #define PORT_RETRY_TIME			1
326 #define LOOP_DOWN_TIMEOUT		60
327 #define LOOP_DOWN_TIME			255	/* 240 */
328 #define	LOOP_DOWN_RESET			(LOOP_DOWN_TIME - 30)
329 
330 #define DEFAULT_OUTSTANDING_COMMANDS	4096
331 #define MIN_OUTSTANDING_COMMANDS	128
332 
333 /* ISP request and response entry counts (37-65535) */
334 #define REQUEST_ENTRY_CNT_2100		128	/* Number of request entries. */
335 #define REQUEST_ENTRY_CNT_2200		2048	/* Number of request entries. */
336 #define REQUEST_ENTRY_CNT_24XX		2048	/* Number of request entries. */
337 #define REQUEST_ENTRY_CNT_83XX		8192	/* Number of request entries. */
338 #define RESPONSE_ENTRY_CNT_83XX		4096	/* Number of response entries.*/
339 #define RESPONSE_ENTRY_CNT_2100		64	/* Number of response entries.*/
340 #define RESPONSE_ENTRY_CNT_2300		512	/* Number of response entries.*/
341 #define RESPONSE_ENTRY_CNT_MQ		128	/* Number of response entries.*/
342 #define ATIO_ENTRY_CNT_24XX		4096	/* Number of ATIO entries. */
343 #define RESPONSE_ENTRY_CNT_FX00		256     /* Number of response entries.*/
344 #define FW_DEF_EXCHANGES_CNT 2048
345 #define FW_MAX_EXCHANGES_CNT (32 * 1024)
346 #define REDUCE_EXCHANGES_CNT  (8 * 1024)
347 
348 struct req_que;
349 struct qla_tgt_sess;
350 
351 /*
352  * SCSI Request Block
353  */
354 struct srb_cmd {
355 	struct scsi_cmnd *cmd;		/* Linux SCSI command pkt */
356 	uint32_t request_sense_length;
357 	uint32_t fw_sense_length;
358 	uint8_t *request_sense_ptr;
359 	struct ct6_dsd *ct6_ctx;
360 	struct crc_context *crc_ctx;
361 };
362 
363 /*
364  * SRB flag definitions
365  */
366 #define SRB_DMA_VALID			BIT_0	/* Command sent to ISP */
367 #define SRB_FCP_CMND_DMA_VALID		BIT_12	/* DIF: DSD List valid */
368 #define SRB_CRC_CTX_DMA_VALID		BIT_2	/* DIF: context DMA valid */
369 #define SRB_CRC_PROT_DMA_VALID		BIT_4	/* DIF: prot DMA valid */
370 #define SRB_CRC_CTX_DSD_VALID		BIT_5	/* DIF: dsd_list valid */
371 #define SRB_WAKEUP_ON_COMP		BIT_6
372 #define SRB_DIF_BUNDL_DMA_VALID		BIT_7   /* DIF: DMA list valid */
373 
374 /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
375 #define IS_PROT_IO(sp)	(sp->flags & SRB_CRC_CTX_DSD_VALID)
376 
377 /*
378  * 24 bit port ID type definition.
379  */
380 typedef union {
381 	uint32_t b24 : 24;
382 
383 	struct {
384 #ifdef __BIG_ENDIAN
385 		uint8_t domain;
386 		uint8_t area;
387 		uint8_t al_pa;
388 #elif defined(__LITTLE_ENDIAN)
389 		uint8_t al_pa;
390 		uint8_t area;
391 		uint8_t domain;
392 #else
393 #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
394 #endif
395 		uint8_t rsvd_1;
396 	} b;
397 } port_id_t;
398 #define INVALID_PORT_ID	0xFFFFFF
399 
be_id_to_le(be_id_t id)400 static inline le_id_t be_id_to_le(be_id_t id)
401 {
402 	le_id_t res;
403 
404 	res.domain = id.domain;
405 	res.area   = id.area;
406 	res.al_pa  = id.al_pa;
407 
408 	return res;
409 }
410 
le_id_to_be(le_id_t id)411 static inline be_id_t le_id_to_be(le_id_t id)
412 {
413 	be_id_t res;
414 
415 	res.domain = id.domain;
416 	res.area   = id.area;
417 	res.al_pa  = id.al_pa;
418 
419 	return res;
420 }
421 
be_to_port_id(be_id_t id)422 static inline port_id_t be_to_port_id(be_id_t id)
423 {
424 	port_id_t res;
425 
426 	res.b.domain = id.domain;
427 	res.b.area   = id.area;
428 	res.b.al_pa  = id.al_pa;
429 	res.b.rsvd_1 = 0;
430 
431 	return res;
432 }
433 
port_id_to_be_id(port_id_t port_id)434 static inline be_id_t port_id_to_be_id(port_id_t port_id)
435 {
436 	be_id_t res;
437 
438 	res.domain = port_id.b.domain;
439 	res.area   = port_id.b.area;
440 	res.al_pa  = port_id.b.al_pa;
441 
442 	return res;
443 }
444 
445 struct els_logo_payload {
446 	uint8_t opcode;
447 	uint8_t rsvd[3];
448 	uint8_t s_id[3];
449 	uint8_t rsvd1[1];
450 	uint8_t wwpn[WWN_SIZE];
451 };
452 
453 struct els_plogi_payload {
454 	uint8_t opcode;
455 	uint8_t rsvd[3];
456 	__be32	data[112 / 4];
457 };
458 
459 struct ct_arg {
460 	void		*iocb;
461 	u16		nport_handle;
462 	dma_addr_t	req_dma;
463 	dma_addr_t	rsp_dma;
464 	u32		req_size;
465 	u32		rsp_size;
466 	u32		req_allocated_size;
467 	u32		rsp_allocated_size;
468 	void		*req;
469 	void		*rsp;
470 	port_id_t	id;
471 };
472 
473 /*
474  * SRB extensions.
475  */
476 struct srb_iocb {
477 	union {
478 		struct {
479 			uint16_t flags;
480 #define SRB_LOGIN_RETRIED	BIT_0
481 #define SRB_LOGIN_COND_PLOGI	BIT_1
482 #define SRB_LOGIN_SKIP_PRLI	BIT_2
483 #define SRB_LOGIN_NVME_PRLI	BIT_3
484 #define SRB_LOGIN_PRLI_ONLY	BIT_4
485 			uint16_t data[2];
486 			u32 iop[2];
487 		} logio;
488 		struct {
489 #define ELS_DCMD_TIMEOUT 20
490 #define ELS_DCMD_LOGO 0x5
491 			uint32_t flags;
492 			uint32_t els_cmd;
493 			struct completion comp;
494 			struct els_logo_payload *els_logo_pyld;
495 			dma_addr_t els_logo_pyld_dma;
496 		} els_logo;
497 		struct els_plogi {
498 #define ELS_DCMD_PLOGI 0x3
499 			uint32_t flags;
500 			uint32_t els_cmd;
501 			struct completion comp;
502 			struct els_plogi_payload *els_plogi_pyld;
503 			struct els_plogi_payload *els_resp_pyld;
504 			u32 tx_size;
505 			u32 rx_size;
506 			dma_addr_t els_plogi_pyld_dma;
507 			dma_addr_t els_resp_pyld_dma;
508 			__le32	fw_status[3];
509 			__le16	comp_status;
510 			__le16	len;
511 		} els_plogi;
512 		struct {
513 			/*
514 			 * Values for flags field below are as
515 			 * defined in tsk_mgmt_entry struct
516 			 * for control_flags field in qla_fw.h.
517 			 */
518 			uint64_t lun;
519 			uint32_t flags;
520 			uint32_t data;
521 			struct completion comp;
522 			__le16 comp_status;
523 		} tmf;
524 		struct {
525 #define SRB_FXDISC_REQ_DMA_VALID	BIT_0
526 #define SRB_FXDISC_RESP_DMA_VALID	BIT_1
527 #define SRB_FXDISC_REQ_DWRD_VALID	BIT_2
528 #define SRB_FXDISC_RSP_DWRD_VALID	BIT_3
529 #define FXDISC_TIMEOUT 20
530 			uint8_t flags;
531 			uint32_t req_len;
532 			uint32_t rsp_len;
533 			void *req_addr;
534 			void *rsp_addr;
535 			dma_addr_t req_dma_handle;
536 			dma_addr_t rsp_dma_handle;
537 			__le32 adapter_id;
538 			__le32 adapter_id_hi;
539 			__le16 req_func_type;
540 			__le32 req_data;
541 			__le32 req_data_extra;
542 			__le32 result;
543 			__le32 seq_number;
544 			__le16 fw_flags;
545 			struct completion fxiocb_comp;
546 			__le32 reserved_0;
547 			uint8_t reserved_1;
548 		} fxiocb;
549 		struct {
550 			uint32_t cmd_hndl;
551 			__le16 comp_status;
552 			__le16 req_que_no;
553 			struct completion comp;
554 		} abt;
555 		struct ct_arg ctarg;
556 #define MAX_IOCB_MB_REG 28
557 #define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
558 		struct {
559 			u16 in_mb[MAX_IOCB_MB_REG];	/* from FW */
560 			u16 out_mb[MAX_IOCB_MB_REG];	/* to FW */
561 			void *out, *in;
562 			dma_addr_t out_dma, in_dma;
563 			struct completion comp;
564 			int rc;
565 		} mbx;
566 		struct {
567 			struct imm_ntfy_from_isp *ntfy;
568 		} nack;
569 		struct {
570 			__le16 comp_status;
571 			__le16 rsp_pyld_len;
572 			uint8_t	aen_op;
573 			void *desc;
574 
575 			/* These are only used with ls4 requests */
576 			int cmd_len;
577 			int rsp_len;
578 			dma_addr_t cmd_dma;
579 			dma_addr_t rsp_dma;
580 			enum nvmefc_fcp_datadir dir;
581 			uint32_t dl;
582 			uint32_t timeout_sec;
583 			struct	list_head   entry;
584 		} nvme;
585 		struct {
586 			u16 cmd;
587 			u16 vp_index;
588 		} ctrlvp;
589 	} u;
590 
591 	struct timer_list timer;
592 	void (*timeout)(void *);
593 };
594 
595 /* Values for srb_ctx type */
596 #define SRB_LOGIN_CMD	1
597 #define SRB_LOGOUT_CMD	2
598 #define SRB_ELS_CMD_RPT 3
599 #define SRB_ELS_CMD_HST 4
600 #define SRB_CT_CMD	5
601 #define SRB_ADISC_CMD	6
602 #define SRB_TM_CMD	7
603 #define SRB_SCSI_CMD	8
604 #define SRB_BIDI_CMD	9
605 #define SRB_FXIOCB_DCMD	10
606 #define SRB_FXIOCB_BCMD	11
607 #define SRB_ABT_CMD	12
608 #define SRB_ELS_DCMD	13
609 #define SRB_MB_IOCB	14
610 #define SRB_CT_PTHRU_CMD 15
611 #define SRB_NACK_PLOGI	16
612 #define SRB_NACK_PRLI	17
613 #define SRB_NACK_LOGO	18
614 #define SRB_NVME_CMD	19
615 #define SRB_NVME_LS	20
616 #define SRB_PRLI_CMD	21
617 #define SRB_CTRL_VP	22
618 #define SRB_PRLO_CMD	23
619 
620 enum {
621 	TYPE_SRB,
622 	TYPE_TGT_CMD,
623 	TYPE_TGT_TMCMD,		/* task management */
624 };
625 
626 struct iocb_resource {
627 	u8 res_type;
628 	u8 pad;
629 	u16 iocb_cnt;
630 };
631 
632 typedef struct srb {
633 	/*
634 	 * Do not move cmd_type field, it needs to
635 	 * line up with qla_tgt_cmd->cmd_type
636 	 */
637 	uint8_t cmd_type;
638 	uint8_t pad[3];
639 	struct iocb_resource iores;
640 	struct kref cmd_kref;	/* need to migrate ref_count over to this */
641 	void *priv;
642 	struct fc_port *fcport;
643 	struct scsi_qla_host *vha;
644 	unsigned int start_timer:1;
645 
646 	uint32_t handle;
647 	uint16_t flags;
648 	uint16_t type;
649 	const char *name;
650 	int iocbs;
651 	struct qla_qpair *qpair;
652 	struct srb *cmd_sp;
653 	struct list_head elem;
654 	u32 gen1;	/* scratch */
655 	u32 gen2;	/* scratch */
656 	int rc;
657 	int retry_count;
658 	struct completion *comp;
659 	union {
660 		struct srb_iocb iocb_cmd;
661 		struct bsg_job *bsg_job;
662 		struct srb_cmd scmd;
663 	} u;
664 	/*
665 	 * Report completion status @res and call sp_put(@sp). @res is
666 	 * an NVMe status code, a SCSI result (e.g. DID_OK << 16) or a
667 	 * QLA_* status value.
668 	 */
669 	void (*done)(struct srb *sp, int res);
670 	/* Stop the timer and free @sp. Only used by the FCP code. */
671 	void (*free)(struct srb *sp);
672 	/*
673 	 * Call nvme_private->fd->done() and free @sp. Only used by the NVMe
674 	 * code.
675 	 */
676 	void (*put_fn)(struct kref *kref);
677 } srb_t;
678 
679 #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
680 
681 #define GET_CMD_SENSE_LEN(sp) \
682 	(sp->u.scmd.request_sense_length)
683 #define SET_CMD_SENSE_LEN(sp, len) \
684 	(sp->u.scmd.request_sense_length = len)
685 #define GET_CMD_SENSE_PTR(sp) \
686 	(sp->u.scmd.request_sense_ptr)
687 #define SET_CMD_SENSE_PTR(sp, ptr) \
688 	(sp->u.scmd.request_sense_ptr = ptr)
689 #define GET_FW_SENSE_LEN(sp) \
690 	(sp->u.scmd.fw_sense_length)
691 #define SET_FW_SENSE_LEN(sp, len) \
692 	(sp->u.scmd.fw_sense_length = len)
693 
694 struct msg_echo_lb {
695 	dma_addr_t send_dma;
696 	dma_addr_t rcv_dma;
697 	uint16_t req_sg_cnt;
698 	uint16_t rsp_sg_cnt;
699 	uint16_t options;
700 	uint32_t transfer_size;
701 	uint32_t iteration_count;
702 };
703 
704 /*
705  * ISP I/O Register Set structure definitions.
706  */
707 struct device_reg_2xxx {
708 	__le16	flash_address; 	/* Flash BIOS address */
709 	__le16	flash_data;		/* Flash BIOS data */
710 	__le16	unused_1[1];		/* Gap */
711 	__le16	ctrl_status;		/* Control/Status */
712 #define CSR_FLASH_64K_BANK	BIT_3	/* Flash upper 64K bank select */
713 #define CSR_FLASH_ENABLE	BIT_1	/* Flash BIOS Read/Write enable */
714 #define CSR_ISP_SOFT_RESET	BIT_0	/* ISP soft reset */
715 
716 	__le16	ictrl;			/* Interrupt control */
717 #define ICR_EN_INT		BIT_15	/* ISP enable interrupts. */
718 #define ICR_EN_RISC		BIT_3	/* ISP enable RISC interrupts. */
719 
720 	__le16	istatus;		/* Interrupt status */
721 #define ISR_RISC_INT		BIT_3	/* RISC interrupt */
722 
723 	__le16	semaphore;		/* Semaphore */
724 	__le16	nvram;			/* NVRAM register. */
725 #define NVR_DESELECT		0
726 #define NVR_BUSY		BIT_15
727 #define NVR_WRT_ENABLE		BIT_14	/* Write enable */
728 #define NVR_PR_ENABLE		BIT_13	/* Protection register enable */
729 #define NVR_DATA_IN		BIT_3
730 #define NVR_DATA_OUT		BIT_2
731 #define NVR_SELECT		BIT_1
732 #define NVR_CLOCK		BIT_0
733 
734 #define NVR_WAIT_CNT		20000
735 
736 	union {
737 		struct {
738 			__le16	mailbox0;
739 			__le16	mailbox1;
740 			__le16	mailbox2;
741 			__le16	mailbox3;
742 			__le16	mailbox4;
743 			__le16	mailbox5;
744 			__le16	mailbox6;
745 			__le16	mailbox7;
746 			__le16	unused_2[59];	/* Gap */
747 		} __attribute__((packed)) isp2100;
748 		struct {
749 						/* Request Queue */
750 			__le16	req_q_in;	/*  In-Pointer */
751 			__le16	req_q_out;	/*  Out-Pointer */
752 						/* Response Queue */
753 			__le16	rsp_q_in;	/*  In-Pointer */
754 			__le16	rsp_q_out;	/*  Out-Pointer */
755 
756 						/* RISC to Host Status */
757 			__le32	host_status;
758 #define HSR_RISC_INT		BIT_15	/* RISC interrupt */
759 #define HSR_RISC_PAUSED		BIT_8	/* RISC Paused */
760 
761 					/* Host to Host Semaphore */
762 			__le16	host_semaphore;
763 			__le16	unused_3[17];	/* Gap */
764 			__le16	mailbox0;
765 			__le16	mailbox1;
766 			__le16	mailbox2;
767 			__le16	mailbox3;
768 			__le16	mailbox4;
769 			__le16	mailbox5;
770 			__le16	mailbox6;
771 			__le16	mailbox7;
772 			__le16	mailbox8;
773 			__le16	mailbox9;
774 			__le16	mailbox10;
775 			__le16	mailbox11;
776 			__le16	mailbox12;
777 			__le16	mailbox13;
778 			__le16	mailbox14;
779 			__le16	mailbox15;
780 			__le16	mailbox16;
781 			__le16	mailbox17;
782 			__le16	mailbox18;
783 			__le16	mailbox19;
784 			__le16	mailbox20;
785 			__le16	mailbox21;
786 			__le16	mailbox22;
787 			__le16	mailbox23;
788 			__le16	mailbox24;
789 			__le16	mailbox25;
790 			__le16	mailbox26;
791 			__le16	mailbox27;
792 			__le16	mailbox28;
793 			__le16	mailbox29;
794 			__le16	mailbox30;
795 			__le16	mailbox31;
796 			__le16	fb_cmd;
797 			__le16	unused_4[10];	/* Gap */
798 		} __attribute__((packed)) isp2300;
799 	} u;
800 
801 	__le16	fpm_diag_config;
802 	__le16	unused_5[0x4];		/* Gap */
803 	__le16	risc_hw;
804 	__le16	unused_5_1;		/* Gap */
805 	__le16	pcr;			/* Processor Control Register. */
806 	__le16	unused_6[0x5];		/* Gap */
807 	__le16	mctr;			/* Memory Configuration and Timing. */
808 	__le16	unused_7[0x3];		/* Gap */
809 	__le16	fb_cmd_2100;		/* Unused on 23XX */
810 	__le16	unused_8[0x3];		/* Gap */
811 	__le16	hccr;			/* Host command & control register. */
812 #define HCCR_HOST_INT		BIT_7	/* Host interrupt bit */
813 #define HCCR_RISC_PAUSE		BIT_5	/* Pause mode bit */
814 					/* HCCR commands */
815 #define HCCR_RESET_RISC		0x1000	/* Reset RISC */
816 #define HCCR_PAUSE_RISC		0x2000	/* Pause RISC */
817 #define HCCR_RELEASE_RISC	0x3000	/* Release RISC from reset. */
818 #define HCCR_SET_HOST_INT	0x5000	/* Set host interrupt */
819 #define HCCR_CLR_HOST_INT	0x6000	/* Clear HOST interrupt */
820 #define HCCR_CLR_RISC_INT	0x7000	/* Clear RISC interrupt */
821 #define	HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
822 #define HCCR_ENABLE_PARITY	0xA000	/* Enable PARITY interrupt */
823 
824 	__le16	unused_9[5];		/* Gap */
825 	__le16	gpiod;			/* GPIO Data register. */
826 	__le16	gpioe;			/* GPIO Enable register. */
827 #define GPIO_LED_MASK			0x00C0
828 #define GPIO_LED_GREEN_OFF_AMBER_OFF	0x0000
829 #define GPIO_LED_GREEN_ON_AMBER_OFF	0x0040
830 #define GPIO_LED_GREEN_OFF_AMBER_ON	0x0080
831 #define GPIO_LED_GREEN_ON_AMBER_ON	0x00C0
832 #define GPIO_LED_ALL_OFF		0x0000
833 #define GPIO_LED_RED_ON_OTHER_OFF	0x0001	/* isp2322 */
834 #define GPIO_LED_RGA_ON			0x00C1	/* isp2322: red green amber */
835 
836 	union {
837 		struct {
838 			__le16	unused_10[8];	/* Gap */
839 			__le16	mailbox8;
840 			__le16	mailbox9;
841 			__le16	mailbox10;
842 			__le16	mailbox11;
843 			__le16	mailbox12;
844 			__le16	mailbox13;
845 			__le16	mailbox14;
846 			__le16	mailbox15;
847 			__le16	mailbox16;
848 			__le16	mailbox17;
849 			__le16	mailbox18;
850 			__le16	mailbox19;
851 			__le16	mailbox20;
852 			__le16	mailbox21;
853 			__le16	mailbox22;
854 			__le16	mailbox23;	/* Also probe reg. */
855 		} __attribute__((packed)) isp2200;
856 	} u_end;
857 };
858 
859 struct device_reg_25xxmq {
860 	__le32	req_q_in;
861 	__le32	req_q_out;
862 	__le32	rsp_q_in;
863 	__le32	rsp_q_out;
864 	__le32	atio_q_in;
865 	__le32	atio_q_out;
866 };
867 
868 
869 struct device_reg_fx00 {
870 	__le32	mailbox0;		/* 00 */
871 	__le32	mailbox1;		/* 04 */
872 	__le32	mailbox2;		/* 08 */
873 	__le32	mailbox3;		/* 0C */
874 	__le32	mailbox4;		/* 10 */
875 	__le32	mailbox5;		/* 14 */
876 	__le32	mailbox6;		/* 18 */
877 	__le32	mailbox7;		/* 1C */
878 	__le32	mailbox8;		/* 20 */
879 	__le32	mailbox9;		/* 24 */
880 	__le32	mailbox10;		/* 28 */
881 	__le32	mailbox11;
882 	__le32	mailbox12;
883 	__le32	mailbox13;
884 	__le32	mailbox14;
885 	__le32	mailbox15;
886 	__le32	mailbox16;
887 	__le32	mailbox17;
888 	__le32	mailbox18;
889 	__le32	mailbox19;
890 	__le32	mailbox20;
891 	__le32	mailbox21;
892 	__le32	mailbox22;
893 	__le32	mailbox23;
894 	__le32	mailbox24;
895 	__le32	mailbox25;
896 	__le32	mailbox26;
897 	__le32	mailbox27;
898 	__le32	mailbox28;
899 	__le32	mailbox29;
900 	__le32	mailbox30;
901 	__le32	mailbox31;
902 	__le32	aenmailbox0;
903 	__le32	aenmailbox1;
904 	__le32	aenmailbox2;
905 	__le32	aenmailbox3;
906 	__le32	aenmailbox4;
907 	__le32	aenmailbox5;
908 	__le32	aenmailbox6;
909 	__le32	aenmailbox7;
910 	/* Request Queue. */
911 	__le32	req_q_in;		/* A0 - Request Queue In-Pointer */
912 	__le32	req_q_out;		/* A4 - Request Queue Out-Pointer */
913 	/* Response Queue. */
914 	__le32	rsp_q_in;		/* A8 - Response Queue In-Pointer */
915 	__le32	rsp_q_out;		/* AC - Response Queue Out-Pointer */
916 	/* Init values shadowed on FW Up Event */
917 	__le32	initval0;		/* B0 */
918 	__le32	initval1;		/* B4 */
919 	__le32	initval2;		/* B8 */
920 	__le32	initval3;		/* BC */
921 	__le32	initval4;		/* C0 */
922 	__le32	initval5;		/* C4 */
923 	__le32	initval6;		/* C8 */
924 	__le32	initval7;		/* CC */
925 	__le32	fwheartbeat;		/* D0 */
926 	__le32	pseudoaen;		/* D4 */
927 };
928 
929 
930 
931 typedef union {
932 		struct device_reg_2xxx isp;
933 		struct device_reg_24xx isp24;
934 		struct device_reg_25xxmq isp25mq;
935 		struct device_reg_82xx isp82;
936 		struct device_reg_fx00 ispfx00;
937 } __iomem device_reg_t;
938 
939 #define ISP_REQ_Q_IN(ha, reg) \
940 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
941 	 &(reg)->u.isp2100.mailbox4 : \
942 	 &(reg)->u.isp2300.req_q_in)
943 #define ISP_REQ_Q_OUT(ha, reg) \
944 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
945 	 &(reg)->u.isp2100.mailbox4 : \
946 	 &(reg)->u.isp2300.req_q_out)
947 #define ISP_RSP_Q_IN(ha, reg) \
948 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
949 	 &(reg)->u.isp2100.mailbox5 : \
950 	 &(reg)->u.isp2300.rsp_q_in)
951 #define ISP_RSP_Q_OUT(ha, reg) \
952 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
953 	 &(reg)->u.isp2100.mailbox5 : \
954 	 &(reg)->u.isp2300.rsp_q_out)
955 
956 #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
957 #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
958 
959 #define MAILBOX_REG(ha, reg, num) \
960 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
961 	 (num < 8 ? \
962 	  &(reg)->u.isp2100.mailbox0 + (num) : \
963 	  &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
964 	 &(reg)->u.isp2300.mailbox0 + (num))
965 #define RD_MAILBOX_REG(ha, reg, num) \
966 	rd_reg_word(MAILBOX_REG(ha, reg, num))
967 #define WRT_MAILBOX_REG(ha, reg, num, data) \
968 	wrt_reg_word(MAILBOX_REG(ha, reg, num), data)
969 
970 #define FB_CMD_REG(ha, reg) \
971 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
972 	 &(reg)->fb_cmd_2100 : \
973 	 &(reg)->u.isp2300.fb_cmd)
974 #define RD_FB_CMD_REG(ha, reg) \
975 	rd_reg_word(FB_CMD_REG(ha, reg))
976 #define WRT_FB_CMD_REG(ha, reg, data) \
977 	wrt_reg_word(FB_CMD_REG(ha, reg), data)
978 
979 typedef struct {
980 	uint32_t	out_mb;		/* outbound from driver */
981 	uint32_t	in_mb;			/* Incoming from RISC */
982 	uint16_t	mb[MAILBOX_REGISTER_COUNT];
983 	long		buf_size;
984 	void		*bufp;
985 	uint32_t	tov;
986 	uint8_t		flags;
987 #define MBX_DMA_IN	BIT_0
988 #define	MBX_DMA_OUT	BIT_1
989 #define IOCTL_CMD	BIT_2
990 } mbx_cmd_t;
991 
992 struct mbx_cmd_32 {
993 	uint32_t	out_mb;		/* outbound from driver */
994 	uint32_t	in_mb;			/* Incoming from RISC */
995 	uint32_t	mb[MAILBOX_REGISTER_COUNT];
996 	long		buf_size;
997 	void		*bufp;
998 	uint32_t	tov;
999 	uint8_t		flags;
1000 #define MBX_DMA_IN	BIT_0
1001 #define	MBX_DMA_OUT	BIT_1
1002 #define IOCTL_CMD	BIT_2
1003 };
1004 
1005 
1006 #define	MBX_TOV_SECONDS	30
1007 
1008 /*
1009  *  ISP product identification definitions in mailboxes after reset.
1010  */
1011 #define PROD_ID_1		0x4953
1012 #define PROD_ID_2		0x0000
1013 #define PROD_ID_2a		0x5020
1014 #define PROD_ID_3		0x2020
1015 
1016 /*
1017  * ISP mailbox Self-Test status codes
1018  */
1019 #define MBS_FRM_ALIVE		0	/* Firmware Alive. */
1020 #define MBS_CHKSUM_ERR		1	/* Checksum Error. */
1021 #define MBS_BUSY		4	/* Busy. */
1022 
1023 /*
1024  * ISP mailbox command complete status codes
1025  */
1026 #define MBS_COMMAND_COMPLETE		0x4000
1027 #define MBS_INVALID_COMMAND		0x4001
1028 #define MBS_HOST_INTERFACE_ERROR	0x4002
1029 #define MBS_TEST_FAILED			0x4003
1030 #define MBS_COMMAND_ERROR		0x4005
1031 #define MBS_COMMAND_PARAMETER_ERROR	0x4006
1032 #define MBS_PORT_ID_USED		0x4007
1033 #define MBS_LOOP_ID_USED		0x4008
1034 #define MBS_ALL_IDS_IN_USE		0x4009
1035 #define MBS_NOT_LOGGED_IN		0x400A
1036 #define MBS_LINK_DOWN_ERROR		0x400B
1037 #define MBS_DIAG_ECHO_TEST_ERROR	0x400C
1038 
qla2xxx_is_valid_mbs(unsigned int mbs)1039 static inline bool qla2xxx_is_valid_mbs(unsigned int mbs)
1040 {
1041 	return MBS_COMMAND_COMPLETE <= mbs && mbs <= MBS_DIAG_ECHO_TEST_ERROR;
1042 }
1043 
1044 /*
1045  * ISP mailbox asynchronous event status codes
1046  */
1047 #define MBA_ASYNC_EVENT		0x8000	/* Asynchronous event. */
1048 #define MBA_RESET		0x8001	/* Reset Detected. */
1049 #define MBA_SYSTEM_ERR		0x8002	/* System Error. */
1050 #define MBA_REQ_TRANSFER_ERR	0x8003	/* Request Transfer Error. */
1051 #define MBA_RSP_TRANSFER_ERR	0x8004	/* Response Transfer Error. */
1052 #define MBA_WAKEUP_THRES	0x8005	/* Request Queue Wake-up. */
1053 #define MBA_LIP_OCCURRED	0x8010	/* Loop Initialization Procedure */
1054 					/* occurred. */
1055 #define MBA_LOOP_UP		0x8011	/* FC Loop UP. */
1056 #define MBA_LOOP_DOWN		0x8012	/* FC Loop Down. */
1057 #define MBA_LIP_RESET		0x8013	/* LIP reset occurred. */
1058 #define MBA_PORT_UPDATE		0x8014	/* Port Database update. */
1059 #define MBA_RSCN_UPDATE		0x8015	/* Register State Chg Notification. */
1060 #define MBA_LIP_F8		0x8016	/* Received a LIP F8. */
1061 #define MBA_LOOP_INIT_ERR	0x8017	/* Loop Initialization Error. */
1062 #define MBA_FABRIC_AUTH_REQ	0x801b	/* Fabric Authentication Required. */
1063 #define MBA_CONGN_NOTI_RECV	0x801e	/* Congestion Notification Received */
1064 #define MBA_SCSI_COMPLETION	0x8020	/* SCSI Command Complete. */
1065 #define MBA_CTIO_COMPLETION	0x8021	/* CTIO Complete. */
1066 #define MBA_IP_COMPLETION	0x8022	/* IP Transmit Command Complete. */
1067 #define MBA_IP_RECEIVE		0x8023	/* IP Received. */
1068 #define MBA_IP_BROADCAST	0x8024	/* IP Broadcast Received. */
1069 #define MBA_IP_LOW_WATER_MARK	0x8025	/* IP Low Water Mark reached. */
1070 #define MBA_IP_RCV_BUFFER_EMPTY 0x8026	/* IP receive buffer queue empty. */
1071 #define MBA_IP_HDR_DATA_SPLIT	0x8027	/* IP header/data splitting feature */
1072 					/* used. */
1073 #define MBA_TRACE_NOTIFICATION	0x8028	/* Trace/Diagnostic notification. */
1074 #define MBA_POINT_TO_POINT	0x8030	/* Point to point mode. */
1075 #define MBA_CMPLT_1_16BIT	0x8031	/* Completion 1 16bit IOSB. */
1076 #define MBA_CMPLT_2_16BIT	0x8032	/* Completion 2 16bit IOSB. */
1077 #define MBA_CMPLT_3_16BIT	0x8033	/* Completion 3 16bit IOSB. */
1078 #define MBA_CMPLT_4_16BIT	0x8034	/* Completion 4 16bit IOSB. */
1079 #define MBA_CMPLT_5_16BIT	0x8035	/* Completion 5 16bit IOSB. */
1080 #define MBA_CHG_IN_CONNECTION	0x8036	/* Change in connection mode. */
1081 #define MBA_RIO_RESPONSE	0x8040	/* RIO response queue update. */
1082 #define MBA_ZIO_RESPONSE	0x8040	/* ZIO response queue update. */
1083 #define MBA_CMPLT_2_32BIT	0x8042	/* Completion 2 32bit IOSB. */
1084 #define MBA_BYPASS_NOTIFICATION	0x8043	/* Auto bypass notification. */
1085 #define MBA_DISCARD_RND_FRAME	0x8048	/* discard RND frame due to error. */
1086 #define MBA_REJECTED_FCP_CMD	0x8049	/* rejected FCP_CMD. */
1087 #define MBA_FW_NOT_STARTED	0x8050	/* Firmware not started */
1088 #define MBA_FW_STARTING		0x8051	/* Firmware starting */
1089 #define MBA_FW_RESTART_CMPLT	0x8060	/* Firmware restart complete */
1090 #define MBA_INIT_REQUIRED	0x8061	/* Initialization required */
1091 #define MBA_SHUTDOWN_REQUESTED	0x8062	/* Shutdown Requested */
1092 #define MBA_TEMPERATURE_ALERT	0x8070	/* Temperature Alert */
1093 #define MBA_DPORT_DIAGNOSTICS	0x8080	/* D-port Diagnostics */
1094 #define MBA_TRANS_INSERT	0x8130	/* Transceiver Insertion */
1095 #define MBA_TRANS_REMOVE	0x8131	/* Transceiver Removal */
1096 #define MBA_FW_INIT_FAILURE	0x8401	/* Firmware initialization failure */
1097 #define MBA_MIRROR_LUN_CHANGE	0x8402	/* Mirror LUN State Change
1098 					   Notification */
1099 #define MBA_FW_POLL_STATE	0x8600  /* Firmware in poll diagnostic state */
1100 #define MBA_FW_RESET_FCT	0x8502	/* Firmware reset factory defaults */
1101 #define MBA_FW_INIT_INPROGRESS	0x8500	/* Firmware boot in progress */
1102 /* 83XX FCoE specific */
1103 #define MBA_IDC_AEN		0x8200  /* FCoE: NIC Core state change AEN */
1104 
1105 /* Interrupt type codes */
1106 #define INTR_ROM_MB_SUCCESS		0x1
1107 #define INTR_ROM_MB_FAILED		0x2
1108 #define INTR_MB_SUCCESS			0x10
1109 #define INTR_MB_FAILED			0x11
1110 #define INTR_ASYNC_EVENT		0x12
1111 #define INTR_RSP_QUE_UPDATE		0x13
1112 #define INTR_RSP_QUE_UPDATE_83XX	0x14
1113 #define INTR_ATIO_QUE_UPDATE		0x1C
1114 #define INTR_ATIO_RSP_QUE_UPDATE	0x1D
1115 #define INTR_ATIO_QUE_UPDATE_27XX	0x1E
1116 
1117 /* ISP mailbox loopback echo diagnostic error code */
1118 #define MBS_LB_RESET	0x17
1119 /*
1120  * Firmware options 1, 2, 3.
1121  */
1122 #define FO1_AE_ON_LIPF8			BIT_0
1123 #define FO1_AE_ALL_LIP_RESET		BIT_1
1124 #define FO1_CTIO_RETRY			BIT_3
1125 #define FO1_DISABLE_LIP_F7_SW		BIT_4
1126 #define FO1_DISABLE_100MS_LOS_WAIT	BIT_5
1127 #define FO1_DISABLE_GPIO6_7		BIT_6	/* LED bits */
1128 #define FO1_AE_ON_LOOP_INIT_ERR		BIT_7
1129 #define FO1_SET_EMPHASIS_SWING		BIT_8
1130 #define FO1_AE_AUTO_BYPASS		BIT_9
1131 #define FO1_ENABLE_PURE_IOCB		BIT_10
1132 #define FO1_AE_PLOGI_RJT		BIT_11
1133 #define FO1_ENABLE_ABORT_SEQUENCE	BIT_12
1134 #define FO1_AE_QUEUE_FULL		BIT_13
1135 
1136 #define FO2_ENABLE_ATIO_TYPE_3		BIT_0
1137 #define FO2_REV_LOOPBACK		BIT_1
1138 
1139 #define FO3_ENABLE_EMERG_IOCB		BIT_0
1140 #define FO3_AE_RND_ERROR		BIT_1
1141 
1142 /* 24XX additional firmware options */
1143 #define ADD_FO_COUNT			3
1144 #define ADD_FO1_DISABLE_GPIO_LED_CTRL	BIT_6	/* LED bits */
1145 #define ADD_FO1_ENABLE_PUREX_IOCB	BIT_10
1146 
1147 #define ADD_FO2_ENABLE_SEL_CLS2		BIT_5
1148 
1149 #define ADD_FO3_NO_ABT_ON_LINK_DOWN	BIT_14
1150 
1151 /*
1152  * ISP mailbox commands
1153  */
1154 #define MBC_LOAD_RAM			1	/* Load RAM. */
1155 #define MBC_EXECUTE_FIRMWARE		2	/* Execute firmware. */
1156 #define MBC_READ_RAM_WORD		5	/* Read RAM word. */
1157 #define MBC_MAILBOX_REGISTER_TEST	6	/* Wrap incoming mailboxes */
1158 #define MBC_VERIFY_CHECKSUM		7	/* Verify checksum. */
1159 #define MBC_GET_FIRMWARE_VERSION	8	/* Get firmware revision. */
1160 #define MBC_LOAD_RISC_RAM		9	/* Load RAM command. */
1161 #define MBC_DUMP_RISC_RAM		0xa	/* Dump RAM command. */
1162 #define MBC_SECURE_FLASH_UPDATE		0xa	/* Secure Flash Update(28xx) */
1163 #define MBC_LOAD_RISC_RAM_EXTENDED	0xb	/* Load RAM extended. */
1164 #define MBC_DUMP_RISC_RAM_EXTENDED	0xc	/* Dump RAM extended. */
1165 #define MBC_WRITE_RAM_WORD_EXTENDED	0xd	/* Write RAM word extended */
1166 #define MBC_READ_RAM_EXTENDED		0xf	/* Read RAM extended. */
1167 #define MBC_IOCB_COMMAND		0x12	/* Execute IOCB command. */
1168 #define MBC_STOP_FIRMWARE		0x14	/* Stop firmware. */
1169 #define MBC_ABORT_COMMAND		0x15	/* Abort IOCB command. */
1170 #define MBC_ABORT_DEVICE		0x16	/* Abort device (ID/LUN). */
1171 #define MBC_ABORT_TARGET		0x17	/* Abort target (ID). */
1172 #define MBC_RESET			0x18	/* Reset. */
1173 #define MBC_GET_ADAPTER_LOOP_ID		0x20	/* Get loop id of ISP2200. */
1174 #define MBC_GET_SET_ZIO_THRESHOLD	0x21	/* Get/SET ZIO THRESHOLD. */
1175 #define MBC_GET_RETRY_COUNT		0x22	/* Get f/w retry cnt/delay. */
1176 #define MBC_DISABLE_VI			0x24	/* Disable VI operation. */
1177 #define MBC_ENABLE_VI			0x25	/* Enable VI operation. */
1178 #define MBC_GET_FIRMWARE_OPTION		0x28	/* Get Firmware Options. */
1179 #define MBC_GET_MEM_OFFLOAD_CNTRL_STAT	0x34	/* Memory Offload ctrl/Stat*/
1180 #define MBC_SET_FIRMWARE_OPTION		0x38	/* Set Firmware Options. */
1181 #define MBC_SET_GET_FC_LED_CONFIG	0x3b	/* Set/Get FC LED config */
1182 #define MBC_LOOP_PORT_BYPASS		0x40	/* Loop Port Bypass. */
1183 #define MBC_LOOP_PORT_ENABLE		0x41	/* Loop Port Enable. */
1184 #define MBC_GET_RESOURCE_COUNTS		0x42	/* Get Resource Counts. */
1185 #define MBC_NON_PARTICIPATE		0x43	/* Non-Participating Mode. */
1186 #define MBC_DIAGNOSTIC_ECHO		0x44	/* Diagnostic echo. */
1187 #define MBC_DIAGNOSTIC_LOOP_BACK	0x45	/* Diagnostic loop back. */
1188 #define MBC_ONLINE_SELF_TEST		0x46	/* Online self-test. */
1189 #define MBC_ENHANCED_GET_PORT_DATABASE	0x47	/* Get port database + login */
1190 #define MBC_CONFIGURE_VF		0x4b	/* Configure VFs */
1191 #define MBC_RESET_LINK_STATUS		0x52	/* Reset Link Error Status */
1192 #define MBC_IOCB_COMMAND_A64		0x54	/* Execute IOCB command (64) */
1193 #define MBC_PORT_LOGOUT			0x56	/* Port Logout request */
1194 #define MBC_SEND_RNID_ELS		0x57	/* Send RNID ELS request */
1195 #define MBC_SET_RNID_PARAMS		0x59	/* Set RNID parameters */
1196 #define MBC_GET_RNID_PARAMS		0x5a	/* Get RNID parameters */
1197 #define MBC_DATA_RATE			0x5d	/* Data Rate */
1198 #define MBC_INITIALIZE_FIRMWARE		0x60	/* Initialize firmware */
1199 #define MBC_INITIATE_LIP		0x62	/* Initiate Loop */
1200 						/* Initialization Procedure */
1201 #define MBC_GET_FC_AL_POSITION_MAP	0x63	/* Get FC_AL Position Map. */
1202 #define MBC_GET_PORT_DATABASE		0x64	/* Get Port Database. */
1203 #define MBC_CLEAR_ACA			0x65	/* Clear ACA. */
1204 #define MBC_TARGET_RESET		0x66	/* Target Reset. */
1205 #define MBC_CLEAR_TASK_SET		0x67	/* Clear Task Set. */
1206 #define MBC_ABORT_TASK_SET		0x68	/* Abort Task Set. */
1207 #define MBC_GET_FIRMWARE_STATE		0x69	/* Get firmware state. */
1208 #define MBC_GET_PORT_NAME		0x6a	/* Get port name. */
1209 #define MBC_GET_LINK_STATUS		0x6b	/* Get port link status. */
1210 #define MBC_LIP_RESET			0x6c	/* LIP reset. */
1211 #define MBC_SEND_SNS_COMMAND		0x6e	/* Send Simple Name Server */
1212 						/* commandd. */
1213 #define MBC_LOGIN_FABRIC_PORT		0x6f	/* Login fabric port. */
1214 #define MBC_SEND_CHANGE_REQUEST		0x70	/* Send Change Request. */
1215 #define MBC_LOGOUT_FABRIC_PORT		0x71	/* Logout fabric port. */
1216 #define MBC_LIP_FULL_LOGIN		0x72	/* Full login LIP. */
1217 #define MBC_LOGIN_LOOP_PORT		0x74	/* Login Loop Port. */
1218 #define MBC_PORT_NODE_NAME_LIST		0x75	/* Get port/node name list. */
1219 #define MBC_INITIALIZE_RECEIVE_QUEUE	0x77	/* Initialize receive queue */
1220 #define MBC_UNLOAD_IP			0x79	/* Shutdown IP */
1221 #define MBC_GET_ID_LIST			0x7C	/* Get Port ID list. */
1222 #define MBC_SEND_LFA_COMMAND		0x7D	/* Send Loop Fabric Address */
1223 #define MBC_LUN_RESET			0x7E	/* Send LUN reset */
1224 
1225 /*
1226  * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1227  * should be defined with MBC_MR_*
1228  */
1229 #define MBC_MR_DRV_SHUTDOWN		0x6A
1230 
1231 /*
1232  * ISP24xx mailbox commands
1233  */
1234 #define MBC_WRITE_SERDES		0x3	/* Write serdes word. */
1235 #define MBC_READ_SERDES			0x4	/* Read serdes word. */
1236 #define MBC_LOAD_DUMP_MPI_RAM		0x5	/* Load/Dump MPI RAM. */
1237 #define MBC_SERDES_PARAMS		0x10	/* Serdes Tx Parameters. */
1238 #define MBC_GET_IOCB_STATUS		0x12	/* Get IOCB status command. */
1239 #define MBC_PORT_PARAMS			0x1A	/* Port iDMA Parameters. */
1240 #define MBC_GET_TIMEOUT_PARAMS		0x22	/* Get FW timeouts. */
1241 #define MBC_TRACE_CONTROL		0x27	/* Trace control command. */
1242 #define MBC_GEN_SYSTEM_ERROR		0x2a	/* Generate System Error. */
1243 #define MBC_WRITE_SFP			0x30	/* Write SFP Data. */
1244 #define MBC_READ_SFP			0x31	/* Read SFP Data. */
1245 #define MBC_SET_TIMEOUT_PARAMS		0x32	/* Set FW timeouts. */
1246 #define MBC_DPORT_DIAGNOSTICS		0x47	/* D-Port Diagnostics */
1247 #define MBC_MID_INITIALIZE_FIRMWARE	0x48	/* MID Initialize firmware. */
1248 #define MBC_MID_GET_VP_DATABASE		0x49	/* MID Get VP Database. */
1249 #define MBC_MID_GET_VP_ENTRY		0x4a	/* MID Get VP Entry. */
1250 #define MBC_HOST_MEMORY_COPY		0x53	/* Host Memory Copy. */
1251 #define MBC_SEND_RNFT_ELS		0x5e	/* Send RNFT ELS request */
1252 #define MBC_GET_LINK_PRIV_STATS		0x6d	/* Get link & private data. */
1253 #define MBC_LINK_INITIALIZATION		0x72	/* Do link initialization. */
1254 #define MBC_SET_VENDOR_ID		0x76	/* Set Vendor ID. */
1255 #define MBC_PORT_RESET			0x120	/* Port Reset */
1256 #define MBC_SET_PORT_CONFIG		0x122	/* Set port configuration */
1257 #define MBC_GET_PORT_CONFIG		0x123	/* Get port configuration */
1258 
1259 /*
1260  * ISP81xx mailbox commands
1261  */
1262 #define MBC_WRITE_MPI_REGISTER		0x01    /* Write MPI Register. */
1263 
1264 /*
1265  * ISP8044 mailbox commands
1266  */
1267 #define MBC_SET_GET_ETH_SERDES_REG	0x150
1268 #define HCS_WRITE_SERDES		0x3
1269 #define HCS_READ_SERDES			0x4
1270 
1271 /* Firmware return data sizes */
1272 #define FCAL_MAP_SIZE	128
1273 
1274 /* Mailbox bit definitions for out_mb and in_mb */
1275 #define	MBX_31		BIT_31
1276 #define	MBX_30		BIT_30
1277 #define	MBX_29		BIT_29
1278 #define	MBX_28		BIT_28
1279 #define	MBX_27		BIT_27
1280 #define	MBX_26		BIT_26
1281 #define	MBX_25		BIT_25
1282 #define	MBX_24		BIT_24
1283 #define	MBX_23		BIT_23
1284 #define	MBX_22		BIT_22
1285 #define	MBX_21		BIT_21
1286 #define	MBX_20		BIT_20
1287 #define	MBX_19		BIT_19
1288 #define	MBX_18		BIT_18
1289 #define	MBX_17		BIT_17
1290 #define	MBX_16		BIT_16
1291 #define	MBX_15		BIT_15
1292 #define	MBX_14		BIT_14
1293 #define	MBX_13		BIT_13
1294 #define	MBX_12		BIT_12
1295 #define	MBX_11		BIT_11
1296 #define	MBX_10		BIT_10
1297 #define	MBX_9		BIT_9
1298 #define	MBX_8		BIT_8
1299 #define	MBX_7		BIT_7
1300 #define	MBX_6		BIT_6
1301 #define	MBX_5		BIT_5
1302 #define	MBX_4		BIT_4
1303 #define	MBX_3		BIT_3
1304 #define	MBX_2		BIT_2
1305 #define	MBX_1		BIT_1
1306 #define	MBX_0		BIT_0
1307 
1308 #define RNID_TYPE_ELS_CMD	0x5
1309 #define RNID_TYPE_PORT_LOGIN	0x7
1310 #define RNID_BUFFER_CREDITS	0x8
1311 #define RNID_TYPE_SET_VERSION	0x9
1312 #define RNID_TYPE_ASIC_TEMP	0xC
1313 
1314 #define ELS_CMD_MAP_SIZE	32
1315 
1316 /*
1317  * Firmware state codes from get firmware state mailbox command
1318  */
1319 #define FSTATE_CONFIG_WAIT      0
1320 #define FSTATE_WAIT_AL_PA       1
1321 #define FSTATE_WAIT_LOGIN       2
1322 #define FSTATE_READY            3
1323 #define FSTATE_LOSS_OF_SYNC     4
1324 #define FSTATE_ERROR            5
1325 #define FSTATE_REINIT           6
1326 #define FSTATE_NON_PART         7
1327 
1328 #define FSTATE_CONFIG_CORRECT      0
1329 #define FSTATE_P2P_RCV_LIP         1
1330 #define FSTATE_P2P_CHOOSE_LOOP     2
1331 #define FSTATE_P2P_RCV_UNIDEN_LIP  3
1332 #define FSTATE_FATAL_ERROR         4
1333 #define FSTATE_LOOP_BACK_CONN      5
1334 
1335 #define QLA27XX_IMG_STATUS_VER_MAJOR   0x01
1336 #define QLA27XX_IMG_STATUS_VER_MINOR    0x00
1337 #define QLA27XX_IMG_STATUS_SIGN   0xFACEFADE
1338 #define QLA28XX_IMG_STATUS_SIGN    0xFACEFADF
1339 #define QLA28XX_IMG_STATUS_SIGN		0xFACEFADF
1340 #define QLA28XX_AUX_IMG_STATUS_SIGN	0xFACEFAED
1341 #define QLA27XX_DEFAULT_IMAGE		0
1342 #define QLA27XX_PRIMARY_IMAGE  1
1343 #define QLA27XX_SECONDARY_IMAGE    2
1344 
1345 /*
1346  * Port Database structure definition
1347  * Little endian except where noted.
1348  */
1349 #define	PORT_DATABASE_SIZE	128	/* bytes */
1350 typedef struct {
1351 	uint8_t options;
1352 	uint8_t control;
1353 	uint8_t master_state;
1354 	uint8_t slave_state;
1355 	uint8_t reserved[2];
1356 	uint8_t hard_address;
1357 	uint8_t reserved_1;
1358 	uint8_t port_id[4];
1359 	uint8_t node_name[WWN_SIZE];
1360 	uint8_t port_name[WWN_SIZE];
1361 	__le16	execution_throttle;
1362 	uint16_t execution_count;
1363 	uint8_t reset_count;
1364 	uint8_t reserved_2;
1365 	uint16_t resource_allocation;
1366 	uint16_t current_allocation;
1367 	uint16_t queue_head;
1368 	uint16_t queue_tail;
1369 	uint16_t transmit_execution_list_next;
1370 	uint16_t transmit_execution_list_previous;
1371 	uint16_t common_features;
1372 	uint16_t total_concurrent_sequences;
1373 	uint16_t RO_by_information_category;
1374 	uint8_t recipient;
1375 	uint8_t initiator;
1376 	uint16_t receive_data_size;
1377 	uint16_t concurrent_sequences;
1378 	uint16_t open_sequences_per_exchange;
1379 	uint16_t lun_abort_flags;
1380 	uint16_t lun_stop_flags;
1381 	uint16_t stop_queue_head;
1382 	uint16_t stop_queue_tail;
1383 	uint16_t port_retry_timer;
1384 	uint16_t next_sequence_id;
1385 	uint16_t frame_count;
1386 	uint16_t PRLI_payload_length;
1387 	uint8_t prli_svc_param_word_0[2];	/* Big endian */
1388 						/* Bits 15-0 of word 0 */
1389 	uint8_t prli_svc_param_word_3[2];	/* Big endian */
1390 						/* Bits 15-0 of word 3 */
1391 	uint16_t loop_id;
1392 	uint16_t extended_lun_info_list_pointer;
1393 	uint16_t extended_lun_stop_list_pointer;
1394 } port_database_t;
1395 
1396 /*
1397  * Port database slave/master states
1398  */
1399 #define PD_STATE_DISCOVERY			0
1400 #define PD_STATE_WAIT_DISCOVERY_ACK		1
1401 #define PD_STATE_PORT_LOGIN			2
1402 #define PD_STATE_WAIT_PORT_LOGIN_ACK		3
1403 #define PD_STATE_PROCESS_LOGIN			4
1404 #define PD_STATE_WAIT_PROCESS_LOGIN_ACK		5
1405 #define PD_STATE_PORT_LOGGED_IN			6
1406 #define PD_STATE_PORT_UNAVAILABLE		7
1407 #define PD_STATE_PROCESS_LOGOUT			8
1408 #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK	9
1409 #define PD_STATE_PORT_LOGOUT			10
1410 #define PD_STATE_WAIT_PORT_LOGOUT_ACK		11
1411 
1412 
1413 #define QLA_ZIO_MODE_6		(BIT_2 | BIT_1)
1414 #define QLA_ZIO_DISABLED	0
1415 #define QLA_ZIO_DEFAULT_TIMER	2
1416 
1417 /*
1418  * ISP Initialization Control Block.
1419  * Little endian except where noted.
1420  */
1421 #define	ICB_VERSION 1
1422 typedef struct {
1423 	uint8_t  version;
1424 	uint8_t  reserved_1;
1425 
1426 	/*
1427 	 * LSB BIT 0  = Enable Hard Loop Id
1428 	 * LSB BIT 1  = Enable Fairness
1429 	 * LSB BIT 2  = Enable Full-Duplex
1430 	 * LSB BIT 3  = Enable Fast Posting
1431 	 * LSB BIT 4  = Enable Target Mode
1432 	 * LSB BIT 5  = Disable Initiator Mode
1433 	 * LSB BIT 6  = Enable ADISC
1434 	 * LSB BIT 7  = Enable Target Inquiry Data
1435 	 *
1436 	 * MSB BIT 0  = Enable PDBC Notify
1437 	 * MSB BIT 1  = Non Participating LIP
1438 	 * MSB BIT 2  = Descending Loop ID Search
1439 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1440 	 * MSB BIT 4  = Stop PortQ on Full Status
1441 	 * MSB BIT 5  = Full Login after LIP
1442 	 * MSB BIT 6  = Node Name Option
1443 	 * MSB BIT 7  = Ext IFWCB enable bit
1444 	 */
1445 	uint8_t  firmware_options[2];
1446 
1447 	__le16	frame_payload_size;
1448 	__le16	max_iocb_allocation;
1449 	__le16	execution_throttle;
1450 	uint8_t  retry_count;
1451 	uint8_t	 retry_delay;			/* unused */
1452 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1453 	uint16_t hard_address;
1454 	uint8_t	 inquiry_data;
1455 	uint8_t	 login_timeout;
1456 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1457 
1458 	__le16	request_q_outpointer;
1459 	__le16	response_q_inpointer;
1460 	__le16	request_q_length;
1461 	__le16	response_q_length;
1462 	__le64  request_q_address __packed;
1463 	__le64  response_q_address __packed;
1464 
1465 	__le16	lun_enables;
1466 	uint8_t  command_resource_count;
1467 	uint8_t  immediate_notify_resource_count;
1468 	__le16	timeout;
1469 	uint8_t  reserved_2[2];
1470 
1471 	/*
1472 	 * LSB BIT 0 = Timer Operation mode bit 0
1473 	 * LSB BIT 1 = Timer Operation mode bit 1
1474 	 * LSB BIT 2 = Timer Operation mode bit 2
1475 	 * LSB BIT 3 = Timer Operation mode bit 3
1476 	 * LSB BIT 4 = Init Config Mode bit 0
1477 	 * LSB BIT 5 = Init Config Mode bit 1
1478 	 * LSB BIT 6 = Init Config Mode bit 2
1479 	 * LSB BIT 7 = Enable Non part on LIHA failure
1480 	 *
1481 	 * MSB BIT 0 = Enable class 2
1482 	 * MSB BIT 1 = Enable ACK0
1483 	 * MSB BIT 2 =
1484 	 * MSB BIT 3 =
1485 	 * MSB BIT 4 = FC Tape Enable
1486 	 * MSB BIT 5 = Enable FC Confirm
1487 	 * MSB BIT 6 = Enable command queuing in target mode
1488 	 * MSB BIT 7 = No Logo On Link Down
1489 	 */
1490 	uint8_t	 add_firmware_options[2];
1491 
1492 	uint8_t	 response_accumulation_timer;
1493 	uint8_t	 interrupt_delay_timer;
1494 
1495 	/*
1496 	 * LSB BIT 0 = Enable Read xfr_rdy
1497 	 * LSB BIT 1 = Soft ID only
1498 	 * LSB BIT 2 =
1499 	 * LSB BIT 3 =
1500 	 * LSB BIT 4 = FCP RSP Payload [0]
1501 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1502 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1503 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1504 	 *
1505 	 * MSB BIT 0 = Sbus enable - 2300
1506 	 * MSB BIT 1 =
1507 	 * MSB BIT 2 =
1508 	 * MSB BIT 3 =
1509 	 * MSB BIT 4 = LED mode
1510 	 * MSB BIT 5 = enable 50 ohm termination
1511 	 * MSB BIT 6 = Data Rate (2300 only)
1512 	 * MSB BIT 7 = Data Rate (2300 only)
1513 	 */
1514 	uint8_t	 special_options[2];
1515 
1516 	uint8_t  reserved_3[26];
1517 } init_cb_t;
1518 
1519 /* Special Features Control Block */
1520 struct init_sf_cb {
1521 	uint8_t	format;
1522 	uint8_t	reserved0;
1523 	/*
1524 	 * BIT 15-14 = Reserved
1525 	 * BIT_13 = SAN Congestion Management (1 - Enabled, 0 - Disabled)
1526 	 * BIT_12 = Remote Write Optimization (1 - Enabled, 0 - Disabled)
1527 	 * BIT 11-0 = Reserved
1528 	 */
1529 	uint16_t flags;
1530 	uint8_t	reserved1[32];
1531 	uint16_t discard_OHRB_timeout_value;
1532 	uint16_t remote_write_opt_queue_num;
1533 	uint8_t	reserved2[40];
1534 	uint8_t scm_related_parameter[16];
1535 	uint8_t reserved3[32];
1536 };
1537 
1538 /*
1539  * Get Link Status mailbox command return buffer.
1540  */
1541 #define GLSO_SEND_RPS	BIT_0
1542 #define GLSO_USE_DID	BIT_3
1543 
1544 struct link_statistics {
1545 	__le32 link_fail_cnt;
1546 	__le32 loss_sync_cnt;
1547 	__le32 loss_sig_cnt;
1548 	__le32 prim_seq_err_cnt;
1549 	__le32 inval_xmit_word_cnt;
1550 	__le32 inval_crc_cnt;
1551 	__le32 lip_cnt;
1552 	__le32 link_up_cnt;
1553 	__le32 link_down_loop_init_tmo;
1554 	__le32 link_down_los;
1555 	__le32 link_down_loss_rcv_clk;
1556 	uint32_t reserved0[5];
1557 	__le32 port_cfg_chg;
1558 	uint32_t reserved1[11];
1559 	__le32 rsp_q_full;
1560 	__le32 atio_q_full;
1561 	__le32 drop_ae;
1562 	__le32 els_proto_err;
1563 	__le32 reserved2;
1564 	__le32 tx_frames;
1565 	__le32 rx_frames;
1566 	__le32 discarded_frames;
1567 	__le32 dropped_frames;
1568 	uint32_t reserved3;
1569 	__le32 nos_rcvd;
1570 	uint32_t reserved4[4];
1571 	__le32 tx_prjt;
1572 	__le32 rcv_exfail;
1573 	__le32 rcv_abts;
1574 	__le32 seq_frm_miss;
1575 	__le32 corr_err;
1576 	__le32 mb_rqst;
1577 	__le32 nport_full;
1578 	__le32 eofa;
1579 	uint32_t reserved5;
1580 	__le64 fpm_recv_word_cnt;
1581 	__le64 fpm_disc_word_cnt;
1582 	__le64 fpm_xmit_word_cnt;
1583 	uint32_t reserved6[70];
1584 };
1585 
1586 /*
1587  * NVRAM Command values.
1588  */
1589 #define NV_START_BIT            BIT_2
1590 #define NV_WRITE_OP             (BIT_26+BIT_24)
1591 #define NV_READ_OP              (BIT_26+BIT_25)
1592 #define NV_ERASE_OP             (BIT_26+BIT_25+BIT_24)
1593 #define NV_MASK_OP              (BIT_26+BIT_25+BIT_24)
1594 #define NV_DELAY_COUNT          10
1595 
1596 /*
1597  * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1598  */
1599 typedef struct {
1600 	/*
1601 	 * NVRAM header
1602 	 */
1603 	uint8_t	id[4];
1604 	uint8_t	nvram_version;
1605 	uint8_t	reserved_0;
1606 
1607 	/*
1608 	 * NVRAM RISC parameter block
1609 	 */
1610 	uint8_t	parameter_block_version;
1611 	uint8_t	reserved_1;
1612 
1613 	/*
1614 	 * LSB BIT 0  = Enable Hard Loop Id
1615 	 * LSB BIT 1  = Enable Fairness
1616 	 * LSB BIT 2  = Enable Full-Duplex
1617 	 * LSB BIT 3  = Enable Fast Posting
1618 	 * LSB BIT 4  = Enable Target Mode
1619 	 * LSB BIT 5  = Disable Initiator Mode
1620 	 * LSB BIT 6  = Enable ADISC
1621 	 * LSB BIT 7  = Enable Target Inquiry Data
1622 	 *
1623 	 * MSB BIT 0  = Enable PDBC Notify
1624 	 * MSB BIT 1  = Non Participating LIP
1625 	 * MSB BIT 2  = Descending Loop ID Search
1626 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1627 	 * MSB BIT 4  = Stop PortQ on Full Status
1628 	 * MSB BIT 5  = Full Login after LIP
1629 	 * MSB BIT 6  = Node Name Option
1630 	 * MSB BIT 7  = Ext IFWCB enable bit
1631 	 */
1632 	uint8_t	 firmware_options[2];
1633 
1634 	__le16	frame_payload_size;
1635 	__le16	max_iocb_allocation;
1636 	__le16	execution_throttle;
1637 	uint8_t	 retry_count;
1638 	uint8_t	 retry_delay;			/* unused */
1639 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1640 	uint16_t hard_address;
1641 	uint8_t	 inquiry_data;
1642 	uint8_t	 login_timeout;
1643 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1644 
1645 	/*
1646 	 * LSB BIT 0 = Timer Operation mode bit 0
1647 	 * LSB BIT 1 = Timer Operation mode bit 1
1648 	 * LSB BIT 2 = Timer Operation mode bit 2
1649 	 * LSB BIT 3 = Timer Operation mode bit 3
1650 	 * LSB BIT 4 = Init Config Mode bit 0
1651 	 * LSB BIT 5 = Init Config Mode bit 1
1652 	 * LSB BIT 6 = Init Config Mode bit 2
1653 	 * LSB BIT 7 = Enable Non part on LIHA failure
1654 	 *
1655 	 * MSB BIT 0 = Enable class 2
1656 	 * MSB BIT 1 = Enable ACK0
1657 	 * MSB BIT 2 =
1658 	 * MSB BIT 3 =
1659 	 * MSB BIT 4 = FC Tape Enable
1660 	 * MSB BIT 5 = Enable FC Confirm
1661 	 * MSB BIT 6 = Enable command queuing in target mode
1662 	 * MSB BIT 7 = No Logo On Link Down
1663 	 */
1664 	uint8_t	 add_firmware_options[2];
1665 
1666 	uint8_t	 response_accumulation_timer;
1667 	uint8_t	 interrupt_delay_timer;
1668 
1669 	/*
1670 	 * LSB BIT 0 = Enable Read xfr_rdy
1671 	 * LSB BIT 1 = Soft ID only
1672 	 * LSB BIT 2 =
1673 	 * LSB BIT 3 =
1674 	 * LSB BIT 4 = FCP RSP Payload [0]
1675 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1676 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1677 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1678 	 *
1679 	 * MSB BIT 0 = Sbus enable - 2300
1680 	 * MSB BIT 1 =
1681 	 * MSB BIT 2 =
1682 	 * MSB BIT 3 =
1683 	 * MSB BIT 4 = LED mode
1684 	 * MSB BIT 5 = enable 50 ohm termination
1685 	 * MSB BIT 6 = Data Rate (2300 only)
1686 	 * MSB BIT 7 = Data Rate (2300 only)
1687 	 */
1688 	uint8_t	 special_options[2];
1689 
1690 	/* Reserved for expanded RISC parameter block */
1691 	uint8_t reserved_2[22];
1692 
1693 	/*
1694 	 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1695 	 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1696 	 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1697 	 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1698 	 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1699 	 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1700 	 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1701 	 * LSB BIT 7 = Rx Sensitivity 1G bit 3
1702 	 *
1703 	 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1704 	 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1705 	 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1706 	 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1707 	 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1708 	 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1709 	 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1710 	 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1711 	 *
1712 	 * LSB BIT 0 = Output Swing 1G bit 0
1713 	 * LSB BIT 1 = Output Swing 1G bit 1
1714 	 * LSB BIT 2 = Output Swing 1G bit 2
1715 	 * LSB BIT 3 = Output Emphasis 1G bit 0
1716 	 * LSB BIT 4 = Output Emphasis 1G bit 1
1717 	 * LSB BIT 5 = Output Swing 2G bit 0
1718 	 * LSB BIT 6 = Output Swing 2G bit 1
1719 	 * LSB BIT 7 = Output Swing 2G bit 2
1720 	 *
1721 	 * MSB BIT 0 = Output Emphasis 2G bit 0
1722 	 * MSB BIT 1 = Output Emphasis 2G bit 1
1723 	 * MSB BIT 2 = Output Enable
1724 	 * MSB BIT 3 =
1725 	 * MSB BIT 4 =
1726 	 * MSB BIT 5 =
1727 	 * MSB BIT 6 =
1728 	 * MSB BIT 7 =
1729 	 */
1730 	uint8_t seriallink_options[4];
1731 
1732 	/*
1733 	 * NVRAM host parameter block
1734 	 *
1735 	 * LSB BIT 0 = Enable spinup delay
1736 	 * LSB BIT 1 = Disable BIOS
1737 	 * LSB BIT 2 = Enable Memory Map BIOS
1738 	 * LSB BIT 3 = Enable Selectable Boot
1739 	 * LSB BIT 4 = Disable RISC code load
1740 	 * LSB BIT 5 = Set cache line size 1
1741 	 * LSB BIT 6 = PCI Parity Disable
1742 	 * LSB BIT 7 = Enable extended logging
1743 	 *
1744 	 * MSB BIT 0 = Enable 64bit addressing
1745 	 * MSB BIT 1 = Enable lip reset
1746 	 * MSB BIT 2 = Enable lip full login
1747 	 * MSB BIT 3 = Enable target reset
1748 	 * MSB BIT 4 = Enable database storage
1749 	 * MSB BIT 5 = Enable cache flush read
1750 	 * MSB BIT 6 = Enable database load
1751 	 * MSB BIT 7 = Enable alternate WWN
1752 	 */
1753 	uint8_t host_p[2];
1754 
1755 	uint8_t boot_node_name[WWN_SIZE];
1756 	uint8_t boot_lun_number;
1757 	uint8_t reset_delay;
1758 	uint8_t port_down_retry_count;
1759 	uint8_t boot_id_number;
1760 	__le16	max_luns_per_target;
1761 	uint8_t fcode_boot_port_name[WWN_SIZE];
1762 	uint8_t alternate_port_name[WWN_SIZE];
1763 	uint8_t alternate_node_name[WWN_SIZE];
1764 
1765 	/*
1766 	 * BIT 0 = Selective Login
1767 	 * BIT 1 = Alt-Boot Enable
1768 	 * BIT 2 =
1769 	 * BIT 3 = Boot Order List
1770 	 * BIT 4 =
1771 	 * BIT 5 = Selective LUN
1772 	 * BIT 6 =
1773 	 * BIT 7 = unused
1774 	 */
1775 	uint8_t efi_parameters;
1776 
1777 	uint8_t link_down_timeout;
1778 
1779 	uint8_t adapter_id[16];
1780 
1781 	uint8_t alt1_boot_node_name[WWN_SIZE];
1782 	uint16_t alt1_boot_lun_number;
1783 	uint8_t alt2_boot_node_name[WWN_SIZE];
1784 	uint16_t alt2_boot_lun_number;
1785 	uint8_t alt3_boot_node_name[WWN_SIZE];
1786 	uint16_t alt3_boot_lun_number;
1787 	uint8_t alt4_boot_node_name[WWN_SIZE];
1788 	uint16_t alt4_boot_lun_number;
1789 	uint8_t alt5_boot_node_name[WWN_SIZE];
1790 	uint16_t alt5_boot_lun_number;
1791 	uint8_t alt6_boot_node_name[WWN_SIZE];
1792 	uint16_t alt6_boot_lun_number;
1793 	uint8_t alt7_boot_node_name[WWN_SIZE];
1794 	uint16_t alt7_boot_lun_number;
1795 
1796 	uint8_t reserved_3[2];
1797 
1798 	/* Offset 200-215 : Model Number */
1799 	uint8_t model_number[16];
1800 
1801 	/* OEM related items */
1802 	uint8_t oem_specific[16];
1803 
1804 	/*
1805 	 * NVRAM Adapter Features offset 232-239
1806 	 *
1807 	 * LSB BIT 0 = External GBIC
1808 	 * LSB BIT 1 = Risc RAM parity
1809 	 * LSB BIT 2 = Buffer Plus Module
1810 	 * LSB BIT 3 = Multi Chip Adapter
1811 	 * LSB BIT 4 = Internal connector
1812 	 * LSB BIT 5 =
1813 	 * LSB BIT 6 =
1814 	 * LSB BIT 7 =
1815 	 *
1816 	 * MSB BIT 0 =
1817 	 * MSB BIT 1 =
1818 	 * MSB BIT 2 =
1819 	 * MSB BIT 3 =
1820 	 * MSB BIT 4 =
1821 	 * MSB BIT 5 =
1822 	 * MSB BIT 6 =
1823 	 * MSB BIT 7 =
1824 	 */
1825 	uint8_t	adapter_features[2];
1826 
1827 	uint8_t reserved_4[16];
1828 
1829 	/* Subsystem vendor ID for ISP2200 */
1830 	uint16_t subsystem_vendor_id_2200;
1831 
1832 	/* Subsystem device ID for ISP2200 */
1833 	uint16_t subsystem_device_id_2200;
1834 
1835 	uint8_t	 reserved_5;
1836 	uint8_t	 checksum;
1837 } nvram_t;
1838 
1839 /*
1840  * ISP queue - response queue entry definition.
1841  */
1842 typedef struct {
1843 	uint8_t		entry_type;		/* Entry type. */
1844 	uint8_t		entry_count;		/* Entry count. */
1845 	uint8_t		sys_define;		/* System defined. */
1846 	uint8_t		entry_status;		/* Entry Status. */
1847 	uint32_t	handle;			/* System defined handle */
1848 	uint8_t		data[52];
1849 	uint32_t	signature;
1850 #define RESPONSE_PROCESSED	0xDEADDEAD	/* Signature */
1851 } response_t;
1852 
1853 /*
1854  * ISP queue - ATIO queue entry definition.
1855  */
1856 struct atio {
1857 	uint8_t		entry_type;		/* Entry type. */
1858 	uint8_t		entry_count;		/* Entry count. */
1859 	__le16		attr_n_length;
1860 	uint8_t		data[56];
1861 	uint32_t	signature;
1862 #define ATIO_PROCESSED 0xDEADDEAD		/* Signature */
1863 };
1864 
1865 typedef union {
1866 	__le16	extended;
1867 	struct {
1868 		uint8_t reserved;
1869 		uint8_t standard;
1870 	} id;
1871 } target_id_t;
1872 
1873 #define SET_TARGET_ID(ha, to, from)			\
1874 do {							\
1875 	if (HAS_EXTENDED_IDS(ha))			\
1876 		to.extended = cpu_to_le16(from);	\
1877 	else						\
1878 		to.id.standard = (uint8_t)from;		\
1879 } while (0)
1880 
1881 /*
1882  * ISP queue - command entry structure definition.
1883  */
1884 #define COMMAND_TYPE	0x11		/* Command entry */
1885 typedef struct {
1886 	uint8_t entry_type;		/* Entry type. */
1887 	uint8_t entry_count;		/* Entry count. */
1888 	uint8_t sys_define;		/* System defined. */
1889 	uint8_t entry_status;		/* Entry Status. */
1890 	uint32_t handle;		/* System handle. */
1891 	target_id_t target;		/* SCSI ID */
1892 	__le16	lun;			/* SCSI LUN */
1893 	__le16	control_flags;		/* Control flags. */
1894 #define CF_WRITE	BIT_6
1895 #define CF_READ		BIT_5
1896 #define CF_SIMPLE_TAG	BIT_3
1897 #define CF_ORDERED_TAG	BIT_2
1898 #define CF_HEAD_TAG	BIT_1
1899 	uint16_t reserved_1;
1900 	__le16	timeout;		/* Command timeout. */
1901 	__le16	dseg_count;		/* Data segment count. */
1902 	uint8_t scsi_cdb[MAX_CMDSZ]; 	/* SCSI command words. */
1903 	__le32	byte_count;		/* Total byte count. */
1904 	union {
1905 		struct dsd32 dsd32[3];
1906 		struct dsd64 dsd64[2];
1907 	};
1908 } cmd_entry_t;
1909 
1910 /*
1911  * ISP queue - 64-Bit addressing, command entry structure definition.
1912  */
1913 #define COMMAND_A64_TYPE	0x19	/* Command A64 entry */
1914 typedef struct {
1915 	uint8_t entry_type;		/* Entry type. */
1916 	uint8_t entry_count;		/* Entry count. */
1917 	uint8_t sys_define;		/* System defined. */
1918 	uint8_t entry_status;		/* Entry Status. */
1919 	uint32_t handle;		/* System handle. */
1920 	target_id_t target;		/* SCSI ID */
1921 	__le16	lun;			/* SCSI LUN */
1922 	__le16	control_flags;		/* Control flags. */
1923 	uint16_t reserved_1;
1924 	__le16	timeout;		/* Command timeout. */
1925 	__le16	dseg_count;		/* Data segment count. */
1926 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
1927 	uint32_t byte_count;		/* Total byte count. */
1928 	struct dsd64 dsd[2];
1929 } cmd_a64_entry_t, request_t;
1930 
1931 /*
1932  * ISP queue - continuation entry structure definition.
1933  */
1934 #define CONTINUE_TYPE		0x02	/* Continuation entry. */
1935 typedef struct {
1936 	uint8_t entry_type;		/* Entry type. */
1937 	uint8_t entry_count;		/* Entry count. */
1938 	uint8_t sys_define;		/* System defined. */
1939 	uint8_t entry_status;		/* Entry Status. */
1940 	uint32_t reserved;
1941 	struct dsd32 dsd[7];
1942 } cont_entry_t;
1943 
1944 /*
1945  * ISP queue - 64-Bit addressing, continuation entry structure definition.
1946  */
1947 #define CONTINUE_A64_TYPE	0x0A	/* Continuation A64 entry. */
1948 typedef struct {
1949 	uint8_t entry_type;		/* Entry type. */
1950 	uint8_t entry_count;		/* Entry count. */
1951 	uint8_t sys_define;		/* System defined. */
1952 	uint8_t entry_status;		/* Entry Status. */
1953 	struct dsd64 dsd[5];
1954 } cont_a64_entry_t;
1955 
1956 #define PO_MODE_DIF_INSERT	0
1957 #define PO_MODE_DIF_REMOVE	1
1958 #define PO_MODE_DIF_PASS	2
1959 #define PO_MODE_DIF_REPLACE	3
1960 #define PO_MODE_DIF_TCP_CKSUM	6
1961 #define PO_ENABLE_INCR_GUARD_SEED	BIT_3
1962 #define PO_DISABLE_GUARD_CHECK	BIT_4
1963 #define PO_DISABLE_INCR_REF_TAG	BIT_5
1964 #define PO_DIS_HEADER_MODE	BIT_7
1965 #define PO_ENABLE_DIF_BUNDLING	BIT_8
1966 #define PO_DIS_FRAME_MODE	BIT_9
1967 #define PO_DIS_VALD_APP_ESC	BIT_10 /* Dis validation for escape tag/ffffh */
1968 #define PO_DIS_VALD_APP_REF_ESC BIT_11
1969 
1970 #define PO_DIS_APP_TAG_REPL	BIT_12 /* disable REG Tag replacement */
1971 #define PO_DIS_REF_TAG_REPL	BIT_13
1972 #define PO_DIS_APP_TAG_VALD	BIT_14 /* disable REF Tag validation */
1973 #define PO_DIS_REF_TAG_VALD	BIT_15
1974 
1975 /*
1976  * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1977  */
1978 struct crc_context {
1979 	uint32_t handle;		/* System handle. */
1980 	__le32 ref_tag;
1981 	__le16 app_tag;
1982 	uint8_t ref_tag_mask[4];	/* Validation/Replacement Mask*/
1983 	uint8_t app_tag_mask[2];	/* Validation/Replacement Mask*/
1984 	__le16 guard_seed;		/* Initial Guard Seed */
1985 	__le16 prot_opts;		/* Requested Data Protection Mode */
1986 	__le16 blk_size;		/* Data size in bytes */
1987 	__le16	runt_blk_guard;	/* Guard value for runt block (tape
1988 					 * only) */
1989 	__le32 byte_count;		/* Total byte count/ total data
1990 					 * transfer count */
1991 	union {
1992 		struct {
1993 			uint32_t	reserved_1;
1994 			uint16_t	reserved_2;
1995 			uint16_t	reserved_3;
1996 			uint32_t	reserved_4;
1997 			struct dsd64	data_dsd[1];
1998 			uint32_t	reserved_5[2];
1999 			uint32_t	reserved_6;
2000 		} nobundling;
2001 		struct {
2002 			__le32	dif_byte_count;	/* Total DIF byte
2003 							 * count */
2004 			uint16_t	reserved_1;
2005 			__le16	dseg_count;	/* Data segment count */
2006 			uint32_t	reserved_2;
2007 			struct dsd64	data_dsd[1];
2008 			struct dsd64	dif_dsd;
2009 		} bundling;
2010 	} u;
2011 
2012 	struct fcp_cmnd	fcp_cmnd;
2013 	dma_addr_t	crc_ctx_dma;
2014 	/* List of DMA context transfers */
2015 	struct list_head dsd_list;
2016 
2017 	/* List of DIF Bundling context DMA address */
2018 	struct list_head ldif_dsd_list;
2019 	u8 no_ldif_dsd;
2020 
2021 	struct list_head ldif_dma_hndl_list;
2022 	u32 dif_bundl_len;
2023 	u8 no_dif_bundl;
2024 	/* This structure should not exceed 512 bytes */
2025 };
2026 
2027 #define CRC_CONTEXT_LEN_FW	(offsetof(struct crc_context, fcp_cmnd.lun))
2028 #define CRC_CONTEXT_FCPCMND_OFF	(offsetof(struct crc_context, fcp_cmnd.lun))
2029 
2030 /*
2031  * ISP queue - status entry structure definition.
2032  */
2033 #define	STATUS_TYPE	0x03		/* Status entry. */
2034 typedef struct {
2035 	uint8_t entry_type;		/* Entry type. */
2036 	uint8_t entry_count;		/* Entry count. */
2037 	uint8_t sys_define;		/* System defined. */
2038 	uint8_t entry_status;		/* Entry Status. */
2039 	uint32_t handle;		/* System handle. */
2040 	__le16	scsi_status;		/* SCSI status. */
2041 	__le16	comp_status;		/* Completion status. */
2042 	__le16	state_flags;		/* State flags. */
2043 	__le16	status_flags;		/* Status flags. */
2044 	__le16	rsp_info_len;		/* Response Info Length. */
2045 	__le16	req_sense_length;	/* Request sense data length. */
2046 	__le32	residual_length;	/* Residual transfer length. */
2047 	uint8_t rsp_info[8];		/* FCP response information. */
2048 	uint8_t req_sense_data[32];	/* Request sense data. */
2049 } sts_entry_t;
2050 
2051 /*
2052  * Status entry entry status
2053  */
2054 #define RF_RQ_DMA_ERROR	BIT_6		/* Request Queue DMA error. */
2055 #define RF_INV_E_ORDER	BIT_5		/* Invalid entry order. */
2056 #define RF_INV_E_COUNT	BIT_4		/* Invalid entry count. */
2057 #define RF_INV_E_PARAM	BIT_3		/* Invalid entry parameter. */
2058 #define RF_INV_E_TYPE	BIT_2		/* Invalid entry type. */
2059 #define RF_BUSY		BIT_1		/* Busy */
2060 #define RF_MASK		(RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
2061 			 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
2062 #define RF_MASK_24XX	(RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
2063 			 RF_INV_E_TYPE)
2064 
2065 /*
2066  * Status entry SCSI status bit definitions.
2067  */
2068 #define SS_MASK				0xfff	/* Reserved bits BIT_12-BIT_15*/
2069 #define SS_RESIDUAL_UNDER		BIT_11
2070 #define SS_RESIDUAL_OVER		BIT_10
2071 #define SS_SENSE_LEN_VALID		BIT_9
2072 #define SS_RESPONSE_INFO_LEN_VALID	BIT_8
2073 #define SS_SCSI_STATUS_BYTE	0xff
2074 
2075 #define SS_RESERVE_CONFLICT		(BIT_4 | BIT_3)
2076 #define SS_BUSY_CONDITION		BIT_3
2077 #define SS_CONDITION_MET		BIT_2
2078 #define SS_CHECK_CONDITION		BIT_1
2079 
2080 /*
2081  * Status entry completion status
2082  */
2083 #define CS_COMPLETE		0x0	/* No errors */
2084 #define CS_INCOMPLETE		0x1	/* Incomplete transfer of cmd. */
2085 #define CS_DMA			0x2	/* A DMA direction error. */
2086 #define CS_TRANSPORT		0x3	/* Transport error. */
2087 #define CS_RESET		0x4	/* SCSI bus reset occurred */
2088 #define CS_ABORTED		0x5	/* System aborted command. */
2089 #define CS_TIMEOUT		0x6	/* Timeout error. */
2090 #define CS_DATA_OVERRUN		0x7	/* Data overrun. */
2091 #define CS_DIF_ERROR		0xC	/* DIF error detected  */
2092 
2093 #define CS_DATA_UNDERRUN	0x15	/* Data Underrun. */
2094 #define CS_QUEUE_FULL		0x1C	/* Queue Full. */
2095 #define CS_PORT_UNAVAILABLE	0x28	/* Port unavailable */
2096 					/* (selection timeout) */
2097 #define CS_PORT_LOGGED_OUT	0x29	/* Port Logged Out */
2098 #define CS_PORT_CONFIG_CHG	0x2A	/* Port Configuration Changed */
2099 #define CS_PORT_BUSY		0x2B	/* Port Busy */
2100 #define CS_COMPLETE_CHKCOND	0x30	/* Error? */
2101 #define CS_IOCB_ERROR		0x31	/* Generic error for IOCB request
2102 					   failure */
2103 #define CS_BAD_PAYLOAD		0x80	/* Driver defined */
2104 #define CS_UNKNOWN		0x81	/* Driver defined */
2105 #define CS_RETRY		0x82	/* Driver defined */
2106 #define CS_LOOP_DOWN_ABORT	0x83	/* Driver defined */
2107 
2108 #define CS_BIDIR_RD_OVERRUN			0x700
2109 #define CS_BIDIR_RD_WR_OVERRUN			0x707
2110 #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN		0x715
2111 #define CS_BIDIR_RD_UNDERRUN			0x1500
2112 #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN		0x1507
2113 #define CS_BIDIR_RD_WR_UNDERRUN			0x1515
2114 #define CS_BIDIR_DMA				0x200
2115 /*
2116  * Status entry status flags
2117  */
2118 #define SF_ABTS_TERMINATED	BIT_10
2119 #define SF_LOGOUT_SENT		BIT_13
2120 
2121 /*
2122  * ISP queue - status continuation entry structure definition.
2123  */
2124 #define	STATUS_CONT_TYPE	0x10	/* Status continuation entry. */
2125 typedef struct {
2126 	uint8_t entry_type;		/* Entry type. */
2127 	uint8_t entry_count;		/* Entry count. */
2128 	uint8_t sys_define;		/* System defined. */
2129 	uint8_t entry_status;		/* Entry Status. */
2130 	uint8_t data[60];		/* data */
2131 } sts_cont_entry_t;
2132 
2133 /*
2134  * ISP queue -	RIO Type 1 status entry (32 bit I/O entry handles)
2135  *		structure definition.
2136  */
2137 #define	STATUS_TYPE_21 0x21		/* Status entry. */
2138 typedef struct {
2139 	uint8_t entry_type;		/* Entry type. */
2140 	uint8_t entry_count;		/* Entry count. */
2141 	uint8_t handle_count;		/* Handle count. */
2142 	uint8_t entry_status;		/* Entry Status. */
2143 	uint32_t handle[15];		/* System handles. */
2144 } sts21_entry_t;
2145 
2146 /*
2147  * ISP queue -	RIO Type 2 status entry (16 bit I/O entry handles)
2148  *		structure definition.
2149  */
2150 #define	STATUS_TYPE_22	0x22		/* Status entry. */
2151 typedef struct {
2152 	uint8_t entry_type;		/* Entry type. */
2153 	uint8_t entry_count;		/* Entry count. */
2154 	uint8_t handle_count;		/* Handle count. */
2155 	uint8_t entry_status;		/* Entry Status. */
2156 	uint16_t handle[30];		/* System handles. */
2157 } sts22_entry_t;
2158 
2159 /*
2160  * ISP queue - marker entry structure definition.
2161  */
2162 #define MARKER_TYPE	0x04		/* Marker entry. */
2163 typedef struct {
2164 	uint8_t entry_type;		/* Entry type. */
2165 	uint8_t entry_count;		/* Entry count. */
2166 	uint8_t handle_count;		/* Handle count. */
2167 	uint8_t entry_status;		/* Entry Status. */
2168 	uint32_t sys_define_2;		/* System defined. */
2169 	target_id_t target;		/* SCSI ID */
2170 	uint8_t modifier;		/* Modifier (7-0). */
2171 #define MK_SYNC_ID_LUN	0		/* Synchronize ID/LUN */
2172 #define MK_SYNC_ID	1		/* Synchronize ID */
2173 #define MK_SYNC_ALL	2		/* Synchronize all ID/LUN */
2174 #define MK_SYNC_LIP	3		/* Synchronize all ID/LUN, */
2175 					/* clear port changed, */
2176 					/* use sequence number. */
2177 	uint8_t reserved_1;
2178 	__le16	sequence_number;	/* Sequence number of event */
2179 	__le16	lun;			/* SCSI LUN */
2180 	uint8_t reserved_2[48];
2181 } mrk_entry_t;
2182 
2183 /*
2184  * ISP queue - Management Server entry structure definition.
2185  */
2186 #define MS_IOCB_TYPE		0x29	/* Management Server IOCB entry */
2187 typedef struct {
2188 	uint8_t entry_type;		/* Entry type. */
2189 	uint8_t entry_count;		/* Entry count. */
2190 	uint8_t handle_count;		/* Handle count. */
2191 	uint8_t entry_status;		/* Entry Status. */
2192 	uint32_t handle1;		/* System handle. */
2193 	target_id_t loop_id;
2194 	__le16	status;
2195 	__le16	control_flags;		/* Control flags. */
2196 	uint16_t reserved2;
2197 	__le16	timeout;
2198 	__le16	cmd_dsd_count;
2199 	__le16	total_dsd_count;
2200 	uint8_t type;
2201 	uint8_t r_ctl;
2202 	__le16	rx_id;
2203 	uint16_t reserved3;
2204 	uint32_t handle2;
2205 	__le32	rsp_bytecount;
2206 	__le32	req_bytecount;
2207 	struct dsd64 req_dsd;
2208 	struct dsd64 rsp_dsd;
2209 } ms_iocb_entry_t;
2210 
2211 #define SCM_EDC_ACC_RECEIVED		BIT_6
2212 #define SCM_RDF_ACC_RECEIVED		BIT_7
2213 
2214 /*
2215  * ISP queue - Mailbox Command entry structure definition.
2216  */
2217 #define MBX_IOCB_TYPE	0x39
2218 struct mbx_entry {
2219 	uint8_t entry_type;
2220 	uint8_t entry_count;
2221 	uint8_t sys_define1;
2222 	/* Use sys_define1 for source type */
2223 #define SOURCE_SCSI	0x00
2224 #define SOURCE_IP	0x01
2225 #define SOURCE_VI	0x02
2226 #define SOURCE_SCTP	0x03
2227 #define SOURCE_MP	0x04
2228 #define SOURCE_MPIOCTL	0x05
2229 #define SOURCE_ASYNC_IOCB 0x07
2230 
2231 	uint8_t entry_status;
2232 
2233 	uint32_t handle;
2234 	target_id_t loop_id;
2235 
2236 	__le16	status;
2237 	__le16	state_flags;
2238 	__le16	status_flags;
2239 
2240 	uint32_t sys_define2[2];
2241 
2242 	__le16	mb0;
2243 	__le16	mb1;
2244 	__le16	mb2;
2245 	__le16	mb3;
2246 	__le16	mb6;
2247 	__le16	mb7;
2248 	__le16	mb9;
2249 	__le16	mb10;
2250 	uint32_t reserved_2[2];
2251 	uint8_t node_name[WWN_SIZE];
2252 	uint8_t port_name[WWN_SIZE];
2253 };
2254 
2255 #ifndef IMMED_NOTIFY_TYPE
2256 #define IMMED_NOTIFY_TYPE 0x0D		/* Immediate notify entry. */
2257 /*
2258  * ISP queue -	immediate notify entry structure definition.
2259  *		This is sent by the ISP to the Target driver.
2260  *		This IOCB would have report of events sent by the
2261  *		initiator, that needs to be handled by the target
2262  *		driver immediately.
2263  */
2264 struct imm_ntfy_from_isp {
2265 	uint8_t	 entry_type;		    /* Entry type. */
2266 	uint8_t	 entry_count;		    /* Entry count. */
2267 	uint8_t	 sys_define;		    /* System defined. */
2268 	uint8_t	 entry_status;		    /* Entry Status. */
2269 	union {
2270 		struct {
2271 			__le32	sys_define_2; /* System defined. */
2272 			target_id_t target;
2273 			__le16	lun;
2274 			uint8_t  target_id;
2275 			uint8_t  reserved_1;
2276 			__le16	status_modifier;
2277 			__le16	status;
2278 			__le16	task_flags;
2279 			__le16	seq_id;
2280 			__le16	srr_rx_id;
2281 			__le32	srr_rel_offs;
2282 			__le16	srr_ui;
2283 #define SRR_IU_DATA_IN	0x1
2284 #define SRR_IU_DATA_OUT	0x5
2285 #define SRR_IU_STATUS	0x7
2286 			__le16	srr_ox_id;
2287 			uint8_t reserved_2[28];
2288 		} isp2x;
2289 		struct {
2290 			uint32_t reserved;
2291 			__le16	nport_handle;
2292 			uint16_t reserved_2;
2293 			__le16	flags;
2294 #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO   BIT_1
2295 #define NOTIFY24XX_FLAGS_PUREX_IOCB     BIT_0
2296 			__le16	srr_rx_id;
2297 			__le16	status;
2298 			uint8_t  status_subcode;
2299 			uint8_t  fw_handle;
2300 			__le32	exchange_address;
2301 			__le32	srr_rel_offs;
2302 			__le16	srr_ui;
2303 			__le16	srr_ox_id;
2304 			union {
2305 				struct {
2306 					uint8_t node_name[8];
2307 				} plogi; /* PLOGI/ADISC/PDISC */
2308 				struct {
2309 					/* PRLI word 3 bit 0-15 */
2310 					__le16	wd3_lo;
2311 					uint8_t resv0[6];
2312 				} prli;
2313 				struct {
2314 					uint8_t port_id[3];
2315 					uint8_t resv1;
2316 					__le16	nport_handle;
2317 					uint16_t resv2;
2318 				} req_els;
2319 			} u;
2320 			uint8_t port_name[8];
2321 			uint8_t resv3[3];
2322 			uint8_t  vp_index;
2323 			uint32_t reserved_5;
2324 			uint8_t  port_id[3];
2325 			uint8_t  reserved_6;
2326 		} isp24;
2327 	} u;
2328 	uint16_t reserved_7;
2329 	__le16	ox_id;
2330 } __packed;
2331 #endif
2332 
2333 /*
2334  * ISP request and response queue entry sizes
2335  */
2336 #define RESPONSE_ENTRY_SIZE	(sizeof(response_t))
2337 #define REQUEST_ENTRY_SIZE	(sizeof(request_t))
2338 
2339 
2340 
2341 /*
2342  * Switch info gathering structure.
2343  */
2344 typedef struct {
2345 	port_id_t d_id;
2346 	uint8_t node_name[WWN_SIZE];
2347 	uint8_t port_name[WWN_SIZE];
2348 	uint8_t fabric_port_name[WWN_SIZE];
2349 	uint16_t fp_speed;
2350 	uint8_t fc4_type;
2351 	uint8_t fc4_features;
2352 } sw_info_t;
2353 
2354 /* FCP-4 types */
2355 #define FC4_TYPE_FCP_SCSI	0x08
2356 #define FC4_TYPE_NVME		0x28
2357 #define FC4_TYPE_OTHER		0x0
2358 #define FC4_TYPE_UNKNOWN	0xff
2359 
2360 /* mailbox command 4G & above */
2361 struct mbx_24xx_entry {
2362 	uint8_t		entry_type;
2363 	uint8_t		entry_count;
2364 	uint8_t		sys_define1;
2365 	uint8_t		entry_status;
2366 	uint32_t	handle;
2367 	uint16_t	mb[28];
2368 };
2369 
2370 #define IOCB_SIZE 64
2371 
2372 /*
2373  * Fibre channel port type.
2374  */
2375 typedef enum {
2376 	FCT_UNKNOWN,
2377 	FCT_RSCN,
2378 	FCT_SWITCH,
2379 	FCT_BROADCAST,
2380 	FCT_INITIATOR,
2381 	FCT_TARGET,
2382 	FCT_NVME_INITIATOR = 0x10,
2383 	FCT_NVME_TARGET = 0x20,
2384 	FCT_NVME_DISCOVERY = 0x40,
2385 	FCT_NVME = 0xf0,
2386 } fc_port_type_t;
2387 
2388 enum qla_sess_deletion {
2389 	QLA_SESS_DELETION_NONE		= 0,
2390 	QLA_SESS_DELETION_IN_PROGRESS,
2391 	QLA_SESS_DELETED,
2392 };
2393 
2394 enum qlt_plogi_link_t {
2395 	QLT_PLOGI_LINK_SAME_WWN,
2396 	QLT_PLOGI_LINK_CONFLICT,
2397 	QLT_PLOGI_LINK_MAX
2398 };
2399 
2400 struct qlt_plogi_ack_t {
2401 	struct list_head	list;
2402 	struct imm_ntfy_from_isp iocb;
2403 	port_id_t	id;
2404 	int		ref_count;
2405 	void		*fcport;
2406 };
2407 
2408 struct ct_sns_desc {
2409 	struct ct_sns_pkt	*ct_sns;
2410 	dma_addr_t		ct_sns_dma;
2411 };
2412 
2413 enum discovery_state {
2414 	DSC_DELETED,
2415 	DSC_GNN_ID,
2416 	DSC_GNL,
2417 	DSC_LOGIN_PEND,
2418 	DSC_LOGIN_FAILED,
2419 	DSC_GPDB,
2420 	DSC_UPD_FCPORT,
2421 	DSC_LOGIN_COMPLETE,
2422 	DSC_ADISC,
2423 	DSC_DELETE_PEND,
2424 };
2425 
2426 enum login_state {	/* FW control Target side */
2427 	DSC_LS_LLIOCB_SENT = 2,
2428 	DSC_LS_PLOGI_PEND,
2429 	DSC_LS_PLOGI_COMP,
2430 	DSC_LS_PRLI_PEND,
2431 	DSC_LS_PRLI_COMP,
2432 	DSC_LS_PORT_UNAVAIL,
2433 	DSC_LS_PRLO_PEND = 9,
2434 	DSC_LS_LOGO_PEND,
2435 };
2436 
2437 enum rscn_addr_format {
2438 	RSCN_PORT_ADDR,
2439 	RSCN_AREA_ADDR,
2440 	RSCN_DOM_ADDR,
2441 	RSCN_FAB_ADDR,
2442 };
2443 
2444 /*
2445  * Fibre channel port structure.
2446  */
2447 typedef struct fc_port {
2448 	struct list_head list;
2449 	struct scsi_qla_host *vha;
2450 
2451 	unsigned int conf_compl_supported:1;
2452 	unsigned int deleted:2;
2453 	unsigned int free_pending:1;
2454 	unsigned int local:1;
2455 	unsigned int logout_on_delete:1;
2456 	unsigned int logo_ack_needed:1;
2457 	unsigned int keep_nport_handle:1;
2458 	unsigned int send_els_logo:1;
2459 	unsigned int login_pause:1;
2460 	unsigned int login_succ:1;
2461 	unsigned int query:1;
2462 	unsigned int id_changed:1;
2463 	unsigned int scan_needed:1;
2464 	unsigned int n2n_flag:1;
2465 	unsigned int explicit_logout:1;
2466 	unsigned int prli_pend_timer:1;
2467 	uint8_t nvme_flag;
2468 
2469 	uint8_t node_name[WWN_SIZE];
2470 	uint8_t port_name[WWN_SIZE];
2471 	port_id_t d_id;
2472 	uint16_t loop_id;
2473 	uint16_t old_loop_id;
2474 
2475 	struct completion nvme_del_done;
2476 	uint32_t nvme_prli_service_param;
2477 #define NVME_PRLI_SP_PI_CTRL	BIT_9
2478 #define NVME_PRLI_SP_SLER	BIT_8
2479 #define NVME_PRLI_SP_CONF       BIT_7
2480 #define NVME_PRLI_SP_INITIATOR  BIT_5
2481 #define NVME_PRLI_SP_TARGET     BIT_4
2482 #define NVME_PRLI_SP_DISCOVERY  BIT_3
2483 #define NVME_PRLI_SP_FIRST_BURST	BIT_0
2484 
2485 	uint32_t nvme_first_burst_size;
2486 #define NVME_FLAG_REGISTERED 4
2487 #define NVME_FLAG_DELETING 2
2488 #define NVME_FLAG_RESETTING 1
2489 
2490 	struct fc_port *conflict;
2491 	unsigned char logout_completed;
2492 	int generation;
2493 
2494 	struct se_session *se_sess;
2495 	struct kref sess_kref;
2496 	struct qla_tgt *tgt;
2497 	unsigned long expires;
2498 	struct list_head del_list_entry;
2499 	struct work_struct free_work;
2500 	struct work_struct reg_work;
2501 	uint64_t jiffies_at_registration;
2502 	unsigned long prli_expired;
2503 	struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2504 
2505 	uint16_t tgt_id;
2506 	uint16_t old_tgt_id;
2507 	uint16_t sec_since_registration;
2508 
2509 	uint8_t fcp_prio;
2510 
2511 	uint8_t fabric_port_name[WWN_SIZE];
2512 	uint16_t fp_speed;
2513 
2514 	fc_port_type_t port_type;
2515 
2516 	atomic_t state;
2517 	uint32_t flags;
2518 
2519 	int login_retry;
2520 
2521 	struct fc_rport *rport, *drport;
2522 	u32 supported_classes;
2523 
2524 	uint8_t fc4_type;
2525 	uint8_t fc4_features;
2526 	uint8_t scan_state;
2527 
2528 	unsigned long last_queue_full;
2529 	unsigned long last_ramp_up;
2530 
2531 	uint16_t port_id;
2532 
2533 	struct nvme_fc_remote_port *nvme_remote_port;
2534 
2535 	unsigned long retry_delay_timestamp;
2536 	struct qla_tgt_sess *tgt_session;
2537 	struct ct_sns_desc ct_desc;
2538 	enum discovery_state disc_state;
2539 	atomic_t shadow_disc_state;
2540 	enum discovery_state next_disc_state;
2541 	enum login_state fw_login_state;
2542 	unsigned long dm_login_expire;
2543 	unsigned long plogi_nack_done_deadline;
2544 
2545 	u32 login_gen, last_login_gen;
2546 	u32 rscn_gen, last_rscn_gen;
2547 	u32 chip_reset;
2548 	struct list_head gnl_entry;
2549 	struct work_struct del_work;
2550 	u8 iocb[IOCB_SIZE];
2551 	u8 current_login_state;
2552 	u8 last_login_state;
2553 	u16 n2n_link_reset_cnt;
2554 	u16 n2n_chip_reset;
2555 
2556 	struct dentry *dfs_rport_dir;
2557 } fc_port_t;
2558 
2559 enum {
2560 	FC4_PRIORITY_NVME = 1,
2561 	FC4_PRIORITY_FCP  = 2,
2562 };
2563 
2564 #define QLA_FCPORT_SCAN		1
2565 #define QLA_FCPORT_FOUND	2
2566 
2567 struct event_arg {
2568 	fc_port_t		*fcport;
2569 	srb_t			*sp;
2570 	port_id_t		id;
2571 	u16			data[2], rc;
2572 	u8			port_name[WWN_SIZE];
2573 	u32			iop[2];
2574 };
2575 
2576 #include "qla_mr.h"
2577 
2578 /*
2579  * Fibre channel port/lun states.
2580  */
2581 #define FCS_UNCONFIGURED	1
2582 #define FCS_DEVICE_DEAD		2
2583 #define FCS_DEVICE_LOST		3
2584 #define FCS_ONLINE		4
2585 
2586 extern const char *const port_state_str[5];
2587 
2588 static const char * const port_dstate_str[] = {
2589 	"DELETED",
2590 	"GNN_ID",
2591 	"GNL",
2592 	"LOGIN_PEND",
2593 	"LOGIN_FAILED",
2594 	"GPDB",
2595 	"UPD_FCPORT",
2596 	"LOGIN_COMPLETE",
2597 	"ADISC",
2598 	"DELETE_PEND"
2599 };
2600 
2601 /*
2602  * FC port flags.
2603  */
2604 #define FCF_FABRIC_DEVICE	BIT_0
2605 #define FCF_LOGIN_NEEDED	BIT_1
2606 #define FCF_FCP2_DEVICE		BIT_2
2607 #define FCF_ASYNC_SENT		BIT_3
2608 #define FCF_CONF_COMP_SUPPORTED BIT_4
2609 #define FCF_ASYNC_ACTIVE	BIT_5
2610 
2611 /* No loop ID flag. */
2612 #define FC_NO_LOOP_ID		0x1000
2613 
2614 /*
2615  * FC-CT interface
2616  *
2617  * NOTE: All structures are big-endian in form.
2618  */
2619 
2620 #define CT_REJECT_RESPONSE	0x8001
2621 #define CT_ACCEPT_RESPONSE	0x8002
2622 #define CT_REASON_INVALID_COMMAND_CODE		0x01
2623 #define CT_REASON_CANNOT_PERFORM		0x09
2624 #define CT_REASON_COMMAND_UNSUPPORTED		0x0b
2625 #define CT_EXPL_ALREADY_REGISTERED		0x10
2626 #define CT_EXPL_HBA_ATTR_NOT_REGISTERED		0x11
2627 #define CT_EXPL_MULTIPLE_HBA_ATTR		0x12
2628 #define CT_EXPL_INVALID_HBA_BLOCK_LENGTH	0x13
2629 #define CT_EXPL_MISSING_REQ_HBA_ATTR		0x14
2630 #define CT_EXPL_PORT_NOT_REGISTERED_		0x15
2631 #define CT_EXPL_MISSING_HBA_ID_PORT_LIST	0x16
2632 #define CT_EXPL_HBA_NOT_REGISTERED		0x17
2633 #define CT_EXPL_PORT_ATTR_NOT_REGISTERED	0x20
2634 #define CT_EXPL_PORT_NOT_REGISTERED		0x21
2635 #define CT_EXPL_MULTIPLE_PORT_ATTR		0x22
2636 #define CT_EXPL_INVALID_PORT_BLOCK_LENGTH	0x23
2637 
2638 #define NS_N_PORT_TYPE	0x01
2639 #define NS_NL_PORT_TYPE	0x02
2640 #define NS_NX_PORT_TYPE	0x7F
2641 
2642 #define	GA_NXT_CMD	0x100
2643 #define	GA_NXT_REQ_SIZE	(16 + 4)
2644 #define	GA_NXT_RSP_SIZE	(16 + 620)
2645 
2646 #define	GPN_FT_CMD	0x172
2647 #define	GPN_FT_REQ_SIZE	(16 + 4)
2648 #define	GNN_FT_CMD	0x173
2649 #define	GNN_FT_REQ_SIZE	(16 + 4)
2650 
2651 #define	GID_PT_CMD	0x1A1
2652 #define	GID_PT_REQ_SIZE	(16 + 4)
2653 
2654 #define	GPN_ID_CMD	0x112
2655 #define	GPN_ID_REQ_SIZE	(16 + 4)
2656 #define	GPN_ID_RSP_SIZE	(16 + 8)
2657 
2658 #define	GNN_ID_CMD	0x113
2659 #define	GNN_ID_REQ_SIZE	(16 + 4)
2660 #define	GNN_ID_RSP_SIZE	(16 + 8)
2661 
2662 #define	GFT_ID_CMD	0x117
2663 #define	GFT_ID_REQ_SIZE	(16 + 4)
2664 #define	GFT_ID_RSP_SIZE	(16 + 32)
2665 
2666 #define GID_PN_CMD 0x121
2667 #define GID_PN_REQ_SIZE (16 + 8)
2668 #define GID_PN_RSP_SIZE (16 + 4)
2669 
2670 #define	RFT_ID_CMD	0x217
2671 #define	RFT_ID_REQ_SIZE	(16 + 4 + 32)
2672 #define	RFT_ID_RSP_SIZE	16
2673 
2674 #define	RFF_ID_CMD	0x21F
2675 #define	RFF_ID_REQ_SIZE	(16 + 4 + 2 + 1 + 1)
2676 #define	RFF_ID_RSP_SIZE	16
2677 
2678 #define	RNN_ID_CMD	0x213
2679 #define	RNN_ID_REQ_SIZE	(16 + 4 + 8)
2680 #define	RNN_ID_RSP_SIZE	16
2681 
2682 #define	RSNN_NN_CMD	 0x239
2683 #define	RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2684 #define	RSNN_NN_RSP_SIZE 16
2685 
2686 #define	GFPN_ID_CMD	0x11C
2687 #define	GFPN_ID_REQ_SIZE (16 + 4)
2688 #define	GFPN_ID_RSP_SIZE (16 + 8)
2689 
2690 #define	GPSC_CMD	0x127
2691 #define	GPSC_REQ_SIZE	(16 + 8)
2692 #define	GPSC_RSP_SIZE	(16 + 2 + 2)
2693 
2694 #define GFF_ID_CMD	0x011F
2695 #define GFF_ID_REQ_SIZE	(16 + 4)
2696 #define GFF_ID_RSP_SIZE (16 + 128)
2697 
2698 /*
2699  * FDMI HBA attribute types.
2700  */
2701 #define FDMI1_HBA_ATTR_COUNT			9
2702 #define FDMI2_HBA_ATTR_COUNT			17
2703 
2704 #define FDMI_HBA_NODE_NAME			0x1
2705 #define FDMI_HBA_MANUFACTURER			0x2
2706 #define FDMI_HBA_SERIAL_NUMBER			0x3
2707 #define FDMI_HBA_MODEL				0x4
2708 #define FDMI_HBA_MODEL_DESCRIPTION		0x5
2709 #define FDMI_HBA_HARDWARE_VERSION		0x6
2710 #define FDMI_HBA_DRIVER_VERSION			0x7
2711 #define FDMI_HBA_OPTION_ROM_VERSION		0x8
2712 #define FDMI_HBA_FIRMWARE_VERSION		0x9
2713 #define FDMI_HBA_OS_NAME_AND_VERSION		0xa
2714 #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH	0xb
2715 
2716 #define FDMI_HBA_NODE_SYMBOLIC_NAME		0xc
2717 #define FDMI_HBA_VENDOR_SPECIFIC_INFO		0xd
2718 #define FDMI_HBA_NUM_PORTS			0xe
2719 #define FDMI_HBA_FABRIC_NAME			0xf
2720 #define FDMI_HBA_BOOT_BIOS_NAME			0x10
2721 #define FDMI_HBA_VENDOR_IDENTIFIER		0xe0
2722 
2723 struct ct_fdmi_hba_attr {
2724 	__be16	type;
2725 	__be16	len;
2726 	union {
2727 		uint8_t node_name[WWN_SIZE];
2728 		uint8_t manufacturer[64];
2729 		uint8_t serial_num[32];
2730 		uint8_t model[16+1];
2731 		uint8_t model_desc[80];
2732 		uint8_t hw_version[32];
2733 		uint8_t driver_version[32];
2734 		uint8_t orom_version[16];
2735 		uint8_t fw_version[32];
2736 		uint8_t os_version[128];
2737 		__be32	 max_ct_len;
2738 
2739 		uint8_t sym_name[256];
2740 		__be32	 vendor_specific_info;
2741 		__be32	 num_ports;
2742 		uint8_t fabric_name[WWN_SIZE];
2743 		uint8_t bios_name[32];
2744 		uint8_t vendor_identifier[8];
2745 	} a;
2746 };
2747 
2748 struct ct_fdmi1_hba_attributes {
2749 	__be32	count;
2750 	struct ct_fdmi_hba_attr entry[FDMI1_HBA_ATTR_COUNT];
2751 };
2752 
2753 struct ct_fdmi2_hba_attributes {
2754 	__be32	count;
2755 	struct ct_fdmi_hba_attr entry[FDMI2_HBA_ATTR_COUNT];
2756 };
2757 
2758 /*
2759  * FDMI Port attribute types.
2760  */
2761 #define FDMI1_PORT_ATTR_COUNT		6
2762 #define FDMI2_PORT_ATTR_COUNT		16
2763 #define FDMI2_SMARTSAN_PORT_ATTR_COUNT	23
2764 
2765 #define FDMI_PORT_FC4_TYPES		0x1
2766 #define FDMI_PORT_SUPPORT_SPEED		0x2
2767 #define FDMI_PORT_CURRENT_SPEED		0x3
2768 #define FDMI_PORT_MAX_FRAME_SIZE	0x4
2769 #define FDMI_PORT_OS_DEVICE_NAME	0x5
2770 #define FDMI_PORT_HOST_NAME		0x6
2771 
2772 #define FDMI_PORT_NODE_NAME		0x7
2773 #define FDMI_PORT_NAME			0x8
2774 #define FDMI_PORT_SYM_NAME		0x9
2775 #define FDMI_PORT_TYPE			0xa
2776 #define FDMI_PORT_SUPP_COS		0xb
2777 #define FDMI_PORT_FABRIC_NAME		0xc
2778 #define FDMI_PORT_FC4_TYPE		0xd
2779 #define FDMI_PORT_STATE			0x101
2780 #define FDMI_PORT_COUNT			0x102
2781 #define FDMI_PORT_IDENTIFIER		0x103
2782 
2783 #define FDMI_SMARTSAN_SERVICE		0xF100
2784 #define FDMI_SMARTSAN_GUID		0xF101
2785 #define FDMI_SMARTSAN_VERSION		0xF102
2786 #define FDMI_SMARTSAN_PROD_NAME		0xF103
2787 #define FDMI_SMARTSAN_PORT_INFO		0xF104
2788 #define FDMI_SMARTSAN_QOS_SUPPORT	0xF105
2789 #define FDMI_SMARTSAN_SECURITY_SUPPORT	0xF106
2790 
2791 #define FDMI_PORT_SPEED_1GB		0x1
2792 #define FDMI_PORT_SPEED_2GB		0x2
2793 #define FDMI_PORT_SPEED_10GB		0x4
2794 #define FDMI_PORT_SPEED_4GB		0x8
2795 #define FDMI_PORT_SPEED_8GB		0x10
2796 #define FDMI_PORT_SPEED_16GB		0x20
2797 #define FDMI_PORT_SPEED_32GB		0x40
2798 #define FDMI_PORT_SPEED_20GB		0x80
2799 #define FDMI_PORT_SPEED_40GB		0x100
2800 #define FDMI_PORT_SPEED_128GB		0x200
2801 #define FDMI_PORT_SPEED_64GB		0x400
2802 #define FDMI_PORT_SPEED_256GB		0x800
2803 #define FDMI_PORT_SPEED_UNKNOWN		0x8000
2804 
2805 #define FC_CLASS_2	0x04
2806 #define FC_CLASS_3	0x08
2807 #define FC_CLASS_2_3	0x0C
2808 
2809 struct ct_fdmi_port_attr {
2810 	__be16	type;
2811 	__be16	len;
2812 	union {
2813 		uint8_t fc4_types[32];
2814 		__be32	sup_speed;
2815 		__be32	cur_speed;
2816 		__be32	max_frame_size;
2817 		uint8_t os_dev_name[32];
2818 		uint8_t host_name[256];
2819 
2820 		uint8_t node_name[WWN_SIZE];
2821 		uint8_t port_name[WWN_SIZE];
2822 		uint8_t port_sym_name[128];
2823 		__be32	port_type;
2824 		__be32	port_supported_cos;
2825 		uint8_t fabric_name[WWN_SIZE];
2826 		uint8_t port_fc4_type[32];
2827 		__be32	 port_state;
2828 		__be32	 num_ports;
2829 		__be32	 port_id;
2830 
2831 		uint8_t smartsan_service[24];
2832 		uint8_t smartsan_guid[16];
2833 		uint8_t smartsan_version[24];
2834 		uint8_t smartsan_prod_name[16];
2835 		__be32	 smartsan_port_info;
2836 		__be32	 smartsan_qos_support;
2837 		__be32	 smartsan_security_support;
2838 	} a;
2839 };
2840 
2841 struct ct_fdmi1_port_attributes {
2842 	__be32	 count;
2843 	struct ct_fdmi_port_attr entry[FDMI1_PORT_ATTR_COUNT];
2844 };
2845 
2846 struct ct_fdmi2_port_attributes {
2847 	__be32	count;
2848 	struct ct_fdmi_port_attr entry[FDMI2_PORT_ATTR_COUNT];
2849 };
2850 
2851 #define FDMI_ATTR_TYPELEN(obj) \
2852 	(sizeof((obj)->type) + sizeof((obj)->len))
2853 
2854 #define FDMI_ATTR_ALIGNMENT(len) \
2855 	(4 - ((len) & 3))
2856 
2857 /* FDMI register call options */
2858 #define CALLOPT_FDMI1		0
2859 #define CALLOPT_FDMI2		1
2860 #define CALLOPT_FDMI2_SMARTSAN	2
2861 
2862 /* FDMI definitions. */
2863 #define GRHL_CMD	0x100
2864 #define GHAT_CMD	0x101
2865 #define GRPL_CMD	0x102
2866 #define GPAT_CMD	0x110
2867 
2868 #define RHBA_CMD	0x200
2869 #define RHBA_RSP_SIZE	16
2870 
2871 #define RHAT_CMD	0x201
2872 
2873 #define RPRT_CMD	0x210
2874 #define RPRT_RSP_SIZE	24
2875 
2876 #define RPA_CMD		0x211
2877 #define RPA_RSP_SIZE	16
2878 #define SMARTSAN_RPA_RSP_SIZE	24
2879 
2880 #define DHBA_CMD	0x300
2881 #define DHBA_REQ_SIZE	(16 + 8)
2882 #define DHBA_RSP_SIZE	16
2883 
2884 #define DHAT_CMD	0x301
2885 #define DPRT_CMD	0x310
2886 #define DPA_CMD		0x311
2887 
2888 /* CT command header -- request/response common fields */
2889 struct ct_cmd_hdr {
2890 	uint8_t revision;
2891 	uint8_t in_id[3];
2892 	uint8_t gs_type;
2893 	uint8_t gs_subtype;
2894 	uint8_t options;
2895 	uint8_t reserved;
2896 };
2897 
2898 /* CT command request */
2899 struct ct_sns_req {
2900 	struct ct_cmd_hdr header;
2901 	__be16	command;
2902 	__be16	max_rsp_size;
2903 	uint8_t fragment_id;
2904 	uint8_t reserved[3];
2905 
2906 	union {
2907 		/* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
2908 		struct {
2909 			uint8_t reserved;
2910 			be_id_t port_id;
2911 		} port_id;
2912 
2913 		struct {
2914 			uint8_t reserved;
2915 			uint8_t domain;
2916 			uint8_t area;
2917 			uint8_t port_type;
2918 		} gpn_ft;
2919 
2920 		struct {
2921 			uint8_t port_type;
2922 			uint8_t domain;
2923 			uint8_t area;
2924 			uint8_t reserved;
2925 		} gid_pt;
2926 
2927 		struct {
2928 			uint8_t reserved;
2929 			be_id_t port_id;
2930 			uint8_t fc4_types[32];
2931 		} rft_id;
2932 
2933 		struct {
2934 			uint8_t reserved;
2935 			be_id_t port_id;
2936 			uint16_t reserved2;
2937 			uint8_t fc4_feature;
2938 			uint8_t fc4_type;
2939 		} rff_id;
2940 
2941 		struct {
2942 			uint8_t reserved;
2943 			be_id_t port_id;
2944 			uint8_t node_name[8];
2945 		} rnn_id;
2946 
2947 		struct {
2948 			uint8_t node_name[8];
2949 			uint8_t name_len;
2950 			uint8_t sym_node_name[255];
2951 		} rsnn_nn;
2952 
2953 		struct {
2954 			uint8_t hba_identifier[8];
2955 		} ghat;
2956 
2957 		struct {
2958 			uint8_t hba_identifier[8];
2959 			__be32	entry_count;
2960 			uint8_t port_name[8];
2961 			struct ct_fdmi2_hba_attributes attrs;
2962 		} rhba;
2963 
2964 		struct {
2965 			uint8_t hba_identifier[8];
2966 			struct ct_fdmi1_hba_attributes attrs;
2967 		} rhat;
2968 
2969 		struct {
2970 			uint8_t port_name[8];
2971 			struct ct_fdmi2_port_attributes attrs;
2972 		} rpa;
2973 
2974 		struct {
2975 			uint8_t hba_identifier[8];
2976 			uint8_t port_name[8];
2977 			struct ct_fdmi2_port_attributes attrs;
2978 		} rprt;
2979 
2980 		struct {
2981 			uint8_t port_name[8];
2982 		} dhba;
2983 
2984 		struct {
2985 			uint8_t port_name[8];
2986 		} dhat;
2987 
2988 		struct {
2989 			uint8_t port_name[8];
2990 		} dprt;
2991 
2992 		struct {
2993 			uint8_t port_name[8];
2994 		} dpa;
2995 
2996 		struct {
2997 			uint8_t port_name[8];
2998 		} gpsc;
2999 
3000 		struct {
3001 			uint8_t reserved;
3002 			uint8_t port_id[3];
3003 		} gff_id;
3004 
3005 		struct {
3006 			uint8_t port_name[8];
3007 		} gid_pn;
3008 	} req;
3009 };
3010 
3011 /* CT command response header */
3012 struct ct_rsp_hdr {
3013 	struct ct_cmd_hdr header;
3014 	__be16	response;
3015 	uint16_t residual;
3016 	uint8_t fragment_id;
3017 	uint8_t reason_code;
3018 	uint8_t explanation_code;
3019 	uint8_t vendor_unique;
3020 };
3021 
3022 struct ct_sns_gid_pt_data {
3023 	uint8_t control_byte;
3024 	be_id_t port_id;
3025 };
3026 
3027 /* It's the same for both GPN_FT and GNN_FT */
3028 struct ct_sns_gpnft_rsp {
3029 	struct {
3030 		struct ct_cmd_hdr header;
3031 		uint16_t response;
3032 		uint16_t residual;
3033 		uint8_t fragment_id;
3034 		uint8_t reason_code;
3035 		uint8_t explanation_code;
3036 		uint8_t vendor_unique;
3037 	};
3038 	/* Assume the largest number of targets for the union */
3039 	struct ct_sns_gpn_ft_data {
3040 		u8 control_byte;
3041 		u8 port_id[3];
3042 		u32 reserved;
3043 		u8 port_name[8];
3044 	} entries[1];
3045 };
3046 
3047 /* CT command response */
3048 struct ct_sns_rsp {
3049 	struct ct_rsp_hdr header;
3050 
3051 	union {
3052 		struct {
3053 			uint8_t port_type;
3054 			be_id_t port_id;
3055 			uint8_t port_name[8];
3056 			uint8_t sym_port_name_len;
3057 			uint8_t sym_port_name[255];
3058 			uint8_t node_name[8];
3059 			uint8_t sym_node_name_len;
3060 			uint8_t sym_node_name[255];
3061 			uint8_t init_proc_assoc[8];
3062 			uint8_t node_ip_addr[16];
3063 			uint8_t class_of_service[4];
3064 			uint8_t fc4_types[32];
3065 			uint8_t ip_address[16];
3066 			uint8_t fabric_port_name[8];
3067 			uint8_t reserved;
3068 			uint8_t hard_address[3];
3069 		} ga_nxt;
3070 
3071 		struct {
3072 			/* Assume the largest number of targets for the union */
3073 			struct ct_sns_gid_pt_data
3074 			    entries[MAX_FIBRE_DEVICES_MAX];
3075 		} gid_pt;
3076 
3077 		struct {
3078 			uint8_t port_name[8];
3079 		} gpn_id;
3080 
3081 		struct {
3082 			uint8_t node_name[8];
3083 		} gnn_id;
3084 
3085 		struct {
3086 			uint8_t fc4_types[32];
3087 		} gft_id;
3088 
3089 		struct {
3090 			uint32_t entry_count;
3091 			uint8_t port_name[8];
3092 			struct ct_fdmi1_hba_attributes attrs;
3093 		} ghat;
3094 
3095 		struct {
3096 			uint8_t port_name[8];
3097 		} gfpn_id;
3098 
3099 		struct {
3100 			__be16	speeds;
3101 			__be16	speed;
3102 		} gpsc;
3103 
3104 #define GFF_FCP_SCSI_OFFSET	7
3105 #define GFF_NVME_OFFSET		23 /* type = 28h */
3106 		struct {
3107 			uint8_t fc4_features[128];
3108 		} gff_id;
3109 		struct {
3110 			uint8_t reserved;
3111 			uint8_t port_id[3];
3112 		} gid_pn;
3113 	} rsp;
3114 };
3115 
3116 struct ct_sns_pkt {
3117 	union {
3118 		struct ct_sns_req req;
3119 		struct ct_sns_rsp rsp;
3120 	} p;
3121 };
3122 
3123 struct ct_sns_gpnft_pkt {
3124 	union {
3125 		struct ct_sns_req req;
3126 		struct ct_sns_gpnft_rsp rsp;
3127 	} p;
3128 };
3129 
3130 enum scan_flags_t {
3131 	SF_SCANNING = BIT_0,
3132 	SF_QUEUED = BIT_1,
3133 };
3134 
3135 enum fc4type_t {
3136 	FS_FC4TYPE_FCP	= BIT_0,
3137 	FS_FC4TYPE_NVME	= BIT_1,
3138 	FS_FCP_IS_N2N = BIT_7,
3139 };
3140 
3141 struct fab_scan_rp {
3142 	port_id_t id;
3143 	enum fc4type_t fc4type;
3144 	u8 port_name[8];
3145 	u8 node_name[8];
3146 };
3147 
3148 struct fab_scan {
3149 	struct fab_scan_rp *l;
3150 	u32 size;
3151 	u16 scan_retry;
3152 #define MAX_SCAN_RETRIES 5
3153 	enum scan_flags_t scan_flags;
3154 	struct delayed_work scan_work;
3155 };
3156 
3157 /*
3158  * SNS command structures -- for 2200 compatibility.
3159  */
3160 #define	RFT_ID_SNS_SCMD_LEN	22
3161 #define	RFT_ID_SNS_CMD_SIZE	60
3162 #define	RFT_ID_SNS_DATA_SIZE	16
3163 
3164 #define	RNN_ID_SNS_SCMD_LEN	10
3165 #define	RNN_ID_SNS_CMD_SIZE	36
3166 #define	RNN_ID_SNS_DATA_SIZE	16
3167 
3168 #define	GA_NXT_SNS_SCMD_LEN	6
3169 #define	GA_NXT_SNS_CMD_SIZE	28
3170 #define	GA_NXT_SNS_DATA_SIZE	(620 + 16)
3171 
3172 #define	GID_PT_SNS_SCMD_LEN	6
3173 #define	GID_PT_SNS_CMD_SIZE	28
3174 /*
3175  * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3176  * adapters.
3177  */
3178 #define	GID_PT_SNS_DATA_SIZE	(MAX_FIBRE_DEVICES_2100 * 4 + 16)
3179 
3180 #define	GPN_ID_SNS_SCMD_LEN	6
3181 #define	GPN_ID_SNS_CMD_SIZE	28
3182 #define	GPN_ID_SNS_DATA_SIZE	(8 + 16)
3183 
3184 #define	GNN_ID_SNS_SCMD_LEN	6
3185 #define	GNN_ID_SNS_CMD_SIZE	28
3186 #define	GNN_ID_SNS_DATA_SIZE	(8 + 16)
3187 
3188 struct sns_cmd_pkt {
3189 	union {
3190 		struct {
3191 			__le16	buffer_length;
3192 			__le16	reserved_1;
3193 			__le64	buffer_address __packed;
3194 			__le16	subcommand_length;
3195 			__le16	reserved_2;
3196 			__le16	subcommand;
3197 			__le16	size;
3198 			uint32_t reserved_3;
3199 			uint8_t param[36];
3200 		} cmd;
3201 
3202 		uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3203 		uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3204 		uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3205 		uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3206 		uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3207 		uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3208 	} p;
3209 };
3210 
3211 struct fw_blob {
3212 	char *name;
3213 	uint32_t segs[4];
3214 	const struct firmware *fw;
3215 };
3216 
3217 /* Return data from MBC_GET_ID_LIST call. */
3218 struct gid_list_info {
3219 	uint8_t	al_pa;
3220 	uint8_t	area;
3221 	uint8_t	domain;
3222 	uint8_t	loop_id_2100;	/* ISP2100/ISP2200 -- 4 bytes. */
3223 	__le16	loop_id;	/* ISP23XX         -- 6 bytes. */
3224 	uint16_t reserved_1;	/* ISP24XX         -- 8 bytes. */
3225 };
3226 
3227 /* NPIV */
3228 typedef struct vport_info {
3229 	uint8_t		port_name[WWN_SIZE];
3230 	uint8_t		node_name[WWN_SIZE];
3231 	int		vp_id;
3232 	uint16_t	loop_id;
3233 	unsigned long	host_no;
3234 	uint8_t		port_id[3];
3235 	int		loop_state;
3236 } vport_info_t;
3237 
3238 typedef struct vport_params {
3239 	uint8_t 	port_name[WWN_SIZE];
3240 	uint8_t 	node_name[WWN_SIZE];
3241 	uint32_t 	options;
3242 #define	VP_OPTS_RETRY_ENABLE	BIT_0
3243 #define	VP_OPTS_VP_DISABLE	BIT_1
3244 } vport_params_t;
3245 
3246 /* NPIV - return codes of VP create and modify */
3247 #define VP_RET_CODE_OK			0
3248 #define VP_RET_CODE_FATAL		1
3249 #define VP_RET_CODE_WRONG_ID		2
3250 #define VP_RET_CODE_WWPN		3
3251 #define VP_RET_CODE_RESOURCES		4
3252 #define VP_RET_CODE_NO_MEM		5
3253 #define VP_RET_CODE_NOT_FOUND		6
3254 
3255 struct qla_hw_data;
3256 struct rsp_que;
3257 /*
3258  * ISP operations
3259  */
3260 struct isp_operations {
3261 
3262 	int (*pci_config) (struct scsi_qla_host *);
3263 	int (*reset_chip)(struct scsi_qla_host *);
3264 	int (*chip_diag) (struct scsi_qla_host *);
3265 	void (*config_rings) (struct scsi_qla_host *);
3266 	int (*reset_adapter)(struct scsi_qla_host *);
3267 	int (*nvram_config) (struct scsi_qla_host *);
3268 	void (*update_fw_options) (struct scsi_qla_host *);
3269 	int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3270 
3271 	char * (*pci_info_str)(struct scsi_qla_host *, char *, size_t);
3272 	char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
3273 
3274 	irq_handler_t intr_handler;
3275 	void (*enable_intrs) (struct qla_hw_data *);
3276 	void (*disable_intrs) (struct qla_hw_data *);
3277 
3278 	int (*abort_command) (srb_t *);
3279 	int (*target_reset) (struct fc_port *, uint64_t, int);
3280 	int (*lun_reset) (struct fc_port *, uint64_t, int);
3281 	int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3282 		uint8_t, uint8_t, uint16_t *, uint8_t);
3283 	int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3284 	    uint8_t, uint8_t);
3285 
3286 	uint16_t (*calc_req_entries) (uint16_t);
3287 	void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
3288 	void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3289 	void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
3290 	    uint32_t);
3291 
3292 	uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
3293 		uint32_t, uint32_t);
3294 	int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
3295 		uint32_t);
3296 
3297 	void (*fw_dump)(struct scsi_qla_host *vha);
3298 	void (*mpi_fw_dump)(struct scsi_qla_host *, int);
3299 
3300 	int (*beacon_on) (struct scsi_qla_host *);
3301 	int (*beacon_off) (struct scsi_qla_host *);
3302 	void (*beacon_blink) (struct scsi_qla_host *);
3303 
3304 	void *(*read_optrom)(struct scsi_qla_host *, void *,
3305 		uint32_t, uint32_t);
3306 	int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
3307 		uint32_t);
3308 
3309 	int (*get_flash_version) (struct scsi_qla_host *, void *);
3310 	int (*start_scsi) (srb_t *);
3311 	int (*start_scsi_mq) (srb_t *);
3312 	int (*abort_isp) (struct scsi_qla_host *);
3313 	int (*iospace_config)(struct qla_hw_data *);
3314 	int (*initialize_adapter)(struct scsi_qla_host *);
3315 };
3316 
3317 /* MSI-X Support *************************************************************/
3318 
3319 #define QLA_MSIX_CHIP_REV_24XX	3
3320 #define QLA_MSIX_FW_MODE(m)	(((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3321 #define QLA_MSIX_FW_MODE_1(m)	(QLA_MSIX_FW_MODE(m) == 1)
3322 
3323 #define QLA_BASE_VECTORS	2 /* default + RSP */
3324 #define QLA_MSIX_RSP_Q			0x01
3325 #define QLA_ATIO_VECTOR		0x02
3326 #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q	0x03
3327 #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q_HS	0x04
3328 
3329 #define QLA_MIDX_DEFAULT	0
3330 #define QLA_MIDX_RSP_Q		1
3331 #define QLA_PCI_MSIX_CONTROL	0xa2
3332 #define QLA_83XX_PCI_MSIX_CONTROL	0x92
3333 
3334 struct scsi_qla_host;
3335 
3336 
3337 #define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3338 
3339 struct qla_msix_entry {
3340 	int have_irq;
3341 	int in_use;
3342 	uint32_t vector;
3343 	uint16_t entry;
3344 	char name[30];
3345 	void *handle;
3346 	int cpuid;
3347 };
3348 
3349 #define	WATCH_INTERVAL		1       /* number of seconds */
3350 
3351 /* Work events.  */
3352 enum qla_work_type {
3353 	QLA_EVT_AEN,
3354 	QLA_EVT_IDC_ACK,
3355 	QLA_EVT_ASYNC_LOGIN,
3356 	QLA_EVT_ASYNC_LOGOUT,
3357 	QLA_EVT_ASYNC_ADISC,
3358 	QLA_EVT_UEVENT,
3359 	QLA_EVT_AENFX,
3360 	QLA_EVT_GPNID,
3361 	QLA_EVT_UNMAP,
3362 	QLA_EVT_NEW_SESS,
3363 	QLA_EVT_GPDB,
3364 	QLA_EVT_PRLI,
3365 	QLA_EVT_GPSC,
3366 	QLA_EVT_GNL,
3367 	QLA_EVT_NACK,
3368 	QLA_EVT_RELOGIN,
3369 	QLA_EVT_ASYNC_PRLO,
3370 	QLA_EVT_ASYNC_PRLO_DONE,
3371 	QLA_EVT_GPNFT,
3372 	QLA_EVT_GPNFT_DONE,
3373 	QLA_EVT_GNNFT_DONE,
3374 	QLA_EVT_GNNID,
3375 	QLA_EVT_GFPNID,
3376 	QLA_EVT_SP_RETRY,
3377 	QLA_EVT_IIDMA,
3378 	QLA_EVT_ELS_PLOGI,
3379 };
3380 
3381 
3382 struct qla_work_evt {
3383 	struct list_head	list;
3384 	enum qla_work_type	type;
3385 	u32			flags;
3386 #define QLA_EVT_FLAG_FREE	0x1
3387 
3388 	union {
3389 		struct {
3390 			enum fc_host_event_code code;
3391 			u32 data;
3392 		} aen;
3393 		struct {
3394 #define QLA_IDC_ACK_REGS	7
3395 			uint16_t mb[QLA_IDC_ACK_REGS];
3396 		} idc_ack;
3397 		struct {
3398 			struct fc_port *fcport;
3399 #define QLA_LOGIO_LOGIN_RETRIED	BIT_0
3400 			u16 data[2];
3401 		} logio;
3402 		struct {
3403 			u32 code;
3404 #define QLA_UEVENT_CODE_FW_DUMP	0
3405 		} uevent;
3406 		struct {
3407 			uint32_t        evtcode;
3408 			uint32_t        mbx[8];
3409 			uint32_t        count;
3410 		} aenfx;
3411 		struct {
3412 			srb_t *sp;
3413 		} iosb;
3414 		struct {
3415 			port_id_t id;
3416 		} gpnid;
3417 		struct {
3418 			port_id_t id;
3419 			u8 port_name[8];
3420 			u8 node_name[8];
3421 			void *pla;
3422 			u8 fc4_type;
3423 		} new_sess;
3424 		struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3425 			fc_port_t *fcport;
3426 			u8 opt;
3427 		} fcport;
3428 		struct {
3429 			fc_port_t *fcport;
3430 			u8 iocb[IOCB_SIZE];
3431 			int type;
3432 		} nack;
3433 		struct {
3434 			u8 fc4_type;
3435 			srb_t *sp;
3436 		} gpnft;
3437 	 } u;
3438 };
3439 
3440 struct qla_chip_state_84xx {
3441 	struct list_head list;
3442 	struct kref kref;
3443 
3444 	void *bus;
3445 	spinlock_t access_lock;
3446 	struct mutex fw_update_mutex;
3447 	uint32_t fw_update;
3448 	uint32_t op_fw_version;
3449 	uint32_t op_fw_size;
3450 	uint32_t op_fw_seq_size;
3451 	uint32_t diag_fw_version;
3452 	uint32_t gold_fw_version;
3453 };
3454 
3455 struct qla_dif_statistics {
3456 	uint64_t dif_input_bytes;
3457 	uint64_t dif_output_bytes;
3458 	uint64_t dif_input_requests;
3459 	uint64_t dif_output_requests;
3460 	uint32_t dif_guard_err;
3461 	uint32_t dif_ref_tag_err;
3462 	uint32_t dif_app_tag_err;
3463 };
3464 
3465 struct qla_statistics {
3466 	uint32_t total_isp_aborts;
3467 	uint64_t input_bytes;
3468 	uint64_t output_bytes;
3469 	uint64_t input_requests;
3470 	uint64_t output_requests;
3471 	uint32_t control_requests;
3472 
3473 	uint64_t jiffies_at_last_reset;
3474 	uint32_t stat_max_pend_cmds;
3475 	uint32_t stat_max_qfull_cmds_alloc;
3476 	uint32_t stat_max_qfull_cmds_dropped;
3477 
3478 	struct qla_dif_statistics qla_dif_stats;
3479 };
3480 
3481 struct bidi_statistics {
3482 	unsigned long long io_count;
3483 	unsigned long long transfer_bytes;
3484 };
3485 
3486 struct qla_tc_param {
3487 	struct scsi_qla_host *vha;
3488 	uint32_t blk_sz;
3489 	uint32_t bufflen;
3490 	struct scatterlist *sg;
3491 	struct scatterlist *prot_sg;
3492 	struct crc_context *ctx;
3493 	uint8_t *ctx_dsd_alloced;
3494 };
3495 
3496 /* Multi queue support */
3497 #define MBC_INITIALIZE_MULTIQ 0x1f
3498 #define QLA_QUE_PAGE 0X1000
3499 #define QLA_MQ_SIZE 32
3500 #define QLA_MAX_QUEUES 256
3501 #define ISP_QUE_REG(ha, id) \
3502 	((ha->mqenable || IS_QLA83XX(ha) || \
3503 	  IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
3504 	 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3505 	 ((void __iomem *)ha->iobase))
3506 #define QLA_REQ_QUE_ID(tag) \
3507 	((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3508 #define QLA_DEFAULT_QUE_QOS 5
3509 #define QLA_PRECONFIG_VPORTS 32
3510 #define QLA_MAX_VPORTS_QLA24XX	128
3511 #define QLA_MAX_VPORTS_QLA25XX	256
3512 
3513 struct qla_tgt_counters {
3514 	uint64_t qla_core_sbt_cmd;
3515 	uint64_t core_qla_que_buf;
3516 	uint64_t qla_core_ret_ctio;
3517 	uint64_t core_qla_snd_status;
3518 	uint64_t qla_core_ret_sta_ctio;
3519 	uint64_t core_qla_free_cmd;
3520 	uint64_t num_q_full_sent;
3521 	uint64_t num_alloc_iocb_failed;
3522 	uint64_t num_term_xchg_sent;
3523 };
3524 
3525 struct qla_counters {
3526 	uint64_t input_bytes;
3527 	uint64_t input_requests;
3528 	uint64_t output_bytes;
3529 	uint64_t output_requests;
3530 
3531 };
3532 
3533 struct qla_qpair;
3534 
3535 /* Response queue data structure */
3536 struct rsp_que {
3537 	dma_addr_t  dma;
3538 	response_t *ring;
3539 	response_t *ring_ptr;
3540 	__le32	__iomem *rsp_q_in;	/* FWI2-capable only. */
3541 	__le32	__iomem *rsp_q_out;
3542 	uint16_t  ring_index;
3543 	uint16_t  out_ptr;
3544 	uint16_t  *in_ptr;		/* queue shadow in index */
3545 	uint16_t  length;
3546 	uint16_t  options;
3547 	uint16_t  rid;
3548 	uint16_t  id;
3549 	uint16_t  vp_idx;
3550 	struct qla_hw_data *hw;
3551 	struct qla_msix_entry *msix;
3552 	struct req_que *req;
3553 	srb_t *status_srb; /* status continuation entry */
3554 	struct qla_qpair *qpair;
3555 
3556 	dma_addr_t  dma_fx00;
3557 	response_t *ring_fx00;
3558 	uint16_t  length_fx00;
3559 	uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
3560 };
3561 
3562 /* Request queue data structure */
3563 struct req_que {
3564 	dma_addr_t  dma;
3565 	request_t *ring;
3566 	request_t *ring_ptr;
3567 	__le32	__iomem *req_q_in;	/* FWI2-capable only. */
3568 	__le32	__iomem *req_q_out;
3569 	uint16_t  ring_index;
3570 	uint16_t  in_ptr;
3571 	uint16_t  *out_ptr;		/* queue shadow out index */
3572 	uint16_t  cnt;
3573 	uint16_t  length;
3574 	uint16_t  options;
3575 	uint16_t  rid;
3576 	uint16_t  id;
3577 	uint16_t  qos;
3578 	uint16_t  vp_idx;
3579 	struct rsp_que *rsp;
3580 	srb_t **outstanding_cmds;
3581 	uint32_t current_outstanding_cmd;
3582 	uint16_t num_outstanding_cmds;
3583 	int max_q_depth;
3584 
3585 	dma_addr_t  dma_fx00;
3586 	request_t *ring_fx00;
3587 	uint16_t  length_fx00;
3588 	uint8_t req_pkt[REQUEST_ENTRY_SIZE];
3589 };
3590 
3591 struct qla_fw_resources {
3592 	u16 iocbs_total;
3593 	u16 iocbs_limit;
3594 	u16 iocbs_qp_limit;
3595 	u16 iocbs_used;
3596 };
3597 
3598 #define QLA_IOCB_PCT_LIMIT 95
3599 
3600 /*Queue pair data structure */
3601 struct qla_qpair {
3602 	spinlock_t qp_lock;
3603 	atomic_t ref_count;
3604 	uint32_t lun_cnt;
3605 	/*
3606 	 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3607 	 * legacy code. For other Qpair(s), it will point at qp_lock.
3608 	 */
3609 	spinlock_t *qp_lock_ptr;
3610 	struct scsi_qla_host *vha;
3611 	u32 chip_reset;
3612 
3613 	/* distill these fields down to 'online=0/1'
3614 	 * ha->flags.eeh_busy
3615 	 * ha->flags.pci_channel_io_perm_failure
3616 	 * base_vha->loop_state
3617 	 */
3618 	uint32_t online:1;
3619 	/* move vha->flags.difdix_supported here */
3620 	uint32_t difdix_supported:1;
3621 	uint32_t delete_in_progress:1;
3622 	uint32_t fw_started:1;
3623 	uint32_t enable_class_2:1;
3624 	uint32_t enable_explicit_conf:1;
3625 	uint32_t use_shadow_reg:1;
3626 	uint32_t rcv_intr:1;
3627 
3628 	uint16_t id;			/* qp number used with FW */
3629 	uint16_t vp_idx;		/* vport ID */
3630 	mempool_t *srb_mempool;
3631 
3632 	struct pci_dev  *pdev;
3633 	void (*reqq_start_iocbs)(struct qla_qpair *);
3634 
3635 	/* to do: New driver: move queues to here instead of pointers */
3636 	struct req_que *req;
3637 	struct rsp_que *rsp;
3638 	struct atio_que *atio;
3639 	struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3640 	struct qla_hw_data *hw;
3641 	struct work_struct q_work;
3642 	struct qla_counters counters;
3643 
3644 	struct list_head qp_list_elem; /* vha->qp_list */
3645 	struct list_head hints_list;
3646 
3647 	uint16_t retry_term_cnt;
3648 	__le32	retry_term_exchg_addr;
3649 	uint64_t retry_term_jiff;
3650 	struct qla_tgt_counters tgt_counters;
3651 	uint16_t cpuid;
3652 	struct qla_fw_resources fwres ____cacheline_aligned;
3653 };
3654 
3655 /* Place holder for FW buffer parameters */
3656 struct qlfc_fw {
3657 	void *fw_buf;
3658 	dma_addr_t fw_dma;
3659 	uint32_t len;
3660 };
3661 
3662 struct rdp_req_payload {
3663 	uint32_t	els_request;
3664 	uint32_t	desc_list_len;
3665 
3666 	/* NPIV descriptor */
3667 	struct {
3668 		uint32_t desc_tag;
3669 		uint32_t desc_len;
3670 		uint8_t  reserved;
3671 		uint8_t  nport_id[3];
3672 	} npiv_desc;
3673 };
3674 
3675 struct rdp_rsp_payload {
3676 	struct {
3677 		__be32	cmd;
3678 		__be32	len;
3679 	} hdr;
3680 
3681 	/* LS Request Info descriptor */
3682 	struct {
3683 		__be32	desc_tag;
3684 		__be32	desc_len;
3685 		__be32	req_payload_word_0;
3686 	} ls_req_info_desc;
3687 
3688 	/* LS Request Info descriptor */
3689 	struct {
3690 		__be32	desc_tag;
3691 		__be32	desc_len;
3692 		__be32	req_payload_word_0;
3693 	} ls_req_info_desc2;
3694 
3695 	/* SFP diagnostic param descriptor */
3696 	struct {
3697 		__be32	desc_tag;
3698 		__be32	desc_len;
3699 		__be16	temperature;
3700 		__be16	vcc;
3701 		__be16	tx_bias;
3702 		__be16	tx_power;
3703 		__be16	rx_power;
3704 		__be16	sfp_flags;
3705 	} sfp_diag_desc;
3706 
3707 	/* Port Speed Descriptor */
3708 	struct {
3709 		__be32	desc_tag;
3710 		__be32	desc_len;
3711 		__be16	speed_capab;
3712 		__be16	operating_speed;
3713 	} port_speed_desc;
3714 
3715 	/* Link Error Status Descriptor */
3716 	struct {
3717 		__be32	desc_tag;
3718 		__be32	desc_len;
3719 		__be32	link_fail_cnt;
3720 		__be32	loss_sync_cnt;
3721 		__be32	loss_sig_cnt;
3722 		__be32	prim_seq_err_cnt;
3723 		__be32	inval_xmit_word_cnt;
3724 		__be32	inval_crc_cnt;
3725 		uint8_t  pn_port_phy_type;
3726 		uint8_t  reserved[3];
3727 	} ls_err_desc;
3728 
3729 	/* Port name description with diag param */
3730 	struct {
3731 		__be32	desc_tag;
3732 		__be32	desc_len;
3733 		uint8_t WWNN[WWN_SIZE];
3734 		uint8_t WWPN[WWN_SIZE];
3735 	} port_name_diag_desc;
3736 
3737 	/* Port Name desc for Direct attached Fx_Port or Nx_Port */
3738 	struct {
3739 		__be32	desc_tag;
3740 		__be32	desc_len;
3741 		uint8_t WWNN[WWN_SIZE];
3742 		uint8_t WWPN[WWN_SIZE];
3743 	} port_name_direct_desc;
3744 
3745 	/* Buffer Credit descriptor */
3746 	struct {
3747 		__be32	desc_tag;
3748 		__be32	desc_len;
3749 		__be32	fcport_b2b;
3750 		__be32	attached_fcport_b2b;
3751 		__be32	fcport_rtt;
3752 	} buffer_credit_desc;
3753 
3754 	/* Optical Element Data Descriptor */
3755 	struct {
3756 		__be32	desc_tag;
3757 		__be32	desc_len;
3758 		__be16	high_alarm;
3759 		__be16	low_alarm;
3760 		__be16	high_warn;
3761 		__be16	low_warn;
3762 		__be32	element_flags;
3763 	} optical_elmt_desc[5];
3764 
3765 	/* Optical Product Data Descriptor */
3766 	struct {
3767 		__be32	desc_tag;
3768 		__be32	desc_len;
3769 		uint8_t  vendor_name[16];
3770 		uint8_t  part_number[16];
3771 		uint8_t  serial_number[16];
3772 		uint8_t  revision[4];
3773 		uint8_t  date[8];
3774 	} optical_prod_desc;
3775 };
3776 
3777 #define RDP_DESC_LEN(obj) \
3778 	(sizeof(obj) - sizeof((obj).desc_tag) - sizeof((obj).desc_len))
3779 
3780 #define RDP_PORT_SPEED_1GB		BIT_15
3781 #define RDP_PORT_SPEED_2GB		BIT_14
3782 #define RDP_PORT_SPEED_4GB		BIT_13
3783 #define RDP_PORT_SPEED_10GB		BIT_12
3784 #define RDP_PORT_SPEED_8GB		BIT_11
3785 #define RDP_PORT_SPEED_16GB		BIT_10
3786 #define RDP_PORT_SPEED_32GB		BIT_9
3787 #define RDP_PORT_SPEED_64GB             BIT_8
3788 #define RDP_PORT_SPEED_UNKNOWN		BIT_0
3789 
3790 struct scsi_qlt_host {
3791 	void *target_lport_ptr;
3792 	struct mutex tgt_mutex;
3793 	struct mutex tgt_host_action_mutex;
3794 	struct qla_tgt *qla_tgt;
3795 };
3796 
3797 struct qlt_hw_data {
3798 	/* Protected by hw lock */
3799 	uint32_t node_name_set:1;
3800 
3801 	dma_addr_t atio_dma;	/* Physical address. */
3802 	struct atio *atio_ring;	/* Base virtual address */
3803 	struct atio *atio_ring_ptr;	/* Current address. */
3804 	uint16_t atio_ring_index; /* Current index. */
3805 	uint16_t atio_q_length;
3806 	__le32 __iomem *atio_q_in;
3807 	__le32 __iomem *atio_q_out;
3808 
3809 	struct qla_tgt_func_tmpl *tgt_ops;
3810 	struct qla_tgt_vp_map *tgt_vp_map;
3811 
3812 	int saved_set;
3813 	__le16	saved_exchange_count;
3814 	__le32	saved_firmware_options_1;
3815 	__le32	saved_firmware_options_2;
3816 	__le32	saved_firmware_options_3;
3817 	uint8_t saved_firmware_options[2];
3818 	uint8_t saved_add_firmware_options[2];
3819 
3820 	uint8_t tgt_node_name[WWN_SIZE];
3821 
3822 	struct dentry *dfs_tgt_sess;
3823 	struct dentry *dfs_tgt_port_database;
3824 	struct dentry *dfs_naqp;
3825 
3826 	struct list_head q_full_list;
3827 	uint32_t num_pend_cmds;
3828 	uint32_t num_qfull_cmds_alloc;
3829 	uint32_t num_qfull_cmds_dropped;
3830 	spinlock_t q_full_lock;
3831 	uint32_t leak_exchg_thresh_hold;
3832 	spinlock_t sess_lock;
3833 	int num_act_qpairs;
3834 #define DEFAULT_NAQP 2
3835 	spinlock_t atio_lock ____cacheline_aligned;
3836 	struct btree_head32 host_map;
3837 };
3838 
3839 #define MAX_QFULL_CMDS_ALLOC	8192
3840 #define Q_FULL_THRESH_HOLD_PERCENT 90
3841 #define Q_FULL_THRESH_HOLD(ha) \
3842 	((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
3843 
3844 #define LEAK_EXCHG_THRESH_HOLD_PERCENT 75	/* 75 percent */
3845 
3846 struct qla_hw_data_stat {
3847 	u32 num_fw_dump;
3848 	u32 num_mpi_reset;
3849 };
3850 
3851 /*
3852  * Qlogic host adapter specific data structure.
3853 */
3854 struct qla_hw_data {
3855 	struct pci_dev  *pdev;
3856 	/* SRB cache. */
3857 #define SRB_MIN_REQ     128
3858 	mempool_t       *srb_mempool;
3859 	u8 port_name[WWN_SIZE];
3860 
3861 	volatile struct {
3862 		uint32_t	mbox_int		:1;
3863 		uint32_t	mbox_busy		:1;
3864 		uint32_t	disable_risc_code_load	:1;
3865 		uint32_t	enable_64bit_addressing	:1;
3866 		uint32_t	enable_lip_reset	:1;
3867 		uint32_t	enable_target_reset	:1;
3868 		uint32_t	enable_lip_full_login	:1;
3869 		uint32_t	enable_led_scheme	:1;
3870 
3871 		uint32_t	msi_enabled		:1;
3872 		uint32_t	msix_enabled		:1;
3873 		uint32_t	disable_serdes		:1;
3874 		uint32_t	gpsc_supported		:1;
3875 		uint32_t	npiv_supported		:1;
3876 		uint32_t	pci_channel_io_perm_failure	:1;
3877 		uint32_t	fce_enabled		:1;
3878 		uint32_t	fac_supported		:1;
3879 
3880 		uint32_t	chip_reset_done		:1;
3881 		uint32_t	running_gold_fw		:1;
3882 		uint32_t	eeh_busy		:1;
3883 		uint32_t	disable_msix_handshake	:1;
3884 		uint32_t	fcp_prio_enabled	:1;
3885 		uint32_t	isp82xx_fw_hung:1;
3886 		uint32_t	nic_core_hung:1;
3887 
3888 		uint32_t	quiesce_owner:1;
3889 		uint32_t	nic_core_reset_hdlr_active:1;
3890 		uint32_t	nic_core_reset_owner:1;
3891 		uint32_t	isp82xx_no_md_cap:1;
3892 		uint32_t	host_shutting_down:1;
3893 		uint32_t	idc_compl_status:1;
3894 		uint32_t        mr_reset_hdlr_active:1;
3895 		uint32_t        mr_intr_valid:1;
3896 
3897 		uint32_t        dport_enabled:1;
3898 		uint32_t	fawwpn_enabled:1;
3899 		uint32_t	exlogins_enabled:1;
3900 		uint32_t	exchoffld_enabled:1;
3901 
3902 		uint32_t	lip_ae:1;
3903 		uint32_t	n2n_ae:1;
3904 		uint32_t	fw_started:1;
3905 		uint32_t	fw_init_done:1;
3906 
3907 		uint32_t	lr_detected:1;
3908 
3909 		uint32_t	rida_fmt2:1;
3910 		uint32_t	purge_mbox:1;
3911 		uint32_t        n2n_bigger:1;
3912 		uint32_t	secure_adapter:1;
3913 		uint32_t	secure_fw:1;
3914 				/* Supported by Adapter */
3915 		uint32_t	scm_supported_a:1;
3916 				/* Supported by Firmware */
3917 		uint32_t	scm_supported_f:1;
3918 				/* Enabled in Driver */
3919 		uint32_t	scm_enabled:1;
3920 		uint32_t	plogi_template_valid:1;
3921 	} flags;
3922 
3923 	uint16_t max_exchg;
3924 	uint16_t lr_distance;	/* 32G & above */
3925 #define LR_DISTANCE_5K  1
3926 #define LR_DISTANCE_10K 0
3927 
3928 	/* This spinlock is used to protect "io transactions", you must
3929 	* acquire it before doing any IO to the card, eg with RD_REG*() and
3930 	* WRT_REG*() for the duration of your entire commandtransaction.
3931 	*
3932 	* This spinlock is of lower priority than the io request lock.
3933 	*/
3934 
3935 	spinlock_t	hardware_lock ____cacheline_aligned;
3936 	int		bars;
3937 	int		mem_only;
3938 	device_reg_t *iobase;           /* Base I/O address */
3939 	resource_size_t pio_address;
3940 
3941 #define MIN_IOBASE_LEN          0x100
3942 	dma_addr_t		bar0_hdl;
3943 
3944 	void __iomem *cregbase;
3945 	dma_addr_t		bar2_hdl;
3946 #define BAR0_LEN_FX00			(1024 * 1024)
3947 #define BAR2_LEN_FX00			(128 * 1024)
3948 
3949 	uint32_t		rqstq_intr_code;
3950 	uint32_t		mbx_intr_code;
3951 	uint32_t		req_que_len;
3952 	uint32_t		rsp_que_len;
3953 	uint32_t		req_que_off;
3954 	uint32_t		rsp_que_off;
3955 
3956 	/* Multi queue data structs */
3957 	device_reg_t *mqiobase;
3958 	device_reg_t *msixbase;
3959 	uint16_t        msix_count;
3960 	uint8_t         mqenable;
3961 	struct req_que **req_q_map;
3962 	struct rsp_que **rsp_q_map;
3963 	struct qla_qpair **queue_pair_map;
3964 	unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3965 	unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3966 	unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3967 		/ sizeof(unsigned long)];
3968 	uint8_t 	max_req_queues;
3969 	uint8_t 	max_rsp_queues;
3970 	uint8_t		max_qpairs;
3971 	uint8_t		num_qpairs;
3972 	struct qla_qpair *base_qpair;
3973 	struct qla_npiv_entry *npiv_info;
3974 	uint16_t	nvram_npiv_size;
3975 
3976 	uint16_t        switch_cap;
3977 #define FLOGI_SEQ_DEL           BIT_8
3978 #define FLOGI_MID_SUPPORT       BIT_10
3979 #define FLOGI_VSAN_SUPPORT      BIT_12
3980 #define FLOGI_SP_SUPPORT        BIT_13
3981 
3982 	uint8_t		port_no;		/* Physical port of adapter */
3983 	uint8_t		exch_starvation;
3984 
3985 	/* Timeout timers. */
3986 	uint8_t 	loop_down_abort_time;    /* port down timer */
3987 	atomic_t	loop_down_timer;         /* loop down timer */
3988 	uint8_t		link_down_timeout;       /* link down timeout */
3989 	uint16_t	max_loop_id;
3990 	uint16_t	max_fibre_devices;	/* Maximum number of targets */
3991 
3992 	uint16_t	fb_rev;
3993 	uint16_t	min_external_loopid;    /* First external loop Id */
3994 
3995 #define PORT_SPEED_UNKNOWN 0xFFFF
3996 #define PORT_SPEED_1GB  0x00
3997 #define PORT_SPEED_2GB  0x01
3998 #define PORT_SPEED_AUTO 0x02
3999 #define PORT_SPEED_4GB  0x03
4000 #define PORT_SPEED_8GB  0x04
4001 #define PORT_SPEED_16GB 0x05
4002 #define PORT_SPEED_32GB 0x06
4003 #define PORT_SPEED_64GB 0x07
4004 #define PORT_SPEED_10GB	0x13
4005 	uint16_t	link_data_rate;         /* F/W operating speed */
4006 	uint16_t	set_data_rate;		/* Set by user */
4007 
4008 	uint8_t		current_topology;
4009 	uint8_t		prev_topology;
4010 #define ISP_CFG_NL	1
4011 #define ISP_CFG_N	2
4012 #define ISP_CFG_FL	4
4013 #define ISP_CFG_F	8
4014 
4015 	uint8_t		operating_mode;         /* F/W operating mode */
4016 #define LOOP      0
4017 #define P2P       1
4018 #define LOOP_P2P  2
4019 #define P2P_LOOP  3
4020 	uint8_t		interrupts_on;
4021 	uint32_t	isp_abort_cnt;
4022 #define PCI_DEVICE_ID_QLOGIC_ISP2532    0x2532
4023 #define PCI_DEVICE_ID_QLOGIC_ISP8432    0x8432
4024 #define PCI_DEVICE_ID_QLOGIC_ISP8001	0x8001
4025 #define PCI_DEVICE_ID_QLOGIC_ISP8031	0x8031
4026 #define PCI_DEVICE_ID_QLOGIC_ISP2031	0x2031
4027 #define PCI_DEVICE_ID_QLOGIC_ISP2071	0x2071
4028 #define PCI_DEVICE_ID_QLOGIC_ISP2271	0x2271
4029 #define PCI_DEVICE_ID_QLOGIC_ISP2261	0x2261
4030 #define PCI_DEVICE_ID_QLOGIC_ISP2061	0x2061
4031 #define PCI_DEVICE_ID_QLOGIC_ISP2081	0x2081
4032 #define PCI_DEVICE_ID_QLOGIC_ISP2089	0x2089
4033 #define PCI_DEVICE_ID_QLOGIC_ISP2281	0x2281
4034 #define PCI_DEVICE_ID_QLOGIC_ISP2289	0x2289
4035 
4036 	uint32_t	isp_type;
4037 #define DT_ISP2100                      BIT_0
4038 #define DT_ISP2200                      BIT_1
4039 #define DT_ISP2300                      BIT_2
4040 #define DT_ISP2312                      BIT_3
4041 #define DT_ISP2322                      BIT_4
4042 #define DT_ISP6312                      BIT_5
4043 #define DT_ISP6322                      BIT_6
4044 #define DT_ISP2422                      BIT_7
4045 #define DT_ISP2432                      BIT_8
4046 #define DT_ISP5422                      BIT_9
4047 #define DT_ISP5432                      BIT_10
4048 #define DT_ISP2532                      BIT_11
4049 #define DT_ISP8432                      BIT_12
4050 #define DT_ISP8001			BIT_13
4051 #define DT_ISP8021			BIT_14
4052 #define DT_ISP2031			BIT_15
4053 #define DT_ISP8031			BIT_16
4054 #define DT_ISPFX00			BIT_17
4055 #define DT_ISP8044			BIT_18
4056 #define DT_ISP2071			BIT_19
4057 #define DT_ISP2271			BIT_20
4058 #define DT_ISP2261			BIT_21
4059 #define DT_ISP2061			BIT_22
4060 #define DT_ISP2081			BIT_23
4061 #define DT_ISP2089			BIT_24
4062 #define DT_ISP2281			BIT_25
4063 #define DT_ISP2289			BIT_26
4064 #define DT_ISP_LAST			(DT_ISP2289 << 1)
4065 
4066 	uint32_t	device_type;
4067 #define DT_T10_PI                       BIT_25
4068 #define DT_IIDMA                        BIT_26
4069 #define DT_FWI2                         BIT_27
4070 #define DT_ZIO_SUPPORTED                BIT_28
4071 #define DT_OEM_001                      BIT_29
4072 #define DT_ISP2200A                     BIT_30
4073 #define DT_EXTENDED_IDS                 BIT_31
4074 
4075 #define DT_MASK(ha)     ((ha)->isp_type & (DT_ISP_LAST - 1))
4076 #define IS_QLA2100(ha)  (DT_MASK(ha) & DT_ISP2100)
4077 #define IS_QLA2200(ha)  (DT_MASK(ha) & DT_ISP2200)
4078 #define IS_QLA2300(ha)  (DT_MASK(ha) & DT_ISP2300)
4079 #define IS_QLA2312(ha)  (DT_MASK(ha) & DT_ISP2312)
4080 #define IS_QLA2322(ha)  (DT_MASK(ha) & DT_ISP2322)
4081 #define IS_QLA6312(ha)  (DT_MASK(ha) & DT_ISP6312)
4082 #define IS_QLA6322(ha)  (DT_MASK(ha) & DT_ISP6322)
4083 #define IS_QLA2422(ha)  (DT_MASK(ha) & DT_ISP2422)
4084 #define IS_QLA2432(ha)  (DT_MASK(ha) & DT_ISP2432)
4085 #define IS_QLA5422(ha)  (DT_MASK(ha) & DT_ISP5422)
4086 #define IS_QLA5432(ha)  (DT_MASK(ha) & DT_ISP5432)
4087 #define IS_QLA2532(ha)  (DT_MASK(ha) & DT_ISP2532)
4088 #define IS_QLA8432(ha)  (DT_MASK(ha) & DT_ISP8432)
4089 #define IS_QLA8001(ha)	(DT_MASK(ha) & DT_ISP8001)
4090 #define IS_QLA81XX(ha)	(IS_QLA8001(ha))
4091 #define IS_QLA82XX(ha)	(DT_MASK(ha) & DT_ISP8021)
4092 #define IS_QLA8044(ha)  (DT_MASK(ha) & DT_ISP8044)
4093 #define IS_QLA2031(ha)	(DT_MASK(ha) & DT_ISP2031)
4094 #define IS_QLA8031(ha)	(DT_MASK(ha) & DT_ISP8031)
4095 #define IS_QLAFX00(ha)	(DT_MASK(ha) & DT_ISPFX00)
4096 #define IS_QLA2071(ha)	(DT_MASK(ha) & DT_ISP2071)
4097 #define IS_QLA2271(ha)	(DT_MASK(ha) & DT_ISP2271)
4098 #define IS_QLA2261(ha)	(DT_MASK(ha) & DT_ISP2261)
4099 #define IS_QLA2081(ha)	(DT_MASK(ha) & DT_ISP2081)
4100 #define IS_QLA2281(ha)	(DT_MASK(ha) & DT_ISP2281)
4101 
4102 #define IS_QLA23XX(ha)  (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
4103 			IS_QLA6312(ha) || IS_QLA6322(ha))
4104 #define IS_QLA24XX(ha)  (IS_QLA2422(ha) || IS_QLA2432(ha))
4105 #define IS_QLA54XX(ha)  (IS_QLA5422(ha) || IS_QLA5432(ha))
4106 #define IS_QLA25XX(ha)  (IS_QLA2532(ha))
4107 #define IS_QLA83XX(ha)	(IS_QLA2031(ha) || IS_QLA8031(ha))
4108 #define IS_QLA84XX(ha)  (IS_QLA8432(ha))
4109 #define IS_QLA27XX(ha)  (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
4110 #define IS_QLA28XX(ha)	(IS_QLA2081(ha) || IS_QLA2281(ha))
4111 #define IS_QLA24XX_TYPE(ha)     (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
4112 				IS_QLA84XX(ha))
4113 #define IS_CNA_CAPABLE(ha)	(IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
4114 				IS_QLA8031(ha) || IS_QLA8044(ha))
4115 #define IS_P3P_TYPE(ha)		(IS_QLA82XX(ha) || IS_QLA8044(ha))
4116 #define IS_QLA2XXX_MIDTYPE(ha)	(IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
4117 				IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
4118 				IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
4119 				IS_QLA8044(ha) || IS_QLA27XX(ha) || \
4120 				IS_QLA28XX(ha))
4121 #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4122 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4123 #define IS_NOPOLLING_TYPE(ha)	(IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
4124 #define IS_FAC_REQUIRED(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4125 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4126 #define IS_NOCACHE_VPD_TYPE(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4127 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4128 #define IS_ALOGIO_CAPABLE(ha)	(IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
4129 
4130 #define IS_T10_PI_CAPABLE(ha)   ((ha)->device_type & DT_T10_PI)
4131 #define IS_IIDMA_CAPABLE(ha)    ((ha)->device_type & DT_IIDMA)
4132 #define IS_FWI2_CAPABLE(ha)     ((ha)->device_type & DT_FWI2)
4133 #define IS_ZIO_SUPPORTED(ha)    ((ha)->device_type & DT_ZIO_SUPPORTED)
4134 #define IS_OEM_001(ha)          ((ha)->device_type & DT_OEM_001)
4135 #define HAS_EXTENDED_IDS(ha)    ((ha)->device_type & DT_EXTENDED_IDS)
4136 #define IS_CT6_SUPPORTED(ha)	((ha)->device_type & DT_CT6_SUPPORTED)
4137 #define IS_MQUE_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4138 				 IS_QLA28XX(ha))
4139 #define IS_BIDI_CAPABLE(ha) \
4140     (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4141 /* Bit 21 of fw_attributes decides the MCTP capabilities */
4142 #define IS_MCTP_CAPABLE(ha)	(IS_QLA2031(ha) && \
4143 				((ha)->fw_attributes_ext[0] & BIT_0))
4144 #define IS_PI_UNINIT_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha))
4145 #define IS_PI_IPGUARD_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha))
4146 #define IS_PI_DIFB_DIX0_CAPABLE(ha)	(0)
4147 #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4148 					IS_QLA28XX(ha))
4149 #define IS_PI_SPLIT_DET_CAPABLE(ha)	(IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
4150     (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
4151 #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4152 				IS_QLA28XX(ha))
4153 #define IS_TGT_MODE_CAPABLE(ha)	(ha->tgt.atio_q_length)
4154 #define IS_SHADOW_REG_CAPABLE(ha)  (IS_QLA27XX(ha) || IS_QLA28XX(ha))
4155 #define IS_DPORT_CAPABLE(ha)  (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4156 				IS_QLA28XX(ha))
4157 #define IS_FAWWN_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4158 				IS_QLA28XX(ha))
4159 #define IS_EXCHG_OFFLD_CAPABLE(ha) \
4160 	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4161 #define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
4162 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4163 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
4164 #define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
4165 	IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4166 
4167 #define IS_ZIO_THRESHOLD_CAPABLE(ha) \
4168 	((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&\
4169 	 (ha->zio_mode == QLA_ZIO_MODE_6))
4170 
4171 	/* HBA serial number */
4172 	uint8_t		serial0;
4173 	uint8_t		serial1;
4174 	uint8_t		serial2;
4175 
4176 	/* NVRAM configuration data */
4177 #define MAX_NVRAM_SIZE  4096
4178 #define VPD_OFFSET      (MAX_NVRAM_SIZE / 2)
4179 	uint16_t	nvram_size;
4180 	uint16_t	nvram_base;
4181 	void		*nvram;
4182 	uint16_t	vpd_size;
4183 	uint16_t	vpd_base;
4184 	void		*vpd;
4185 
4186 	uint16_t	loop_reset_delay;
4187 	uint8_t		retry_count;
4188 	uint8_t		login_timeout;
4189 	uint16_t	r_a_tov;
4190 	int		port_down_retry_count;
4191 	uint8_t		mbx_count;
4192 	uint8_t		aen_mbx_count;
4193 	atomic_t	num_pend_mbx_stage1;
4194 	atomic_t	num_pend_mbx_stage2;
4195 	atomic_t	num_pend_mbx_stage3;
4196 	uint16_t	frame_payload_size;
4197 
4198 	uint32_t	login_retry_count;
4199 	/* SNS command interfaces. */
4200 	ms_iocb_entry_t		*ms_iocb;
4201 	dma_addr_t		ms_iocb_dma;
4202 	struct ct_sns_pkt	*ct_sns;
4203 	dma_addr_t		ct_sns_dma;
4204 	/* SNS command interfaces for 2200. */
4205 	struct sns_cmd_pkt	*sns_cmd;
4206 	dma_addr_t		sns_cmd_dma;
4207 
4208 #define SFP_DEV_SIZE    512
4209 #define SFP_BLOCK_SIZE  64
4210 #define SFP_RTDI_LEN	SFP_BLOCK_SIZE
4211 
4212 	void		*sfp_data;
4213 	dma_addr_t	sfp_data_dma;
4214 
4215 	struct qla_flt_header *flt;
4216 	dma_addr_t	flt_dma;
4217 
4218 #define XGMAC_DATA_SIZE	4096
4219 	void		*xgmac_data;
4220 	dma_addr_t	xgmac_data_dma;
4221 
4222 #define DCBX_TLV_DATA_SIZE 4096
4223 	void		*dcbx_tlv;
4224 	dma_addr_t	dcbx_tlv_dma;
4225 
4226 	struct task_struct	*dpc_thread;
4227 	uint8_t dpc_active;                  /* DPC routine is active */
4228 
4229 	dma_addr_t	gid_list_dma;
4230 	struct gid_list_info *gid_list;
4231 	int		gid_list_info_size;
4232 
4233 	/* Small DMA pool allocations -- maximum 256 bytes in length. */
4234 #define DMA_POOL_SIZE   256
4235 	struct dma_pool *s_dma_pool;
4236 
4237 	dma_addr_t	init_cb_dma;
4238 	init_cb_t	*init_cb;
4239 	int		init_cb_size;
4240 	dma_addr_t	ex_init_cb_dma;
4241 	struct ex_init_cb_81xx *ex_init_cb;
4242 	dma_addr_t	sf_init_cb_dma;
4243 	struct init_sf_cb *sf_init_cb;
4244 
4245 	void		*scm_fpin_els_buff;
4246 	uint64_t	scm_fpin_els_buff_size;
4247 	bool		scm_fpin_valid;
4248 	bool		scm_fpin_payload_size;
4249 
4250 	void		*async_pd;
4251 	dma_addr_t	async_pd_dma;
4252 
4253 #define ENABLE_EXTENDED_LOGIN	BIT_7
4254 
4255 	/* Extended Logins  */
4256 	void		*exlogin_buf;
4257 	dma_addr_t	exlogin_buf_dma;
4258 	uint32_t	exlogin_size;
4259 
4260 #define ENABLE_EXCHANGE_OFFLD	BIT_2
4261 
4262 	/* Exchange Offload */
4263 	void		*exchoffld_buf;
4264 	dma_addr_t	exchoffld_buf_dma;
4265 	int		exchoffld_size;
4266 	int 		exchoffld_count;
4267 
4268 	/* n2n */
4269 	struct fc_els_flogi plogi_els_payld;
4270 #define LOGIN_TEMPLATE_SIZE (sizeof(struct fc_els_flogi) - 4)
4271 
4272 	void            *swl;
4273 
4274 	/* These are used by mailbox operations. */
4275 	uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
4276 	uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
4277 	uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
4278 
4279 	mbx_cmd_t	*mcp;
4280 	struct mbx_cmd_32	*mcp32;
4281 
4282 	unsigned long	mbx_cmd_flags;
4283 #define MBX_INTERRUPT		1
4284 #define MBX_INTR_WAIT		2
4285 #define MBX_UPDATE_FLASH_ACTIVE	3
4286 
4287 	struct mutex vport_lock;        /* Virtual port synchronization */
4288 	spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
4289 	struct mutex mq_lock;        /* multi-queue synchronization */
4290 	struct completion mbx_cmd_comp; /* Serialize mbx access */
4291 	struct completion mbx_intr_comp;  /* Used for completion notification */
4292 	struct completion dcbx_comp;	/* For set port config notification */
4293 	struct completion lb_portup_comp; /* Used to wait for link up during
4294 					   * loopback */
4295 #define DCBX_COMP_TIMEOUT	20
4296 #define LB_PORTUP_COMP_TIMEOUT	10
4297 
4298 	int notify_dcbx_comp;
4299 	int notify_lb_portup_comp;
4300 	struct mutex selflogin_lock;
4301 
4302 	/* Basic firmware related information. */
4303 	uint16_t	fw_major_version;
4304 	uint16_t	fw_minor_version;
4305 	uint16_t	fw_subminor_version;
4306 	uint16_t	fw_attributes;
4307 	uint16_t	fw_attributes_h;
4308 #define FW_ATTR_H_NVME_FBURST 	BIT_1
4309 #define FW_ATTR_H_NVME		BIT_10
4310 #define FW_ATTR_H_NVME_UPDATED  BIT_14
4311 
4312 	/* About firmware SCM support */
4313 #define FW_ATTR_EXT0_SCM_SUPPORTED	BIT_12
4314 	/* Brocade fabric attached */
4315 #define FW_ATTR_EXT0_SCM_BROCADE	0x00001000
4316 	/* Cisco fabric attached */
4317 #define FW_ATTR_EXT0_SCM_CISCO		0x00002000
4318 #define FW_ATTR_EXT0_NVME2	BIT_13
4319 	uint16_t	fw_attributes_ext[2];
4320 	uint32_t	fw_memory_size;
4321 	uint32_t	fw_transfer_size;
4322 	uint32_t	fw_srisc_address;
4323 #define RISC_START_ADDRESS_2100 0x1000
4324 #define RISC_START_ADDRESS_2300 0x800
4325 #define RISC_START_ADDRESS_2400 0x100000
4326 
4327 	uint16_t	orig_fw_tgt_xcb_count;
4328 	uint16_t	cur_fw_tgt_xcb_count;
4329 	uint16_t	orig_fw_xcb_count;
4330 	uint16_t	cur_fw_xcb_count;
4331 	uint16_t	orig_fw_iocb_count;
4332 	uint16_t	cur_fw_iocb_count;
4333 	uint16_t	fw_max_fcf_count;
4334 
4335 	uint32_t	fw_shared_ram_start;
4336 	uint32_t	fw_shared_ram_end;
4337 	uint32_t	fw_ddr_ram_start;
4338 	uint32_t	fw_ddr_ram_end;
4339 
4340 	uint16_t	fw_options[16];         /* slots: 1,2,3,10,11 */
4341 	uint8_t		fw_seriallink_options[4];
4342 	__le16		fw_seriallink_options24[4];
4343 
4344 	uint8_t		serdes_version[3];
4345 	uint8_t		mpi_version[3];
4346 	uint32_t	mpi_capabilities;
4347 	uint8_t		phy_version[3];
4348 	uint8_t		pep_version[3];
4349 
4350 	/* Firmware dump template */
4351 	struct fwdt {
4352 		void *template;
4353 		ulong length;
4354 		ulong dump_size;
4355 	} fwdt[2];
4356 	struct qla2xxx_fw_dump *fw_dump;
4357 	uint32_t	fw_dump_len;
4358 	u32		fw_dump_alloc_len;
4359 	bool		fw_dumped;
4360 	unsigned long	fw_dump_cap_flags;
4361 #define RISC_PAUSE_CMPL		0
4362 #define DMA_SHUTDOWN_CMPL	1
4363 #define ISP_RESET_CMPL		2
4364 #define RISC_RDY_AFT_RESET	3
4365 #define RISC_SRAM_DUMP_CMPL	4
4366 #define RISC_EXT_MEM_DUMP_CMPL	5
4367 #define ISP_MBX_RDY		6
4368 #define ISP_SOFT_RESET_CMPL	7
4369 	int		fw_dump_reading;
4370 	void		*mpi_fw_dump;
4371 	u32		mpi_fw_dump_len;
4372 	unsigned int	mpi_fw_dump_reading:1;
4373 	unsigned int	mpi_fw_dumped:1;
4374 	int		prev_minidump_failed;
4375 	dma_addr_t	eft_dma;
4376 	void		*eft;
4377 /* Current size of mctp dump is 0x086064 bytes */
4378 #define MCTP_DUMP_SIZE  0x086064
4379 	dma_addr_t	mctp_dump_dma;
4380 	void		*mctp_dump;
4381 	int		mctp_dumped;
4382 	int		mctp_dump_reading;
4383 	uint32_t	chain_offset;
4384 	struct dentry *dfs_dir;
4385 	struct dentry *dfs_fce;
4386 	struct dentry *dfs_tgt_counters;
4387 	struct dentry *dfs_fw_resource_cnt;
4388 
4389 	dma_addr_t	fce_dma;
4390 	void		*fce;
4391 	uint32_t	fce_bufs;
4392 	uint16_t	fce_mb[8];
4393 	uint64_t	fce_wr, fce_rd;
4394 	struct mutex	fce_mutex;
4395 
4396 	uint32_t	pci_attr;
4397 	uint16_t	chip_revision;
4398 
4399 	uint16_t	product_id[4];
4400 
4401 	uint8_t		model_number[16+1];
4402 	char		model_desc[80];
4403 	uint8_t		adapter_id[16+1];
4404 
4405 	/* Option ROM information. */
4406 	char		*optrom_buffer;
4407 	uint32_t	optrom_size;
4408 	int		optrom_state;
4409 #define QLA_SWAITING	0
4410 #define QLA_SREADING	1
4411 #define QLA_SWRITING	2
4412 	uint32_t	optrom_region_start;
4413 	uint32_t	optrom_region_size;
4414 	struct mutex	optrom_mutex;
4415 
4416 /* PCI expansion ROM image information. */
4417 #define ROM_CODE_TYPE_BIOS	0
4418 #define ROM_CODE_TYPE_FCODE	1
4419 #define ROM_CODE_TYPE_EFI	3
4420 	uint8_t 	bios_revision[2];
4421 	uint8_t 	efi_revision[2];
4422 	uint8_t 	fcode_revision[16];
4423 	uint32_t	fw_revision[4];
4424 
4425 	uint32_t	gold_fw_version[4];
4426 
4427 	/* Offsets for flash/nvram access (set to ~0 if not used). */
4428 	uint32_t	flash_conf_off;
4429 	uint32_t	flash_data_off;
4430 	uint32_t	nvram_conf_off;
4431 	uint32_t	nvram_data_off;
4432 
4433 	uint32_t	fdt_wrt_disable;
4434 	uint32_t	fdt_wrt_enable;
4435 	uint32_t	fdt_erase_cmd;
4436 	uint32_t	fdt_block_size;
4437 	uint32_t	fdt_unprotect_sec_cmd;
4438 	uint32_t	fdt_protect_sec_cmd;
4439 	uint32_t	fdt_wrt_sts_reg_cmd;
4440 
4441 	struct {
4442 		uint32_t	flt_region_flt;
4443 		uint32_t	flt_region_fdt;
4444 		uint32_t	flt_region_boot;
4445 		uint32_t	flt_region_boot_sec;
4446 		uint32_t	flt_region_fw;
4447 		uint32_t	flt_region_fw_sec;
4448 		uint32_t	flt_region_vpd_nvram;
4449 		uint32_t	flt_region_vpd_nvram_sec;
4450 		uint32_t	flt_region_vpd;
4451 		uint32_t	flt_region_vpd_sec;
4452 		uint32_t	flt_region_nvram;
4453 		uint32_t	flt_region_nvram_sec;
4454 		uint32_t	flt_region_npiv_conf;
4455 		uint32_t	flt_region_gold_fw;
4456 		uint32_t	flt_region_fcp_prio;
4457 		uint32_t	flt_region_bootload;
4458 		uint32_t	flt_region_img_status_pri;
4459 		uint32_t	flt_region_img_status_sec;
4460 		uint32_t	flt_region_aux_img_status_pri;
4461 		uint32_t	flt_region_aux_img_status_sec;
4462 	};
4463 	uint8_t         active_image;
4464 
4465 	/* Needed for BEACON */
4466 	uint16_t        beacon_blink_led;
4467 	uint8_t         beacon_color_state;
4468 #define QLA_LED_GRN_ON		0x01
4469 #define QLA_LED_YLW_ON		0x02
4470 #define QLA_LED_ABR_ON		0x04
4471 #define QLA_LED_ALL_ON		0x07	/* yellow, green, amber. */
4472 					/* ISP2322: red, green, amber. */
4473 	uint16_t        zio_mode;
4474 	uint16_t        zio_timer;
4475 
4476 	struct qla_msix_entry *msix_entries;
4477 
4478 	struct list_head        vp_list;        /* list of VP */
4479 	unsigned long   vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4480 			sizeof(unsigned long)];
4481 	uint16_t        num_vhosts;     /* number of vports created */
4482 	uint16_t        num_vsans;      /* number of vsan created */
4483 	uint16_t        max_npiv_vports;        /* 63 or 125 per topoloty */
4484 	int             cur_vport_count;
4485 
4486 	struct qla_chip_state_84xx *cs84xx;
4487 	struct isp_operations *isp_ops;
4488 	struct workqueue_struct *wq;
4489 	struct qlfc_fw fw_buf;
4490 
4491 	/* FCP_CMND priority support */
4492 	struct qla_fcp_prio_cfg *fcp_prio_cfg;
4493 
4494 	struct dma_pool *dl_dma_pool;
4495 #define DSD_LIST_DMA_POOL_SIZE  512
4496 
4497 	struct dma_pool *fcp_cmnd_dma_pool;
4498 	mempool_t       *ctx_mempool;
4499 #define FCP_CMND_DMA_POOL_SIZE 512
4500 
4501 	void __iomem	*nx_pcibase;		/* Base I/O address */
4502 	void __iomem	*nxdb_rd_ptr;		/* Doorbell read pointer */
4503 	void __iomem	*nxdb_wr_ptr;		/* Door bell write pointer */
4504 
4505 	uint32_t	crb_win;
4506 	uint32_t	curr_window;
4507 	uint32_t	ddr_mn_window;
4508 	unsigned long	mn_win_crb;
4509 	unsigned long	ms_win_crb;
4510 	int		qdr_sn_window;
4511 	uint32_t	fcoe_dev_init_timeout;
4512 	uint32_t	fcoe_reset_timeout;
4513 	rwlock_t	hw_lock;
4514 	uint16_t	portnum;		/* port number */
4515 	int		link_width;
4516 	struct fw_blob	*hablob;
4517 	struct qla82xx_legacy_intr_set nx_legacy_intr;
4518 
4519 	uint16_t	gbl_dsd_inuse;
4520 	uint16_t	gbl_dsd_avail;
4521 	struct list_head gbl_dsd_list;
4522 #define NUM_DSD_CHAIN 4096
4523 
4524 	uint8_t fw_type;
4525 	uint32_t file_prd_off;	/* File firmware product offset */
4526 
4527 	uint32_t	md_template_size;
4528 	void		*md_tmplt_hdr;
4529 	dma_addr_t      md_tmplt_hdr_dma;
4530 	void            *md_dump;
4531 	uint32_t	md_dump_size;
4532 
4533 	void		*loop_id_map;
4534 
4535 	/* QLA83XX IDC specific fields */
4536 	uint32_t	idc_audit_ts;
4537 	uint32_t	idc_extend_tmo;
4538 
4539 	/* DPC low-priority workqueue */
4540 	struct workqueue_struct *dpc_lp_wq;
4541 	struct work_struct idc_aen;
4542 	/* DPC high-priority workqueue */
4543 	struct workqueue_struct *dpc_hp_wq;
4544 	struct work_struct nic_core_reset;
4545 	struct work_struct idc_state_handler;
4546 	struct work_struct nic_core_unrecoverable;
4547 	struct work_struct board_disable;
4548 
4549 	struct mr_data_fx00 mr;
4550 	uint32_t chip_reset;
4551 
4552 	struct qlt_hw_data tgt;
4553 	int	allow_cna_fw_dump;
4554 	uint32_t fw_ability_mask;
4555 	uint16_t min_supported_speed;
4556 	uint16_t max_supported_speed;
4557 
4558 	/* DMA pool for the DIF bundling buffers */
4559 	struct dma_pool *dif_bundl_pool;
4560 	#define DIF_BUNDLING_DMA_POOL_SIZE  1024
4561 	struct {
4562 		struct {
4563 			struct list_head head;
4564 			uint count;
4565 		} good;
4566 		struct {
4567 			struct list_head head;
4568 			uint count;
4569 		} unusable;
4570 	} pool;
4571 
4572 	unsigned long long dif_bundle_crossed_pages;
4573 	unsigned long long dif_bundle_reads;
4574 	unsigned long long dif_bundle_writes;
4575 	unsigned long long dif_bundle_kallocs;
4576 	unsigned long long dif_bundle_dma_allocs;
4577 
4578 	atomic_t        nvme_active_aen_cnt;
4579 	uint16_t        nvme_last_rptd_aen;             /* Last recorded aen count */
4580 
4581 	uint8_t fc4_type_priority;
4582 
4583 	atomic_t zio_threshold;
4584 	uint16_t last_zio_threshold;
4585 
4586 #define DEFAULT_ZIO_THRESHOLD 5
4587 
4588 	struct qla_hw_data_stat stat;
4589 };
4590 
4591 struct active_regions {
4592 	uint8_t global;
4593 	struct {
4594 		uint8_t board_config;
4595 		uint8_t vpd_nvram;
4596 		uint8_t npiv_config_0_1;
4597 		uint8_t npiv_config_2_3;
4598 	} aux;
4599 };
4600 
4601 #define FW_ABILITY_MAX_SPEED_MASK	0xFUL
4602 #define FW_ABILITY_MAX_SPEED_16G	0x0
4603 #define FW_ABILITY_MAX_SPEED_32G	0x1
4604 #define FW_ABILITY_MAX_SPEED(ha)	\
4605 	(ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4606 
4607 #define QLA_GET_DATA_RATE	0
4608 #define QLA_SET_DATA_RATE_NOLR	1
4609 #define QLA_SET_DATA_RATE_LR	2 /* Set speed and initiate LR */
4610 
4611 #define QLA_DEFAULT_PAYLOAD_SIZE	64
4612 /*
4613  * This item might be allocated with a size > sizeof(struct purex_item).
4614  * The "size" variable gives the size of the payload (which
4615  * is variable) starting at "iocb".
4616  */
4617 struct purex_item {
4618 	struct list_head list;
4619 	struct scsi_qla_host *vha;
4620 	void (*process_item)(struct scsi_qla_host *vha,
4621 			     struct purex_item *pkt);
4622 	atomic_t in_use;
4623 	uint16_t size;
4624 	struct {
4625 		uint8_t iocb[64];
4626 	} iocb;
4627 };
4628 
4629 #define SCM_FLAG_RDF_REJECT		0x00
4630 #define SCM_FLAG_RDF_COMPLETED		0x01
4631 
4632 #define QLA_CON_PRIMITIVE_RECEIVED	0x1
4633 #define QLA_CONGESTION_ARB_WARNING	0x1
4634 #define QLA_CONGESTION_ARB_ALARM	0X2
4635 
4636 /*
4637  * Qlogic scsi host structure
4638  */
4639 typedef struct scsi_qla_host {
4640 	struct list_head list;
4641 	struct list_head vp_fcports;	/* list of fcports */
4642 	struct list_head work_list;
4643 	spinlock_t work_lock;
4644 	struct work_struct iocb_work;
4645 
4646 	/* Commonly used flags and state information. */
4647 	struct Scsi_Host *host;
4648 	unsigned long	host_no;
4649 	uint8_t		host_str[16];
4650 
4651 	volatile struct {
4652 		uint32_t	init_done		:1;
4653 		uint32_t	online			:1;
4654 		uint32_t	reset_active		:1;
4655 
4656 		uint32_t	management_server_logged_in :1;
4657 		uint32_t	process_response_queue	:1;
4658 		uint32_t	difdix_supported:1;
4659 		uint32_t	delete_progress:1;
4660 
4661 		uint32_t	fw_tgt_reported:1;
4662 		uint32_t	bbcr_enable:1;
4663 		uint32_t	qpairs_available:1;
4664 		uint32_t	qpairs_req_created:1;
4665 		uint32_t	qpairs_rsp_created:1;
4666 		uint32_t	nvme_enabled:1;
4667 		uint32_t        nvme_first_burst:1;
4668 		uint32_t        nvme2_enabled:1;
4669 	} flags;
4670 
4671 	atomic_t	loop_state;
4672 #define LOOP_TIMEOUT	1
4673 #define LOOP_DOWN	2
4674 #define LOOP_UP		3
4675 #define LOOP_UPDATE	4
4676 #define LOOP_READY	5
4677 #define LOOP_DEAD	6
4678 
4679 	unsigned long   relogin_jif;
4680 	unsigned long   dpc_flags;
4681 #define RESET_MARKER_NEEDED	0	/* Send marker to ISP. */
4682 #define RESET_ACTIVE		1
4683 #define ISP_ABORT_NEEDED	2	/* Initiate ISP abort. */
4684 #define ABORT_ISP_ACTIVE	3	/* ISP abort in progress. */
4685 #define LOOP_RESYNC_NEEDED	4	/* Device Resync needed. */
4686 #define LOOP_RESYNC_ACTIVE	5
4687 #define LOCAL_LOOP_UPDATE	6	/* Perform a local loop update. */
4688 #define RSCN_UPDATE		7	/* Perform an RSCN update. */
4689 #define RELOGIN_NEEDED		8
4690 #define REGISTER_FC4_NEEDED	9	/* SNS FC4 registration required. */
4691 #define ISP_ABORT_RETRY		10	/* ISP aborted. */
4692 #define BEACON_BLINK_NEEDED	11
4693 #define REGISTER_FDMI_NEEDED	12
4694 #define FCPORT_UPDATE_NEEDED	13
4695 #define VP_DPC_NEEDED		14	/* wake up for VP dpc handling */
4696 #define UNLOADING		15
4697 #define NPIV_CONFIG_NEEDED	16
4698 #define ISP_UNRECOVERABLE	17
4699 #define FCOE_CTX_RESET_NEEDED	18	/* Initiate FCoE context reset */
4700 #define MPI_RESET_NEEDED	19	/* Initiate MPI FW reset */
4701 #define ISP_QUIESCE_NEEDED	20	/* Driver need some quiescence */
4702 #define N2N_LINK_RESET		21
4703 #define PORT_UPDATE_NEEDED	22
4704 #define FX00_RESET_RECOVERY	23
4705 #define FX00_TARGET_SCAN	24
4706 #define FX00_CRITEMP_RECOVERY	25
4707 #define FX00_HOST_INFO_RESEND	26
4708 #define QPAIR_ONLINE_CHECK_NEEDED	27
4709 #define SET_NVME_ZIO_THRESHOLD_NEEDED	28
4710 #define DETECT_SFP_CHANGE	29
4711 #define N2N_LOGIN_NEEDED	30
4712 #define IOCB_WORK_ACTIVE	31
4713 #define SET_ZIO_THRESHOLD_NEEDED 32
4714 #define ISP_ABORT_TO_ROM	33
4715 #define VPORT_DELETE		34
4716 
4717 #define PROCESS_PUREX_IOCB	63
4718 
4719 	unsigned long	pci_flags;
4720 #define PFLG_DISCONNECTED	0	/* PCI device removed */
4721 #define PFLG_DRIVER_REMOVING	1	/* PCI driver .remove */
4722 #define PFLG_DRIVER_PROBING	2	/* PCI driver .probe */
4723 
4724 	uint32_t	device_flags;
4725 #define SWITCH_FOUND		BIT_0
4726 #define DFLG_NO_CABLE		BIT_1
4727 #define DFLG_DEV_FAILED		BIT_5
4728 
4729 	/* ISP configuration data. */
4730 	uint16_t	loop_id;		/* Host adapter loop id */
4731 	uint16_t        self_login_loop_id;     /* host adapter loop id
4732 						 * get it on self login
4733 						 */
4734 	fc_port_t       bidir_fcport;		/* fcport used for bidir cmnds
4735 						 * no need of allocating it for
4736 						 * each command
4737 						 */
4738 
4739 	port_id_t	d_id;			/* Host adapter port id */
4740 	uint8_t		marker_needed;
4741 	uint16_t	mgmt_svr_loop_id;
4742 
4743 
4744 
4745 	/* Timeout timers. */
4746 	uint8_t         loop_down_abort_time;    /* port down timer */
4747 	atomic_t        loop_down_timer;         /* loop down timer */
4748 	uint8_t         link_down_timeout;       /* link down timeout */
4749 
4750 	uint32_t        timer_active;
4751 	struct timer_list        timer;
4752 
4753 	uint8_t		node_name[WWN_SIZE];
4754 	uint8_t		port_name[WWN_SIZE];
4755 	uint8_t		fabric_node_name[WWN_SIZE];
4756 	uint8_t		fabric_port_name[WWN_SIZE];
4757 
4758 	struct		nvme_fc_local_port *nvme_local_port;
4759 	struct completion nvme_del_done;
4760 
4761 	uint16_t	fcoe_vlan_id;
4762 	uint16_t	fcoe_fcf_idx;
4763 	uint8_t		fcoe_vn_port_mac[6];
4764 
4765 	/* list of commands waiting on workqueue */
4766 	struct list_head	qla_cmd_list;
4767 	struct list_head	qla_sess_op_cmd_list;
4768 	struct list_head	unknown_atio_list;
4769 	spinlock_t		cmd_list_lock;
4770 	struct delayed_work	unknown_atio_work;
4771 
4772 	/* Counter to detect races between ELS and RSCN events */
4773 	atomic_t		generation_tick;
4774 	/* Time when global fcport update has been scheduled */
4775 	int			total_fcport_update_gen;
4776 	/* List of pending LOGOs, protected by tgt_mutex */
4777 	struct list_head	logo_list;
4778 	/* List of pending PLOGI acks, protected by hw lock */
4779 	struct list_head	plogi_ack_list;
4780 
4781 	struct list_head	qp_list;
4782 
4783 	uint32_t	vp_abort_cnt;
4784 
4785 	struct fc_vport	*fc_vport;	/* holds fc_vport * for each vport */
4786 	uint16_t        vp_idx;		/* vport ID */
4787 	struct qla_qpair *qpair;	/* base qpair */
4788 
4789 	unsigned long		vp_flags;
4790 #define VP_IDX_ACQUIRED		0	/* bit no 0 */
4791 #define VP_CREATE_NEEDED	1
4792 #define VP_BIND_NEEDED		2
4793 #define VP_DELETE_NEEDED	3
4794 #define VP_SCR_NEEDED		4	/* State Change Request registration */
4795 #define VP_CONFIG_OK		5	/* Flag to cfg VP, if FW is ready */
4796 	atomic_t 		vp_state;
4797 #define VP_OFFLINE		0
4798 #define VP_ACTIVE		1
4799 #define VP_FAILED		2
4800 // #define VP_DISABLE		3
4801 	uint16_t 	vp_err_state;
4802 	uint16_t	vp_prev_err_state;
4803 #define VP_ERR_UNKWN		0
4804 #define VP_ERR_PORTDWN		1
4805 #define VP_ERR_FAB_UNSUPPORTED	2
4806 #define VP_ERR_FAB_NORESOURCES	3
4807 #define VP_ERR_FAB_LOGOUT	4
4808 #define VP_ERR_ADAP_NORESOURCES	5
4809 	struct qla_hw_data *hw;
4810 	struct scsi_qlt_host vha_tgt;
4811 	struct req_que *req;
4812 	int		fw_heartbeat_counter;
4813 	int		seconds_since_last_heartbeat;
4814 	struct fc_host_statistics fc_host_stat;
4815 	struct qla_statistics qla_stats;
4816 	struct bidi_statistics bidi_stats;
4817 	atomic_t	vref_count;
4818 	struct qla8044_reset_template reset_tmplt;
4819 	uint16_t	bbcr;
4820 
4821 	uint16_t u_ql2xexchoffld;
4822 	uint16_t u_ql2xiniexchg;
4823 	uint16_t qlini_mode;
4824 	uint16_t ql2xexchoffld;
4825 	uint16_t ql2xiniexchg;
4826 
4827 	struct dentry *dfs_rport_root;
4828 
4829 	struct purex_list {
4830 		struct list_head head;
4831 		spinlock_t lock;
4832 	} purex_list;
4833 	struct purex_item default_item;
4834 
4835 	struct name_list_extended gnl;
4836 	/* Count of active session/fcport */
4837 	int fcport_count;
4838 	wait_queue_head_t fcport_waitQ;
4839 	wait_queue_head_t vref_waitq;
4840 	uint8_t min_supported_speed;
4841 	uint8_t n2n_node_name[WWN_SIZE];
4842 	uint8_t n2n_port_name[WWN_SIZE];
4843 	uint16_t	n2n_id;
4844 	__le16 dport_data[4];
4845 	struct list_head gpnid_list;
4846 	struct fab_scan scan;
4847 	uint8_t	scm_fabric_connection_flags;
4848 
4849 	unsigned int irq_offset;
4850 } scsi_qla_host_t;
4851 
4852 struct qla27xx_image_status {
4853 	uint8_t image_status_mask;
4854 	__le16	generation;
4855 	uint8_t ver_major;
4856 	uint8_t ver_minor;
4857 	uint8_t bitmap;		/* 28xx only */
4858 	uint8_t reserved[2];
4859 	__le32	checksum;
4860 	__le32	signature;
4861 } __packed;
4862 
4863 /* 28xx aux image status bimap values */
4864 #define QLA28XX_AUX_IMG_BOARD_CONFIG		BIT_0
4865 #define QLA28XX_AUX_IMG_VPD_NVRAM		BIT_1
4866 #define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1		BIT_2
4867 #define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3		BIT_3
4868 
4869 #define SET_VP_IDX	1
4870 #define SET_AL_PA	2
4871 #define RESET_VP_IDX	3
4872 #define RESET_AL_PA	4
4873 struct qla_tgt_vp_map {
4874 	uint8_t	idx;
4875 	scsi_qla_host_t *vha;
4876 };
4877 
4878 struct qla2_sgx {
4879 	dma_addr_t		dma_addr;	/* OUT */
4880 	uint32_t		dma_len;	/* OUT */
4881 
4882 	uint32_t		tot_bytes;	/* IN */
4883 	struct scatterlist	*cur_sg;	/* IN */
4884 
4885 	/* for book keeping, bzero on initial invocation */
4886 	uint32_t		bytes_consumed;
4887 	uint32_t		num_bytes;
4888 	uint32_t		tot_partial;
4889 
4890 	/* for debugging */
4891 	uint32_t		num_sg;
4892 	srb_t			*sp;
4893 };
4894 
4895 #define QLA_FW_STARTED(_ha) {			\
4896 	int i;					\
4897 	_ha->flags.fw_started = 1;		\
4898 	_ha->base_qpair->fw_started = 1;	\
4899 	for (i = 0; i < _ha->max_qpairs; i++) {	\
4900 	if (_ha->queue_pair_map[i])	\
4901 	_ha->queue_pair_map[i]->fw_started = 1;	\
4902 	}					\
4903 }
4904 
4905 #define QLA_FW_STOPPED(_ha) {			\
4906 	int i;					\
4907 	_ha->flags.fw_started = 0;		\
4908 	_ha->base_qpair->fw_started = 0;	\
4909 	for (i = 0; i < _ha->max_qpairs; i++) {	\
4910 	if (_ha->queue_pair_map[i])	\
4911 	_ha->queue_pair_map[i]->fw_started = 0;	\
4912 	}					\
4913 }
4914 
4915 
4916 #define SFUB_CHECKSUM_SIZE	4
4917 
4918 struct secure_flash_update_block {
4919 	uint32_t	block_info;
4920 	uint32_t	signature_lo;
4921 	uint32_t	signature_hi;
4922 	uint32_t	signature_upper[0x3e];
4923 };
4924 
4925 struct secure_flash_update_block_pk {
4926 	uint32_t	block_info;
4927 	uint32_t	signature_lo;
4928 	uint32_t	signature_hi;
4929 	uint32_t	signature_upper[0x3e];
4930 	uint32_t	public_key[0x41];
4931 };
4932 
4933 /*
4934  * Macros to help code, maintain, etc.
4935  */
4936 #define LOOP_TRANSITION(ha) \
4937 	(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4938 	 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
4939 	 atomic_read(&ha->loop_state) == LOOP_DOWN)
4940 
4941 #define STATE_TRANSITION(ha) \
4942 		(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4943 			 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4944 
4945 #define QLA_VHA_MARK_BUSY(__vha, __bail) do {		\
4946 	atomic_inc(&__vha->vref_count);			\
4947 	mb();						\
4948 	if (__vha->flags.delete_progress) {		\
4949 		atomic_dec(&__vha->vref_count);		\
4950 		wake_up(&__vha->vref_waitq);		\
4951 		__bail = 1;				\
4952 	} else {					\
4953 		__bail = 0;				\
4954 	}						\
4955 } while (0)
4956 
4957 #define QLA_VHA_MARK_NOT_BUSY(__vha) do {		\
4958 	atomic_dec(&__vha->vref_count);			\
4959 	wake_up(&__vha->vref_waitq);			\
4960 } while (0)						\
4961 
4962 #define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do {	\
4963 	atomic_inc(&__qpair->ref_count);		\
4964 	mb();						\
4965 	if (__qpair->delete_in_progress) {		\
4966 		atomic_dec(&__qpair->ref_count);	\
4967 		__bail = 1;				\
4968 	} else {					\
4969 	       __bail = 0;				\
4970 	}						\
4971 } while (0)
4972 
4973 #define QLA_QPAIR_MARK_NOT_BUSY(__qpair)		\
4974 	atomic_dec(&__qpair->ref_count);		\
4975 
4976 
4977 #define QLA_ENA_CONF(_ha) {\
4978     int i;\
4979     _ha->base_qpair->enable_explicit_conf = 1;	\
4980     for (i = 0; i < _ha->max_qpairs; i++) {	\
4981 	if (_ha->queue_pair_map[i])		\
4982 	    _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4983     }						\
4984 }
4985 
4986 #define QLA_DIS_CONF(_ha) {\
4987     int i;\
4988     _ha->base_qpair->enable_explicit_conf = 0;	\
4989     for (i = 0; i < _ha->max_qpairs; i++) {	\
4990 	if (_ha->queue_pair_map[i])		\
4991 	    _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4992     }						\
4993 }
4994 
4995 /*
4996  * qla2x00 local function return status codes
4997  */
4998 #define MBS_MASK		0x3fff
4999 
5000 #define QLA_SUCCESS		(MBS_COMMAND_COMPLETE & MBS_MASK)
5001 #define QLA_INVALID_COMMAND	(MBS_INVALID_COMMAND & MBS_MASK)
5002 #define QLA_INTERFACE_ERROR	(MBS_HOST_INTERFACE_ERROR & MBS_MASK)
5003 #define QLA_TEST_FAILED		(MBS_TEST_FAILED & MBS_MASK)
5004 #define QLA_COMMAND_ERROR	(MBS_COMMAND_ERROR & MBS_MASK)
5005 #define QLA_PARAMETER_ERROR	(MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
5006 #define QLA_PORT_ID_USED	(MBS_PORT_ID_USED & MBS_MASK)
5007 #define QLA_LOOP_ID_USED	(MBS_LOOP_ID_USED & MBS_MASK)
5008 #define QLA_ALL_IDS_IN_USE	(MBS_ALL_IDS_IN_USE & MBS_MASK)
5009 #define QLA_NOT_LOGGED_IN	(MBS_NOT_LOGGED_IN & MBS_MASK)
5010 
5011 #define QLA_FUNCTION_TIMEOUT		0x100
5012 #define QLA_FUNCTION_PARAMETER_ERROR	0x101
5013 #define QLA_FUNCTION_FAILED		0x102
5014 #define QLA_MEMORY_ALLOC_FAILED		0x103
5015 #define QLA_LOCK_TIMEOUT		0x104
5016 #define QLA_ABORTED			0x105
5017 #define QLA_SUSPENDED			0x106
5018 #define QLA_BUSY			0x107
5019 #define QLA_ALREADY_REGISTERED		0x109
5020 #define QLA_OS_TIMER_EXPIRED		0x10a
5021 
5022 #define NVRAM_DELAY()		udelay(10)
5023 
5024 /*
5025  * Flash support definitions
5026  */
5027 #define OPTROM_SIZE_2300	0x20000
5028 #define OPTROM_SIZE_2322	0x100000
5029 #define OPTROM_SIZE_24XX	0x100000
5030 #define OPTROM_SIZE_25XX	0x200000
5031 #define OPTROM_SIZE_81XX	0x400000
5032 #define OPTROM_SIZE_82XX	0x800000
5033 #define OPTROM_SIZE_83XX	0x1000000
5034 #define OPTROM_SIZE_28XX	0x2000000
5035 
5036 #define OPTROM_BURST_SIZE	0x1000
5037 #define OPTROM_BURST_DWORDS	(OPTROM_BURST_SIZE / 4)
5038 
5039 #define	QLA_DSDS_PER_IOCB	37
5040 
5041 #define CMD_SP(Cmnd)		((Cmnd)->SCp.ptr)
5042 
5043 #define QLA_SG_ALL	1024
5044 
5045 enum nexus_wait_type {
5046 	WAIT_HOST = 0,
5047 	WAIT_TARGET,
5048 	WAIT_LUN,
5049 };
5050 
5051 /* Refer to SNIA SFF 8247 */
5052 struct sff_8247_a0 {
5053 	u8 txid;	/* transceiver id */
5054 	u8 ext_txid;
5055 	u8 connector;
5056 	/* compliance code */
5057 	u8 eth_infi_cc3;	/* ethernet, inifiband */
5058 	u8 sonet_cc4[2];
5059 	u8 eth_cc6;
5060 	/* link length */
5061 #define FC_LL_VL BIT_7	/* very long */
5062 #define FC_LL_S  BIT_6	/* Short */
5063 #define FC_LL_I  BIT_5	/* Intermidiate*/
5064 #define FC_LL_L  BIT_4	/* Long */
5065 #define FC_LL_M  BIT_3	/* Medium */
5066 #define FC_LL_SA BIT_2	/* ShortWave laser */
5067 #define FC_LL_LC BIT_1	/* LongWave laser */
5068 #define FC_LL_EL BIT_0	/* Electrical inter enclosure */
5069 	u8 fc_ll_cc7;
5070 	/* FC technology */
5071 #define FC_TEC_EL BIT_7	/* Electrical inter enclosure */
5072 #define FC_TEC_SN BIT_6	/* short wave w/o OFC */
5073 #define FC_TEC_SL BIT_5	/* short wave with OFC */
5074 #define FC_TEC_LL BIT_4	/* Longwave Laser */
5075 #define FC_TEC_ACT BIT_3	/* Active cable */
5076 #define FC_TEC_PAS BIT_2	/* Passive cable */
5077 	u8 fc_tec_cc8;
5078 	/* Transmission Media */
5079 #define FC_MED_TW BIT_7	/* Twin Ax */
5080 #define FC_MED_TP BIT_6	/* Twited Pair */
5081 #define FC_MED_MI BIT_5	/* Min Coax */
5082 #define FC_MED_TV BIT_4	/* Video Coax */
5083 #define FC_MED_M6 BIT_3	/* Multimode, 62.5um */
5084 #define FC_MED_M5 BIT_2	/* Multimode, 50um */
5085 #define FC_MED_SM BIT_0	/* Single Mode */
5086 	u8 fc_med_cc9;
5087 	/* speed FC_SP_12: 12*100M = 1200 MB/s */
5088 #define FC_SP_12 BIT_7
5089 #define FC_SP_8  BIT_6
5090 #define FC_SP_16 BIT_5
5091 #define FC_SP_4  BIT_4
5092 #define FC_SP_32 BIT_3
5093 #define FC_SP_2  BIT_2
5094 #define FC_SP_1  BIT_0
5095 	u8 fc_sp_cc10;
5096 	u8 encode;
5097 	u8 bitrate;
5098 	u8 rate_id;
5099 	u8 length_km;		/* offset 14/eh */
5100 	u8 length_100m;
5101 	u8 length_50um_10m;
5102 	u8 length_62um_10m;
5103 	u8 length_om4_10m;
5104 	u8 length_om3_10m;
5105 #define SFF_VEN_NAME_LEN 16
5106 	u8 vendor_name[SFF_VEN_NAME_LEN];	/* offset 20/14h */
5107 	u8 tx_compat;
5108 	u8 vendor_oui[3];
5109 #define SFF_PART_NAME_LEN 16
5110 	u8 vendor_pn[SFF_PART_NAME_LEN];	/* part number */
5111 	u8 vendor_rev[4];
5112 	u8 wavelength[2];
5113 	u8 resv;
5114 	u8 cc_base;
5115 	u8 options[2];	/* offset 64 */
5116 	u8 br_max;
5117 	u8 br_min;
5118 	u8 vendor_sn[16];
5119 	u8 date_code[8];
5120 	u8 diag;
5121 	u8 enh_options;
5122 	u8 sff_revision;
5123 	u8 cc_ext;
5124 	u8 vendor_specific[32];
5125 	u8 resv2[128];
5126 };
5127 
5128 /* BPM -- Buffer Plus Management support. */
5129 #define IS_BPM_CAPABLE(ha) \
5130 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
5131 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
5132 #define IS_BPM_RANGE_CAPABLE(ha) \
5133 	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
5134 #define IS_BPM_ENABLED(vha) \
5135 	(ql2xautodetectsfp && !vha->vp_idx && IS_BPM_CAPABLE(vha->hw))
5136 
5137 #define FLASH_SEMAPHORE_REGISTER_ADDR   0x00101016
5138 
5139 #define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
5140 	(IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
5141 
5142 #define SAVE_TOPO(_ha) { \
5143 	if (_ha->current_topology)				\
5144 		_ha->prev_topology = _ha->current_topology;     \
5145 }
5146 
5147 #define N2N_TOPO(ha) \
5148 	((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
5149 	 ha->current_topology == ISP_CFG_N || \
5150 	 !ha->current_topology)
5151 
5152 #define QLA_N2N_WAIT_TIME	5 /* 2 * ra_tov(n2n) + 1 */
5153 
5154 #define NVME_TYPE(fcport) \
5155 	(fcport->fc4_type & FS_FC4TYPE_NVME) \
5156 
5157 #define FCP_TYPE(fcport) \
5158 	(fcport->fc4_type & FS_FC4TYPE_FCP) \
5159 
5160 #define NVME_ONLY_TARGET(fcport) \
5161 	(NVME_TYPE(fcport) && !FCP_TYPE(fcport))  \
5162 
5163 #define NVME_FCP_TARGET(fcport) \
5164 	(FCP_TYPE(fcport) && NVME_TYPE(fcport)) \
5165 
5166 #define NVME_TARGET(ha, fcport) \
5167 	((NVME_FCP_TARGET(fcport) && \
5168 	(ha->fc4_type_priority == FC4_PRIORITY_NVME)) || \
5169 	NVME_ONLY_TARGET(fcport)) \
5170 
5171 #define PRLI_PHASE(_cls) \
5172 	((_cls == DSC_LS_PRLI_PEND) || (_cls == DSC_LS_PRLI_COMP))
5173 
5174 #include "qla_target.h"
5175 #include "qla_gbl.h"
5176 #include "qla_dbg.h"
5177 #include "qla_inline.h"
5178 
5179 #define IS_SESSION_DELETED(_fcport) (_fcport->disc_state == DSC_DELETE_PEND || \
5180 				      _fcport->disc_state == DSC_DELETED)
5181 
5182 #endif
5183