1 /* 2 * Copyright (c) 2021 Rockchip Electronics Co., Ltd. 3 * Licensed under the Apache License, Version 2.0 (the "License"); 4 * you may not use this file except in compliance with the License. 5 * You may obtain a copy of the License at 6 * 7 * http://www.apache.org/licenses/LICENSE-2.0 8 * 9 * Unless required by applicable law or agreed to in writing, software 10 * distributed under the License is distributed on an "AS IS" BASIS, 11 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 12 * See the License for the specific language governing permissions and 13 * limitations under the License. 14 */ 15 16 #ifndef __RK_MPI_CMD_H__ 17 #define __RK_MPI_CMD_H__ 18 19 20 #include "rk_vdec_cmd.h" 21 #include "rk_vdec_cfg.h" 22 #include "rk_venc_cmd.h" 23 #include "rk_venc_cfg.h" 24 #include "rk_venc_ref.h" 25 26 /* 27 * Command id bit usage is defined as follows: 28 * bit 20 - 23 - module id 29 * bit 16 - 19 - contex id 30 * bit 0 - 15 - command id 31 */ 32 #define CMD_MODULE_ID_MASK (0x00F00000) 33 #define CMD_MODULE_OSAL (0x00100000) 34 #define CMD_MODULE_MPP (0x00200000) 35 #define CMD_MODULE_CODEC (0x00300000) 36 #define CMD_MODULE_HAL (0x00400000) 37 38 #define CMD_CTX_ID_MASK (0x000F0000) 39 #define CMD_CTX_ID_DEC (0x00010000) 40 #define CMD_CTX_ID_ENC (0x00020000) 41 #define CMD_CTX_ID_ISP (0x00030000) 42 43 /* separate encoder / decoder control command to different segment */ 44 #define CMD_CFG_ID_MASK (0x0000FF00) 45 46 /* decoder control command */ 47 #define CMD_DEC_CFG_ALL (0x00000000) 48 #define CMD_DEC_QUERY (0x00000100) 49 #define CMD_DEC_CFG (0x00000200) 50 51 /* encoder control command */ 52 #define CMD_ENC_CFG_ALL (0x00000000) 53 #define CMD_ENC_CFG_RC_API (0x00000100) 54 55 #define CMD_ENC_CFG_MISC (0x00008000) 56 #define CMD_ENC_CFG_SPLIT (0x00008100) 57 #define CMD_ENC_CFG_REF (0x00008200) 58 #define CMD_ENC_CFG_ROI (0x00008300) 59 #define CMD_ENC_CFG_OSD (0x00008400) 60 61 typedef enum { 62 MPP_OSAL_CMD_BASE = CMD_MODULE_OSAL, 63 MPP_OSAL_CMD_END, 64 65 MPP_CMD_BASE = CMD_MODULE_MPP, 66 MPP_ENABLE_DEINTERLACE, 67 MPP_SET_INPUT_BLOCK, /* deprecated */ 68 MPP_SET_INTPUT_BLOCK_TIMEOUT, /* deprecated */ 69 MPP_SET_OUTPUT_BLOCK, /* deprecated */ 70 MPP_SET_OUTPUT_BLOCK_TIMEOUT, /* deprecated */ 71 /* 72 * timeout setup, refer to MPP_TIMEOUT_XXX 73 * zero - non block 74 * negative - block with no timeout 75 * positive - timeout in milisecond 76 */ 77 MPP_SET_INPUT_TIMEOUT, /* parameter type RK_S64 */ 78 MPP_SET_OUTPUT_TIMEOUT, /* parameter type RK_S64 */ 79 MPP_CMD_END, 80 81 MPP_CODEC_CMD_BASE = CMD_MODULE_CODEC, 82 MPP_CODEC_GET_FRAME_INFO, 83 MPP_CODEC_CMD_END, 84 85 MPP_DEC_CMD_BASE = CMD_MODULE_CODEC | CMD_CTX_ID_DEC, 86 MPP_DEC_SET_FRAME_INFO, /* vpu api legacy control for buffer slot dimension init */ 87 MPP_DEC_SET_EXT_BUF_GROUP, /* IMPORTANT: set external buffer group to mpp decoder */ 88 MPP_DEC_SET_INFO_CHANGE_READY, 89 MPP_DEC_SET_PRESENT_TIME_ORDER, /* use input time order for output */ 90 MPP_DEC_SET_PARSER_SPLIT_MODE, /* Need to setup before init */ 91 MPP_DEC_SET_PARSER_FAST_MODE, /* Need to setup before init */ 92 MPP_DEC_GET_STREAM_COUNT, 93 MPP_DEC_GET_VPUMEM_USED_COUNT, 94 MPP_DEC_SET_VC1_EXTRA_DATA, 95 MPP_DEC_SET_OUTPUT_FORMAT, 96 MPP_DEC_SET_DISABLE_ERROR, /* When set it will disable sw/hw error (H.264 / H.265) */ 97 MPP_DEC_SET_IMMEDIATE_OUT, 98 MPP_DEC_SET_ENABLE_DEINTERLACE, /* MPP enable deinterlace by default. Vpuapi can disable it */ 99 100 MPP_DEC_CMD_QUERY = CMD_MODULE_CODEC | CMD_CTX_ID_DEC | CMD_DEC_QUERY, 101 /* query decoder runtime information for decode stage */ 102 MPP_DEC_QUERY, /* set and get MppDecQueryCfg structure */ 103 104 CMD_DEC_CMD_CFG = CMD_MODULE_CODEC | CMD_CTX_ID_DEC | CMD_DEC_CFG, 105 MPP_DEC_SET_CFG, /* set MppDecCfg structure */ 106 MPP_DEC_GET_CFG, /* get MppDecCfg structure */ 107 108 MPP_DEC_CMD_END, 109 110 MPP_ENC_CMD_BASE = CMD_MODULE_CODEC | CMD_CTX_ID_ENC, 111 /* basic encoder setup control */ 112 MPP_ENC_SET_CFG, /* set MppEncCfg structure */ 113 MPP_ENC_GET_CFG, /* get MppEncCfg structure */ 114 MPP_ENC_SET_PREP_CFG, /* deprecated set MppEncPrepCfg structure, use MPP_ENC_SET_CFG instead */ 115 MPP_ENC_GET_PREP_CFG, /* deprecated get MppEncPrepCfg structure, use MPP_ENC_GET_CFG instead */ 116 MPP_ENC_SET_RC_CFG, /* deprecated set MppEncRcCfg structure, use MPP_ENC_SET_CFG instead */ 117 MPP_ENC_GET_RC_CFG, /* deprecated get MppEncRcCfg structure, use MPP_ENC_GET_CFG instead */ 118 MPP_ENC_SET_CODEC_CFG, /* deprecated set MppEncCodecCfg structure, use MPP_ENC_SET_CFG instead */ 119 MPP_ENC_GET_CODEC_CFG, /* deprecated get MppEncCodecCfg structure, use MPP_ENC_GET_CFG instead */ 120 /* runtime encoder setup control */ 121 MPP_ENC_SET_IDR_FRAME, /* next frame will be encoded as intra frame */ 122 MPP_ENC_SET_OSD_LEGACY_0, /* deprecated */ 123 MPP_ENC_SET_OSD_LEGACY_1, /* deprecated */ 124 MPP_ENC_SET_OSD_LEGACY_2, /* deprecated */ 125 MPP_ENC_GET_HDR_SYNC, /* get vps / sps / pps which has better sync behavior parameter is MppPacket */ 126 MPP_ENC_GET_EXTRA_INFO, /* deprecated */ 127 MPP_ENC_SET_SEI_CFG, /* SEI: Supplement Enhancemant Information, parameter is MppSeiMode */ 128 MPP_ENC_GET_SEI_DATA, /* SEI: Supplement Enhancemant Information, parameter is MppPacket */ 129 MPP_ENC_PRE_ALLOC_BUFF, /* deprecated */ 130 MPP_ENC_SET_QP_RANGE, /* used for adjusting qp range, the parameter can be 1 or 2 */ 131 MPP_ENC_SET_ROI_CFG, /* set MppEncROICfg structure */ 132 MPP_ENC_SET_CTU_QP, /* for H265 Encoder,set CTU's size and QP */ 133 134 /* User define rate control stategy API control */ 135 MPP_ENC_CFG_RC_API = CMD_MODULE_CODEC | CMD_CTX_ID_ENC | CMD_ENC_CFG_RC_API, 136 /* 137 * Get RcApiQueryAll structure 138 * Get all available rate control stategy string and count 139 */ 140 MPP_ENC_GET_RC_API_ALL = MPP_ENC_CFG_RC_API + 1, 141 /* 142 * Get RcApiQueryType structure 143 * Get available rate control stategy string with certain type 144 */ 145 MPP_ENC_GET_RC_API_BY_TYPE = MPP_ENC_CFG_RC_API + 2, 146 /* 147 * Set RcImplApi structure 148 * Add new or update rate control stategy function pointers 149 */ 150 MPP_ENC_SET_RC_API_CFG = MPP_ENC_CFG_RC_API + 3, 151 /* 152 * Get RcApiBrief structure 153 * Get current used rate control stategy brief information (type and name) 154 */ 155 MPP_ENC_GET_RC_API_CURRENT = MPP_ENC_CFG_RC_API + 4, 156 /* 157 * Set RcApiBrief structure 158 * Set current used rate control stategy brief information (type and name) 159 */ 160 MPP_ENC_SET_RC_API_CURRENT = MPP_ENC_CFG_RC_API + 5, 161 162 MPP_ENC_CFG_MISC = CMD_MODULE_CODEC | CMD_CTX_ID_ENC | CMD_ENC_CFG_MISC, 163 /* set MppEncHeaderMode */ 164 MPP_ENC_SET_HEADER_MODE, 165 /* get MppEncHeaderMode */ 166 MPP_ENC_GET_HEADER_MODE, 167 168 MPP_ENC_CFG_SPLIT = CMD_MODULE_CODEC | CMD_CTX_ID_ENC | CMD_ENC_CFG_SPLIT, 169 /* set MppEncSliceSplit structure */ 170 MPP_ENC_SET_SPLIT, 171 /* get MppEncSliceSplit structure */ 172 MPP_ENC_GET_SPLIT, 173 174 MPP_ENC_CFG_REF = CMD_MODULE_CODEC | CMD_CTX_ID_ENC | CMD_ENC_CFG_REF, 175 /* set MppEncRefCfg structure */ 176 MPP_ENC_SET_REF_CFG, 177 178 MPP_ENC_CFG_OSD = CMD_MODULE_CODEC | CMD_CTX_ID_ENC | CMD_ENC_CFG_OSD, 179 /* set OSD palette, parameter should be pointer to MppEncOSDPltCfg */ 180 MPP_ENC_SET_OSD_PLT_CFG, 181 /* get OSD palette, parameter should be pointer to MppEncOSDPltCfg */ 182 MPP_ENC_GET_OSD_PLT_CFG, 183 /* set OSD data with at most 8 regions, parameter should be pointer to MppEncOSDData */ 184 MPP_ENC_SET_OSD_DATA_CFG, 185 186 MPP_ENC_CMD_END, 187 188 MPP_ISP_CMD_BASE = CMD_MODULE_CODEC | CMD_CTX_ID_ISP, 189 MPP_ISP_CMD_END, 190 191 MPP_HAL_CMD_BASE = CMD_MODULE_HAL, 192 MPP_HAL_CMD_END, 193 194 MPI_CMD_BUTT, 195 } MpiCmd; 196 197 #endif /* __RK_MPI_CMD_H__ */ 198