1 /*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23 #include <linux/firmware.h>
24 #include <linux/pci.h>
25 #include "amdgpu.h"
26 #include "amdgpu_atomfirmware.h"
27 #include "gmc_v10_0.h"
28 #include "umc_v8_7.h"
29
30 #include "hdp/hdp_5_0_0_offset.h"
31 #include "hdp/hdp_5_0_0_sh_mask.h"
32 #include "athub/athub_2_0_0_sh_mask.h"
33 #include "athub/athub_2_0_0_offset.h"
34 #include "dcn/dcn_2_0_0_offset.h"
35 #include "dcn/dcn_2_0_0_sh_mask.h"
36 #include "oss/osssys_5_0_0_offset.h"
37 #include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
38 #include "navi10_enum.h"
39
40 #include "soc15.h"
41 #include "soc15d.h"
42 #include "soc15_common.h"
43
44 #include "nbio_v2_3.h"
45
46 #include "gfxhub_v2_0.h"
47 #include "gfxhub_v2_1.h"
48 #include "mmhub_v2_0.h"
49 #include "athub_v2_0.h"
50 #include "athub_v2_1.h"
51
52 #if 0
53 static const struct soc15_reg_golden golden_settings_navi10_hdp[] =
54 {
55 /* TODO add golden setting for hdp */
56 };
57 #endif
58
gmc_v10_0_ecc_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)59 static int gmc_v10_0_ecc_interrupt_state(struct amdgpu_device *adev,
60 struct amdgpu_irq_src *src,
61 unsigned type,
62 enum amdgpu_interrupt_state state)
63 {
64 return 0;
65 }
66
67 static int
gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)68 gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
69 struct amdgpu_irq_src *src, unsigned type,
70 enum amdgpu_interrupt_state state)
71 {
72 switch (state) {
73 case AMDGPU_IRQ_STATE_DISABLE:
74 /* MM HUB */
75 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, false);
76 /* GFX HUB */
77 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, false);
78 break;
79 case AMDGPU_IRQ_STATE_ENABLE:
80 /* MM HUB */
81 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, true);
82 /* GFX HUB */
83 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, true);
84 break;
85 default:
86 break;
87 }
88
89 return 0;
90 }
91
gmc_v10_0_process_interrupt(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)92 static int gmc_v10_0_process_interrupt(struct amdgpu_device *adev,
93 struct amdgpu_irq_src *source,
94 struct amdgpu_iv_entry *entry)
95 {
96 struct amdgpu_vmhub *hub = &adev->vmhub[entry->vmid_src];
97 uint32_t status = 0;
98 u64 addr;
99
100 addr = (u64)entry->src_data[0] << 12;
101 addr |= ((u64)entry->src_data[1] & 0xf) << 44;
102
103 if (!amdgpu_sriov_vf(adev)) {
104 /*
105 * Issue a dummy read to wait for the status register to
106 * be updated to avoid reading an incorrect value due to
107 * the new fast GRBM interface.
108 */
109 if (entry->vmid_src == AMDGPU_GFXHUB_0)
110 RREG32(hub->vm_l2_pro_fault_status);
111
112 status = RREG32(hub->vm_l2_pro_fault_status);
113 WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
114 }
115
116 if (printk_ratelimit()) {
117 struct amdgpu_task_info task_info;
118
119 memset(&task_info, 0, sizeof(struct amdgpu_task_info));
120 amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
121
122 dev_err(adev->dev,
123 "[%s] page fault (src_id:%u ring:%u vmid:%u pasid:%u, "
124 "for process %s pid %d thread %s pid %d)\n",
125 entry->vmid_src ? "mmhub" : "gfxhub",
126 entry->src_id, entry->ring_id, entry->vmid,
127 entry->pasid, task_info.process_name, task_info.tgid,
128 task_info.task_name, task_info.pid);
129 dev_err(adev->dev, " in page starting at address 0x%016llx from client %d\n",
130 addr, entry->client_id);
131 if (!amdgpu_sriov_vf(adev))
132 hub->vmhub_funcs->print_l2_protection_fault_status(adev, status);
133 }
134
135 return 0;
136 }
137
138 static const struct amdgpu_irq_src_funcs gmc_v10_0_irq_funcs = {
139 .set = gmc_v10_0_vm_fault_interrupt_state,
140 .process = gmc_v10_0_process_interrupt,
141 };
142
143 static const struct amdgpu_irq_src_funcs gmc_v10_0_ecc_funcs = {
144 .set = gmc_v10_0_ecc_interrupt_state,
145 .process = amdgpu_umc_process_ecc_irq,
146 };
147
gmc_v10_0_set_irq_funcs(struct amdgpu_device * adev)148 static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev)
149 {
150 adev->gmc.vm_fault.num_types = 1;
151 adev->gmc.vm_fault.funcs = &gmc_v10_0_irq_funcs;
152
153 if (!amdgpu_sriov_vf(adev)) {
154 adev->gmc.ecc_irq.num_types = 1;
155 adev->gmc.ecc_irq.funcs = &gmc_v10_0_ecc_funcs;
156 }
157 }
158
159 /**
160 * gmc_v10_0_use_invalidate_semaphore - judge whether to use semaphore
161 *
162 * @adev: amdgpu_device pointer
163 * @vmhub: vmhub type
164 *
165 */
gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device * adev,uint32_t vmhub)166 static bool gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device *adev,
167 uint32_t vmhub)
168 {
169 return ((vmhub == AMDGPU_MMHUB_0 ||
170 vmhub == AMDGPU_MMHUB_1) &&
171 (!amdgpu_sriov_vf(adev)));
172 }
173
gmc_v10_0_get_atc_vmid_pasid_mapping_info(struct amdgpu_device * adev,uint8_t vmid,uint16_t * p_pasid)174 static bool gmc_v10_0_get_atc_vmid_pasid_mapping_info(
175 struct amdgpu_device *adev,
176 uint8_t vmid, uint16_t *p_pasid)
177 {
178 uint32_t value;
179
180 value = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING)
181 + vmid);
182 *p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
183
184 return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
185 }
186
187 /*
188 * GART
189 * VMID 0 is the physical GPU addresses as used by the kernel.
190 * VMIDs 1-15 are used for userspace clients and are handled
191 * by the amdgpu vm/hsa code.
192 */
193
gmc_v10_0_flush_vm_hub(struct amdgpu_device * adev,uint32_t vmid,unsigned int vmhub,uint32_t flush_type)194 static void gmc_v10_0_flush_vm_hub(struct amdgpu_device *adev, uint32_t vmid,
195 unsigned int vmhub, uint32_t flush_type)
196 {
197 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(adev, vmhub);
198 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
199 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
200 u32 tmp;
201 /* Use register 17 for GART */
202 const unsigned eng = 17;
203 unsigned int i;
204
205 spin_lock(&adev->gmc.invalidate_lock);
206 /*
207 * It may lose gpuvm invalidate acknowldege state across power-gating
208 * off cycle, add semaphore acquire before invalidation and semaphore
209 * release after invalidation to avoid entering power gated state
210 * to WA the Issue
211 */
212
213 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
214 if (use_semaphore) {
215 for (i = 0; i < adev->usec_timeout; i++) {
216 /* a read return value of 1 means semaphore acuqire */
217 tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_sem +
218 hub->eng_distance * eng);
219 if (tmp & 0x1)
220 break;
221 udelay(1);
222 }
223
224 if (i >= adev->usec_timeout)
225 DRM_ERROR("Timeout waiting for sem acquire in VM flush!\n");
226 }
227
228 WREG32_NO_KIQ(hub->vm_inv_eng0_req + hub->eng_distance * eng, inv_req);
229
230 /*
231 * Issue a dummy read to wait for the ACK register to be cleared
232 * to avoid a false ACK due to the new fast GRBM interface.
233 */
234 if (vmhub == AMDGPU_GFXHUB_0)
235 RREG32_NO_KIQ(hub->vm_inv_eng0_req + hub->eng_distance * eng);
236
237 /* Wait for ACK with a delay.*/
238 for (i = 0; i < adev->usec_timeout; i++) {
239 tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack +
240 hub->eng_distance * eng);
241 tmp &= 1 << vmid;
242 if (tmp)
243 break;
244
245 udelay(1);
246 }
247
248 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
249 if (use_semaphore)
250 /*
251 * add semaphore release after invalidation,
252 * write with 0 means semaphore release
253 */
254 WREG32_NO_KIQ(hub->vm_inv_eng0_sem +
255 hub->eng_distance * eng, 0);
256
257 spin_unlock(&adev->gmc.invalidate_lock);
258
259 if (i < adev->usec_timeout)
260 return;
261
262 DRM_ERROR("Timeout waiting for VM flush ACK!\n");
263 }
264
265 /**
266 * gmc_v10_0_flush_gpu_tlb - gart tlb flush callback
267 *
268 * @adev: amdgpu_device pointer
269 * @vmid: vm instance to flush
270 *
271 * Flush the TLB for the requested page table.
272 */
gmc_v10_0_flush_gpu_tlb(struct amdgpu_device * adev,uint32_t vmid,uint32_t vmhub,uint32_t flush_type)273 static void gmc_v10_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
274 uint32_t vmhub, uint32_t flush_type)
275 {
276 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
277 struct dma_fence *fence;
278 struct amdgpu_job *job;
279
280 int r;
281
282 /* flush hdp cache */
283 adev->nbio.funcs->hdp_flush(adev, NULL);
284
285 /* For SRIOV run time, driver shouldn't access the register through MMIO
286 * Directly use kiq to do the vm invalidation instead
287 */
288 if (adev->gfx.kiq.ring.sched.ready &&
289 (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
290 down_read_trylock(&adev->reset_sem)) {
291 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
292 const unsigned eng = 17;
293 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
294 u32 req = hub->vm_inv_eng0_req + hub->eng_distance * eng;
295 u32 ack = hub->vm_inv_eng0_ack + hub->eng_distance * eng;
296
297 amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, inv_req,
298 1 << vmid);
299
300 up_read(&adev->reset_sem);
301 return;
302 }
303
304 mutex_lock(&adev->mman.gtt_window_lock);
305
306 if (vmhub == AMDGPU_MMHUB_0) {
307 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_MMHUB_0, 0);
308 mutex_unlock(&adev->mman.gtt_window_lock);
309 return;
310 }
311
312 BUG_ON(vmhub != AMDGPU_GFXHUB_0);
313
314 if (!adev->mman.buffer_funcs_enabled ||
315 !adev->ib_pool_ready ||
316 amdgpu_in_reset(adev) ||
317 ring->sched.ready == false) {
318 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_GFXHUB_0, 0);
319 mutex_unlock(&adev->mman.gtt_window_lock);
320 return;
321 }
322
323 /* The SDMA on Navi has a bug which can theoretically result in memory
324 * corruption if an invalidation happens at the same time as an VA
325 * translation. Avoid this by doing the invalidation from the SDMA
326 * itself.
327 */
328 r = amdgpu_job_alloc_with_ib(adev, 16 * 4, AMDGPU_IB_POOL_IMMEDIATE,
329 &job);
330 if (r)
331 goto error_alloc;
332
333 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
334 job->vm_needs_flush = true;
335 job->ibs->ptr[job->ibs->length_dw++] = ring->funcs->nop;
336 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
337 r = amdgpu_job_submit(job, &adev->mman.entity,
338 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
339 if (r)
340 goto error_submit;
341
342 mutex_unlock(&adev->mman.gtt_window_lock);
343
344 dma_fence_wait(fence, false);
345 dma_fence_put(fence);
346
347 return;
348
349 error_submit:
350 amdgpu_job_free(job);
351
352 error_alloc:
353 mutex_unlock(&adev->mman.gtt_window_lock);
354 DRM_ERROR("Error flushing GPU TLB using the SDMA (%d)!\n", r);
355 }
356
357 /**
358 * gmc_v10_0_flush_gpu_tlb_pasid - tlb flush via pasid
359 *
360 * @adev: amdgpu_device pointer
361 * @pasid: pasid to be flush
362 *
363 * Flush the TLB for the requested pasid.
364 */
gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device * adev,uint16_t pasid,uint32_t flush_type,bool all_hub)365 static int gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device *adev,
366 uint16_t pasid, uint32_t flush_type,
367 bool all_hub)
368 {
369 int vmid, i;
370 signed long r;
371 uint32_t seq;
372 uint16_t queried_pasid;
373 bool ret;
374 u32 usec_timeout = amdgpu_sriov_vf(adev) ? SRIOV_USEC_TIMEOUT : adev->usec_timeout;
375 struct amdgpu_ring *ring = &adev->gfx.kiq.ring;
376 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
377
378 if (amdgpu_emu_mode == 0 && ring->sched.ready) {
379 spin_lock(&adev->gfx.kiq.ring_lock);
380 /* 2 dwords flush + 8 dwords fence */
381 amdgpu_ring_alloc(ring, kiq->pmf->invalidate_tlbs_size + 8);
382 kiq->pmf->kiq_invalidate_tlbs(ring,
383 pasid, flush_type, all_hub);
384 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
385 if (r) {
386 amdgpu_ring_undo(ring);
387 spin_unlock(&adev->gfx.kiq.ring_lock);
388 return -ETIME;
389 }
390
391 amdgpu_ring_commit(ring);
392 spin_unlock(&adev->gfx.kiq.ring_lock);
393 r = amdgpu_fence_wait_polling(ring, seq, usec_timeout);
394 if (r < 1) {
395 dev_err(adev->dev, "wait for kiq fence error: %ld.\n", r);
396 return -ETIME;
397 }
398
399 return 0;
400 }
401
402 for (vmid = 1; vmid < 16; vmid++) {
403
404 ret = gmc_v10_0_get_atc_vmid_pasid_mapping_info(adev, vmid,
405 &queried_pasid);
406 if (ret && queried_pasid == pasid) {
407 if (all_hub) {
408 for (i = 0; i < adev->num_vmhubs; i++)
409 gmc_v10_0_flush_gpu_tlb(adev, vmid,
410 i, flush_type);
411 } else {
412 gmc_v10_0_flush_gpu_tlb(adev, vmid,
413 AMDGPU_GFXHUB_0, flush_type);
414 }
415 break;
416 }
417 }
418
419 return 0;
420 }
421
gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)422 static uint64_t gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
423 unsigned vmid, uint64_t pd_addr)
424 {
425 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(ring->adev, ring->funcs->vmhub);
426 struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
427 uint32_t req = hub->vmhub_funcs->get_invalidate_req(vmid, 0);
428 unsigned eng = ring->vm_inv_eng;
429
430 /*
431 * It may lose gpuvm invalidate acknowldege state across power-gating
432 * off cycle, add semaphore acquire before invalidation and semaphore
433 * release after invalidation to avoid entering power gated state
434 * to WA the Issue
435 */
436
437 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
438 if (use_semaphore)
439 /* a read return value of 1 means semaphore acuqire */
440 amdgpu_ring_emit_reg_wait(ring,
441 hub->vm_inv_eng0_sem +
442 hub->eng_distance * eng, 0x1, 0x1);
443
444 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 +
445 (hub->ctx_addr_distance * vmid),
446 lower_32_bits(pd_addr));
447
448 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 +
449 (hub->ctx_addr_distance * vmid),
450 upper_32_bits(pd_addr));
451
452 amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req +
453 hub->eng_distance * eng,
454 hub->vm_inv_eng0_ack +
455 hub->eng_distance * eng,
456 req, 1 << vmid);
457
458 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
459 if (use_semaphore)
460 /*
461 * add semaphore release after invalidation,
462 * write with 0 means semaphore release
463 */
464 amdgpu_ring_emit_wreg(ring, hub->vm_inv_eng0_sem +
465 hub->eng_distance * eng, 0);
466
467 return pd_addr;
468 }
469
gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring * ring,unsigned vmid,unsigned pasid)470 static void gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
471 unsigned pasid)
472 {
473 struct amdgpu_device *adev = ring->adev;
474 uint32_t reg;
475
476 if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
477 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
478 else
479 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
480
481 amdgpu_ring_emit_wreg(ring, reg, pasid);
482 }
483
484 /*
485 * PTE format on NAVI 10:
486 * 63:59 reserved
487 * 58:57 reserved
488 * 56 F
489 * 55 L
490 * 54 reserved
491 * 53:52 SW
492 * 51 T
493 * 50:48 mtype
494 * 47:12 4k physical page base address
495 * 11:7 fragment
496 * 6 write
497 * 5 read
498 * 4 exe
499 * 3 Z
500 * 2 snooped
501 * 1 system
502 * 0 valid
503 *
504 * PDE format on NAVI 10:
505 * 63:59 block fragment size
506 * 58:55 reserved
507 * 54 P
508 * 53:48 reserved
509 * 47:6 physical base address of PD or PTE
510 * 5:3 reserved
511 * 2 C
512 * 1 system
513 * 0 valid
514 */
515
gmc_v10_0_map_mtype(struct amdgpu_device * adev,uint32_t flags)516 static uint64_t gmc_v10_0_map_mtype(struct amdgpu_device *adev, uint32_t flags)
517 {
518 switch (flags) {
519 case AMDGPU_VM_MTYPE_DEFAULT:
520 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
521 case AMDGPU_VM_MTYPE_NC:
522 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
523 case AMDGPU_VM_MTYPE_WC:
524 return AMDGPU_PTE_MTYPE_NV10(MTYPE_WC);
525 case AMDGPU_VM_MTYPE_CC:
526 return AMDGPU_PTE_MTYPE_NV10(MTYPE_CC);
527 case AMDGPU_VM_MTYPE_UC:
528 return AMDGPU_PTE_MTYPE_NV10(MTYPE_UC);
529 default:
530 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
531 }
532 }
533
gmc_v10_0_get_vm_pde(struct amdgpu_device * adev,int level,uint64_t * addr,uint64_t * flags)534 static void gmc_v10_0_get_vm_pde(struct amdgpu_device *adev, int level,
535 uint64_t *addr, uint64_t *flags)
536 {
537 if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
538 *addr = adev->vm_manager.vram_base_offset + *addr -
539 adev->gmc.vram_start;
540 BUG_ON(*addr & 0xFFFF00000000003FULL);
541
542 if (!adev->gmc.translate_further)
543 return;
544
545 if (level == AMDGPU_VM_PDB1) {
546 /* Set the block fragment size */
547 if (!(*flags & AMDGPU_PDE_PTE))
548 *flags |= AMDGPU_PDE_BFS(0x9);
549
550 } else if (level == AMDGPU_VM_PDB0) {
551 if (*flags & AMDGPU_PDE_PTE)
552 *flags &= ~AMDGPU_PDE_PTE;
553 else
554 *flags |= AMDGPU_PTE_TF;
555 }
556 }
557
gmc_v10_0_get_vm_pte(struct amdgpu_device * adev,struct amdgpu_bo_va_mapping * mapping,uint64_t * flags)558 static void gmc_v10_0_get_vm_pte(struct amdgpu_device *adev,
559 struct amdgpu_bo_va_mapping *mapping,
560 uint64_t *flags)
561 {
562 *flags &= ~AMDGPU_PTE_EXECUTABLE;
563 *flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
564
565 *flags &= ~AMDGPU_PTE_MTYPE_NV10_MASK;
566 *flags |= (mapping->flags & AMDGPU_PTE_MTYPE_NV10_MASK);
567
568 if (mapping->flags & AMDGPU_PTE_PRT) {
569 *flags |= AMDGPU_PTE_PRT;
570 *flags |= AMDGPU_PTE_SNOOPED;
571 *flags |= AMDGPU_PTE_LOG;
572 *flags |= AMDGPU_PTE_SYSTEM;
573 *flags &= ~AMDGPU_PTE_VALID;
574 }
575 }
576
gmc_v10_0_get_vbios_fb_size(struct amdgpu_device * adev)577 static unsigned gmc_v10_0_get_vbios_fb_size(struct amdgpu_device *adev)
578 {
579 u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
580 unsigned size;
581
582 if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
583 size = AMDGPU_VBIOS_VGA_ALLOCATION;
584 } else {
585 u32 viewport;
586 u32 pitch;
587
588 viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
589 pitch = RREG32_SOC15(DCE, 0, mmHUBPREQ0_DCSURF_SURFACE_PITCH);
590 size = (REG_GET_FIELD(viewport,
591 HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
592 REG_GET_FIELD(pitch, HUBPREQ0_DCSURF_SURFACE_PITCH, PITCH) *
593 4);
594 }
595
596 return size;
597 }
598
599 static const struct amdgpu_gmc_funcs gmc_v10_0_gmc_funcs = {
600 .flush_gpu_tlb = gmc_v10_0_flush_gpu_tlb,
601 .flush_gpu_tlb_pasid = gmc_v10_0_flush_gpu_tlb_pasid,
602 .emit_flush_gpu_tlb = gmc_v10_0_emit_flush_gpu_tlb,
603 .emit_pasid_mapping = gmc_v10_0_emit_pasid_mapping,
604 .map_mtype = gmc_v10_0_map_mtype,
605 .get_vm_pde = gmc_v10_0_get_vm_pde,
606 .get_vm_pte = gmc_v10_0_get_vm_pte,
607 .get_vbios_fb_size = gmc_v10_0_get_vbios_fb_size,
608 };
609
gmc_v10_0_set_gmc_funcs(struct amdgpu_device * adev)610 static void gmc_v10_0_set_gmc_funcs(struct amdgpu_device *adev)
611 {
612 if (adev->gmc.gmc_funcs == NULL)
613 adev->gmc.gmc_funcs = &gmc_v10_0_gmc_funcs;
614 }
615
gmc_v10_0_set_umc_funcs(struct amdgpu_device * adev)616 static void gmc_v10_0_set_umc_funcs(struct amdgpu_device *adev)
617 {
618 switch (adev->asic_type) {
619 case CHIP_SIENNA_CICHLID:
620 adev->umc.max_ras_err_cnt_per_query = UMC_V8_7_TOTAL_CHANNEL_NUM;
621 adev->umc.channel_inst_num = UMC_V8_7_CHANNEL_INSTANCE_NUM;
622 adev->umc.umc_inst_num = UMC_V8_7_UMC_INSTANCE_NUM;
623 adev->umc.channel_offs = UMC_V8_7_PER_CHANNEL_OFFSET_SIENNA;
624 adev->umc.channel_idx_tbl = &umc_v8_7_channel_idx_tbl[0][0];
625 adev->umc.funcs = &umc_v8_7_funcs;
626 break;
627 default:
628 break;
629 }
630 }
631
632
gmc_v10_0_set_mmhub_funcs(struct amdgpu_device * adev)633 static void gmc_v10_0_set_mmhub_funcs(struct amdgpu_device *adev)
634 {
635 adev->mmhub.funcs = &mmhub_v2_0_funcs;
636 }
637
gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device * adev)638 static void gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device *adev)
639 {
640 switch (adev->asic_type) {
641 case CHIP_SIENNA_CICHLID:
642 case CHIP_NAVY_FLOUNDER:
643 adev->gfxhub.funcs = &gfxhub_v2_1_funcs;
644 break;
645 default:
646 adev->gfxhub.funcs = &gfxhub_v2_0_funcs;
647 break;
648 }
649 }
650
651
gmc_v10_0_early_init(void * handle)652 static int gmc_v10_0_early_init(void *handle)
653 {
654 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
655
656 gmc_v10_0_set_mmhub_funcs(adev);
657 gmc_v10_0_set_gfxhub_funcs(adev);
658 gmc_v10_0_set_gmc_funcs(adev);
659 gmc_v10_0_set_irq_funcs(adev);
660 gmc_v10_0_set_umc_funcs(adev);
661
662 adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
663 adev->gmc.shared_aperture_end =
664 adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
665 adev->gmc.private_aperture_start = 0x1000000000000000ULL;
666 adev->gmc.private_aperture_end =
667 adev->gmc.private_aperture_start + (4ULL << 30) - 1;
668
669 return 0;
670 }
671
gmc_v10_0_late_init(void * handle)672 static int gmc_v10_0_late_init(void *handle)
673 {
674 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
675 int r;
676
677 amdgpu_bo_late_init(adev);
678
679 r = amdgpu_gmc_allocate_vm_inv_eng(adev);
680 if (r)
681 return r;
682
683 r = amdgpu_gmc_ras_late_init(adev);
684 if (r)
685 return r;
686
687 return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
688 }
689
gmc_v10_0_vram_gtt_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc)690 static void gmc_v10_0_vram_gtt_location(struct amdgpu_device *adev,
691 struct amdgpu_gmc *mc)
692 {
693 u64 base = 0;
694
695 base = adev->gfxhub.funcs->get_fb_location(adev);
696
697 /* add the xgmi offset of the physical node */
698 base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
699
700 amdgpu_gmc_vram_location(adev, &adev->gmc, base);
701 amdgpu_gmc_gart_location(adev, mc);
702
703 /* base offset of vram pages */
704 adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev);
705
706 /* add the xgmi offset of the physical node */
707 adev->vm_manager.vram_base_offset +=
708 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
709 }
710
711 /**
712 * gmc_v10_0_mc_init - initialize the memory controller driver params
713 *
714 * @adev: amdgpu_device pointer
715 *
716 * Look up the amount of vram, vram width, and decide how to place
717 * vram and gart within the GPU's physical address space.
718 * Returns 0 for success.
719 */
gmc_v10_0_mc_init(struct amdgpu_device * adev)720 static int gmc_v10_0_mc_init(struct amdgpu_device *adev)
721 {
722 int r;
723
724 /* size in MB on si */
725 adev->gmc.mc_vram_size =
726 adev->nbio.funcs->get_memsize(adev) * 1024ULL * 1024ULL;
727 adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
728
729 if (!(adev->flags & AMD_IS_APU)) {
730 r = amdgpu_device_resize_fb_bar(adev);
731 if (r)
732 return r;
733 }
734 adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
735 adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
736
737 /* In case the PCI BAR is larger than the actual amount of vram */
738 adev->gmc.visible_vram_size = adev->gmc.aper_size;
739 if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
740 adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
741
742 /* set the gart size */
743 if (amdgpu_gart_size == -1) {
744 switch (adev->asic_type) {
745 case CHIP_NAVI10:
746 case CHIP_NAVI14:
747 case CHIP_NAVI12:
748 case CHIP_SIENNA_CICHLID:
749 case CHIP_NAVY_FLOUNDER:
750 default:
751 adev->gmc.gart_size = 512ULL << 20;
752 break;
753 }
754 } else
755 adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
756
757 gmc_v10_0_vram_gtt_location(adev, &adev->gmc);
758
759 return 0;
760 }
761
gmc_v10_0_gart_init(struct amdgpu_device * adev)762 static int gmc_v10_0_gart_init(struct amdgpu_device *adev)
763 {
764 int r;
765
766 if (adev->gart.bo) {
767 WARN(1, "NAVI10 PCIE GART already initialized\n");
768 return 0;
769 }
770
771 /* Initialize common gart structure */
772 r = amdgpu_gart_init(adev);
773 if (r)
774 return r;
775
776 adev->gart.table_size = adev->gart.num_gpu_pages * 8;
777 adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_NV10(MTYPE_UC) |
778 AMDGPU_PTE_EXECUTABLE;
779
780 return amdgpu_gart_table_vram_alloc(adev);
781 }
782
gmc_v10_0_sw_init(void * handle)783 static int gmc_v10_0_sw_init(void *handle)
784 {
785 int r, vram_width = 0, vram_type = 0, vram_vendor = 0;
786 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
787
788 adev->gfxhub.funcs->init(adev);
789
790 adev->mmhub.funcs->init(adev);
791
792 spin_lock_init(&adev->gmc.invalidate_lock);
793
794 if (adev->asic_type == CHIP_SIENNA_CICHLID && amdgpu_emu_mode == 1) {
795 adev->gmc.vram_type = AMDGPU_VRAM_TYPE_GDDR6;
796 adev->gmc.vram_width = 1 * 128; /* numchan * chansize */
797 } else {
798 r = amdgpu_atomfirmware_get_vram_info(adev,
799 &vram_width, &vram_type, &vram_vendor);
800 adev->gmc.vram_width = vram_width;
801
802 adev->gmc.vram_type = vram_type;
803 adev->gmc.vram_vendor = vram_vendor;
804 }
805
806 switch (adev->asic_type) {
807 case CHIP_NAVI10:
808 case CHIP_NAVI14:
809 case CHIP_NAVI12:
810 case CHIP_SIENNA_CICHLID:
811 case CHIP_NAVY_FLOUNDER:
812 adev->num_vmhubs = 2;
813 /*
814 * To fulfill 4-level page support,
815 * vm size is 256TB (48bit), maximum size of Navi10/Navi14/Navi12,
816 * block size 512 (9bit)
817 */
818 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
819 break;
820 default:
821 break;
822 }
823
824 /* This interrupt is VMC page fault.*/
825 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC,
826 VMC_1_0__SRCID__VM_FAULT,
827 &adev->gmc.vm_fault);
828
829 if (r)
830 return r;
831
832 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2,
833 UTCL2_1_0__SRCID__FAULT,
834 &adev->gmc.vm_fault);
835 if (r)
836 return r;
837
838 if (!amdgpu_sriov_vf(adev)) {
839 /* interrupt sent to DF. */
840 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
841 &adev->gmc.ecc_irq);
842 if (r)
843 return r;
844 }
845
846 /*
847 * Set the internal MC address mask This is the max address of the GPU's
848 * internal address space.
849 */
850 adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
851
852 r = dma_set_mask_and_coherent(adev->dev, DMA_BIT_MASK(44));
853 if (r) {
854 printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
855 return r;
856 }
857
858 if (adev->gmc.xgmi.supported) {
859 r = adev->gfxhub.funcs->get_xgmi_info(adev);
860 if (r)
861 return r;
862 }
863
864 r = gmc_v10_0_mc_init(adev);
865 if (r)
866 return r;
867
868 amdgpu_gmc_get_vbios_allocations(adev);
869
870 /* Memory manager */
871 r = amdgpu_bo_init(adev);
872 if (r)
873 return r;
874
875 r = gmc_v10_0_gart_init(adev);
876 if (r)
877 return r;
878
879 /*
880 * number of VMs
881 * VMID 0 is reserved for System
882 * amdgpu graphics/compute will use VMIDs 1-7
883 * amdkfd will use VMIDs 8-15
884 */
885 adev->vm_manager.first_kfd_vmid = 8;
886
887 amdgpu_vm_manager_init(adev);
888
889 return 0;
890 }
891
892 /**
893 * gmc_v8_0_gart_fini - vm fini callback
894 *
895 * @adev: amdgpu_device pointer
896 *
897 * Tears down the driver GART/VM setup (CIK).
898 */
gmc_v10_0_gart_fini(struct amdgpu_device * adev)899 static void gmc_v10_0_gart_fini(struct amdgpu_device *adev)
900 {
901 amdgpu_gart_table_vram_free(adev);
902 amdgpu_gart_fini(adev);
903 }
904
gmc_v10_0_sw_fini(void * handle)905 static int gmc_v10_0_sw_fini(void *handle)
906 {
907 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
908
909 amdgpu_vm_manager_fini(adev);
910 gmc_v10_0_gart_fini(adev);
911 amdgpu_gem_force_release(adev);
912 amdgpu_bo_fini(adev);
913
914 return 0;
915 }
916
gmc_v10_0_init_golden_registers(struct amdgpu_device * adev)917 static void gmc_v10_0_init_golden_registers(struct amdgpu_device *adev)
918 {
919 switch (adev->asic_type) {
920 case CHIP_NAVI10:
921 case CHIP_NAVI14:
922 case CHIP_NAVI12:
923 case CHIP_SIENNA_CICHLID:
924 case CHIP_NAVY_FLOUNDER:
925 break;
926 default:
927 break;
928 }
929 }
930
931 /**
932 * gmc_v10_0_gart_enable - gart enable
933 *
934 * @adev: amdgpu_device pointer
935 */
gmc_v10_0_gart_enable(struct amdgpu_device * adev)936 static int gmc_v10_0_gart_enable(struct amdgpu_device *adev)
937 {
938 int r;
939 bool value;
940 u32 tmp;
941
942 if (adev->gart.bo == NULL) {
943 dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
944 return -EINVAL;
945 }
946
947 r = amdgpu_gart_table_vram_pin(adev);
948 if (r)
949 return r;
950
951 r = adev->gfxhub.funcs->gart_enable(adev);
952 if (r)
953 return r;
954
955 r = adev->mmhub.funcs->gart_enable(adev);
956 if (r)
957 return r;
958
959 tmp = RREG32_SOC15(HDP, 0, mmHDP_MISC_CNTL);
960 tmp |= HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK;
961 WREG32_SOC15(HDP, 0, mmHDP_MISC_CNTL, tmp);
962
963 tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
964 WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
965
966 /* Flush HDP after it is initialized */
967 adev->nbio.funcs->hdp_flush(adev, NULL);
968
969 value = (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS) ?
970 false : true;
971
972 adev->gfxhub.funcs->set_fault_enable_default(adev, value);
973 adev->mmhub.funcs->set_fault_enable_default(adev, value);
974 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_MMHUB_0, 0);
975 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_GFXHUB_0, 0);
976
977 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
978 (unsigned)(adev->gmc.gart_size >> 20),
979 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
980
981 adev->gart.ready = true;
982
983 return 0;
984 }
985
gmc_v10_0_hw_init(void * handle)986 static int gmc_v10_0_hw_init(void *handle)
987 {
988 int r;
989 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
990
991 /* The sequence of these two function calls matters.*/
992 gmc_v10_0_init_golden_registers(adev);
993
994 r = gmc_v10_0_gart_enable(adev);
995 if (r)
996 return r;
997
998 if (adev->umc.funcs && adev->umc.funcs->init_registers)
999 adev->umc.funcs->init_registers(adev);
1000
1001 return 0;
1002 }
1003
1004 /**
1005 * gmc_v10_0_gart_disable - gart disable
1006 *
1007 * @adev: amdgpu_device pointer
1008 *
1009 * This disables all VM page table.
1010 */
gmc_v10_0_gart_disable(struct amdgpu_device * adev)1011 static void gmc_v10_0_gart_disable(struct amdgpu_device *adev)
1012 {
1013 adev->gfxhub.funcs->gart_disable(adev);
1014 adev->mmhub.funcs->gart_disable(adev);
1015 amdgpu_gart_table_vram_unpin(adev);
1016 }
1017
gmc_v10_0_hw_fini(void * handle)1018 static int gmc_v10_0_hw_fini(void *handle)
1019 {
1020 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1021
1022 gmc_v10_0_gart_disable(adev);
1023
1024 if (amdgpu_sriov_vf(adev)) {
1025 /* full access mode, so don't touch any GMC register */
1026 DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1027 return 0;
1028 }
1029
1030 amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1031 amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
1032
1033 return 0;
1034 }
1035
gmc_v10_0_suspend(void * handle)1036 static int gmc_v10_0_suspend(void *handle)
1037 {
1038 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1039
1040 gmc_v10_0_hw_fini(adev);
1041
1042 return 0;
1043 }
1044
gmc_v10_0_resume(void * handle)1045 static int gmc_v10_0_resume(void *handle)
1046 {
1047 int r;
1048 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1049
1050 r = gmc_v10_0_hw_init(adev);
1051 if (r)
1052 return r;
1053
1054 amdgpu_vmid_reset_all(adev);
1055
1056 return 0;
1057 }
1058
gmc_v10_0_is_idle(void * handle)1059 static bool gmc_v10_0_is_idle(void *handle)
1060 {
1061 /* MC is always ready in GMC v10.*/
1062 return true;
1063 }
1064
gmc_v10_0_wait_for_idle(void * handle)1065 static int gmc_v10_0_wait_for_idle(void *handle)
1066 {
1067 /* There is no need to wait for MC idle in GMC v10.*/
1068 return 0;
1069 }
1070
gmc_v10_0_soft_reset(void * handle)1071 static int gmc_v10_0_soft_reset(void *handle)
1072 {
1073 return 0;
1074 }
1075
gmc_v10_0_set_clockgating_state(void * handle,enum amd_clockgating_state state)1076 static int gmc_v10_0_set_clockgating_state(void *handle,
1077 enum amd_clockgating_state state)
1078 {
1079 int r;
1080 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1081
1082 r = adev->mmhub.funcs->set_clockgating(adev, state);
1083 if (r)
1084 return r;
1085
1086 if (adev->asic_type == CHIP_SIENNA_CICHLID ||
1087 adev->asic_type == CHIP_NAVY_FLOUNDER)
1088 return athub_v2_1_set_clockgating(adev, state);
1089 else
1090 return athub_v2_0_set_clockgating(adev, state);
1091 }
1092
gmc_v10_0_get_clockgating_state(void * handle,u32 * flags)1093 static void gmc_v10_0_get_clockgating_state(void *handle, u32 *flags)
1094 {
1095 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1096
1097 adev->mmhub.funcs->get_clockgating(adev, flags);
1098
1099 if (adev->asic_type == CHIP_SIENNA_CICHLID ||
1100 adev->asic_type == CHIP_NAVY_FLOUNDER)
1101 athub_v2_1_get_clockgating(adev, flags);
1102 else
1103 athub_v2_0_get_clockgating(adev, flags);
1104 }
1105
gmc_v10_0_set_powergating_state(void * handle,enum amd_powergating_state state)1106 static int gmc_v10_0_set_powergating_state(void *handle,
1107 enum amd_powergating_state state)
1108 {
1109 return 0;
1110 }
1111
1112 const struct amd_ip_funcs gmc_v10_0_ip_funcs = {
1113 .name = "gmc_v10_0",
1114 .early_init = gmc_v10_0_early_init,
1115 .late_init = gmc_v10_0_late_init,
1116 .sw_init = gmc_v10_0_sw_init,
1117 .sw_fini = gmc_v10_0_sw_fini,
1118 .hw_init = gmc_v10_0_hw_init,
1119 .hw_fini = gmc_v10_0_hw_fini,
1120 .suspend = gmc_v10_0_suspend,
1121 .resume = gmc_v10_0_resume,
1122 .is_idle = gmc_v10_0_is_idle,
1123 .wait_for_idle = gmc_v10_0_wait_for_idle,
1124 .soft_reset = gmc_v10_0_soft_reset,
1125 .set_clockgating_state = gmc_v10_0_set_clockgating_state,
1126 .set_powergating_state = gmc_v10_0_set_powergating_state,
1127 .get_clockgating_state = gmc_v10_0_get_clockgating_state,
1128 };
1129
1130 const struct amdgpu_ip_block_version gmc_v10_0_ip_block =
1131 {
1132 .type = AMD_IP_BLOCK_TYPE_GMC,
1133 .major = 10,
1134 .minor = 0,
1135 .rev = 0,
1136 .funcs = &gmc_v10_0_ip_funcs,
1137 };
1138