1 /*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24 #include <stdlib.h>
25 #include <stdio.h>
26 #include <string.h>
27 #include <errno.h>
28 #include <pthread.h>
29 #include <sched.h>
30 #include <sys/ioctl.h>
31 #if HAVE_ALLOCA_H
32 # include <alloca.h>
33 #endif
34
35 #include "xf86drm.h"
36 #include "amdgpu_drm.h"
37 #include "amdgpu_internal.h"
38
39 static int amdgpu_cs_unreference_sem(amdgpu_semaphore_handle sem);
40 static int amdgpu_cs_reset_sem(amdgpu_semaphore_handle sem);
41
42 /**
43 * Create command submission context
44 *
45 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
46 * \param priority - \c [in] Context creation flags. See AMDGPU_CTX_PRIORITY_*
47 * \param context - \c [out] GPU Context handle
48 *
49 * \return 0 on success otherwise POSIX Error code
50 */
amdgpu_cs_ctx_create2(amdgpu_device_handle dev,uint32_t priority,amdgpu_context_handle * context)51 drm_public int amdgpu_cs_ctx_create2(amdgpu_device_handle dev,
52 uint32_t priority,
53 amdgpu_context_handle *context)
54 {
55 struct amdgpu_context *gpu_context;
56 union drm_amdgpu_ctx args;
57 int i, j, k;
58 int r;
59 char *override_priority;
60
61 if (!dev || !context)
62 return -EINVAL;
63
64 override_priority = getenv("AMD_PRIORITY");
65 if (override_priority) {
66 /* The priority is a signed integer. The variable type is
67 * wrong. If parsing fails, priority is unchanged.
68 */
69 if (sscanf(override_priority, "%i", &priority) == 1) {
70 printf("amdgpu: context priority changed to %i\n",
71 priority);
72 }
73 }
74
75 gpu_context = calloc(1, sizeof(struct amdgpu_context));
76 if (!gpu_context)
77 return -ENOMEM;
78
79 gpu_context->dev = dev;
80
81 r = pthread_mutex_init(&gpu_context->sequence_mutex, NULL);
82 if (r)
83 goto error;
84
85 /* Create the context */
86 memset(&args, 0, sizeof(args));
87 args.in.op = AMDGPU_CTX_OP_ALLOC_CTX;
88 args.in.priority = priority;
89
90 r = drmCommandWriteRead(dev->fd, DRM_AMDGPU_CTX, &args, sizeof(args));
91 if (r)
92 goto error;
93
94 gpu_context->id = args.out.alloc.ctx_id;
95 for (i = 0; i < AMDGPU_HW_IP_NUM; i++)
96 for (j = 0; j < AMDGPU_HW_IP_INSTANCE_MAX_COUNT; j++)
97 for (k = 0; k < AMDGPU_CS_MAX_RINGS; k++)
98 list_inithead(&gpu_context->sem_list[i][j][k]);
99 *context = (amdgpu_context_handle)gpu_context;
100
101 return 0;
102
103 error:
104 pthread_mutex_destroy(&gpu_context->sequence_mutex);
105 free(gpu_context);
106 return r;
107 }
108
amdgpu_cs_ctx_create(amdgpu_device_handle dev,amdgpu_context_handle * context)109 drm_public int amdgpu_cs_ctx_create(amdgpu_device_handle dev,
110 amdgpu_context_handle *context)
111 {
112 return amdgpu_cs_ctx_create2(dev, AMDGPU_CTX_PRIORITY_NORMAL, context);
113 }
114
115 /**
116 * Release command submission context
117 *
118 * \param dev - \c [in] amdgpu device handle
119 * \param context - \c [in] amdgpu context handle
120 *
121 * \return 0 on success otherwise POSIX Error code
122 */
amdgpu_cs_ctx_free(amdgpu_context_handle context)123 drm_public int amdgpu_cs_ctx_free(amdgpu_context_handle context)
124 {
125 union drm_amdgpu_ctx args;
126 int i, j, k;
127 int r;
128
129 if (!context)
130 return -EINVAL;
131
132 pthread_mutex_destroy(&context->sequence_mutex);
133
134 /* now deal with kernel side */
135 memset(&args, 0, sizeof(args));
136 args.in.op = AMDGPU_CTX_OP_FREE_CTX;
137 args.in.ctx_id = context->id;
138 r = drmCommandWriteRead(context->dev->fd, DRM_AMDGPU_CTX,
139 &args, sizeof(args));
140 for (i = 0; i < AMDGPU_HW_IP_NUM; i++) {
141 for (j = 0; j < AMDGPU_HW_IP_INSTANCE_MAX_COUNT; j++) {
142 for (k = 0; k < AMDGPU_CS_MAX_RINGS; k++) {
143 amdgpu_semaphore_handle sem, tmp;
144 LIST_FOR_EACH_ENTRY_SAFE(sem, tmp, &context->sem_list[i][j][k], list) {
145 list_del(&sem->list);
146 amdgpu_cs_reset_sem(sem);
147 amdgpu_cs_unreference_sem(sem);
148 }
149 }
150 }
151 }
152 free(context);
153
154 return r;
155 }
156
amdgpu_cs_ctx_override_priority(amdgpu_device_handle dev,amdgpu_context_handle context,int master_fd,unsigned priority)157 drm_public int amdgpu_cs_ctx_override_priority(amdgpu_device_handle dev,
158 amdgpu_context_handle context,
159 int master_fd,
160 unsigned priority)
161 {
162 union drm_amdgpu_sched args;
163 int r;
164
165 if (!dev || !context || master_fd < 0)
166 return -EINVAL;
167
168 memset(&args, 0, sizeof(args));
169
170 args.in.op = AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE;
171 args.in.fd = dev->fd;
172 args.in.priority = priority;
173 args.in.ctx_id = context->id;
174
175 r = drmCommandWrite(master_fd, DRM_AMDGPU_SCHED, &args, sizeof(args));
176 if (r)
177 return r;
178
179 return 0;
180 }
181
amdgpu_cs_ctx_stable_pstate(amdgpu_context_handle context,uint32_t op,uint32_t flags,uint32_t * out_flags)182 drm_public int amdgpu_cs_ctx_stable_pstate(amdgpu_context_handle context,
183 uint32_t op,
184 uint32_t flags,
185 uint32_t *out_flags)
186 {
187 union drm_amdgpu_ctx args;
188 int r;
189
190 if (!context)
191 return -EINVAL;
192
193 memset(&args, 0, sizeof(args));
194 args.in.op = op;
195 args.in.ctx_id = context->id;
196 args.in.flags = flags;
197 r = drmCommandWriteRead(context->dev->fd, DRM_AMDGPU_CTX,
198 &args, sizeof(args));
199 if (!r && out_flags)
200 *out_flags = args.out.pstate.flags;
201 return r;
202 }
203
amdgpu_cs_query_reset_state(amdgpu_context_handle context,uint32_t * state,uint32_t * hangs)204 drm_public int amdgpu_cs_query_reset_state(amdgpu_context_handle context,
205 uint32_t *state, uint32_t *hangs)
206 {
207 union drm_amdgpu_ctx args;
208 int r;
209
210 if (!context)
211 return -EINVAL;
212
213 memset(&args, 0, sizeof(args));
214 args.in.op = AMDGPU_CTX_OP_QUERY_STATE;
215 args.in.ctx_id = context->id;
216 r = drmCommandWriteRead(context->dev->fd, DRM_AMDGPU_CTX,
217 &args, sizeof(args));
218 if (!r) {
219 *state = args.out.state.reset_status;
220 *hangs = args.out.state.hangs;
221 }
222 return r;
223 }
224
amdgpu_cs_query_reset_state2(amdgpu_context_handle context,uint64_t * flags)225 drm_public int amdgpu_cs_query_reset_state2(amdgpu_context_handle context,
226 uint64_t *flags)
227 {
228 union drm_amdgpu_ctx args;
229 int r;
230
231 if (!context)
232 return -EINVAL;
233
234 memset(&args, 0, sizeof(args));
235 args.in.op = AMDGPU_CTX_OP_QUERY_STATE2;
236 args.in.ctx_id = context->id;
237 r = drmCommandWriteRead(context->dev->fd, DRM_AMDGPU_CTX,
238 &args, sizeof(args));
239 if (!r)
240 *flags = args.out.state.flags;
241 return r;
242 }
243
244 /**
245 * Submit command to kernel DRM
246 * \param dev - \c [in] Device handle
247 * \param context - \c [in] GPU Context
248 * \param ibs_request - \c [in] Pointer to submission requests
249 * \param fence - \c [out] return fence for this submission
250 *
251 * \return 0 on success otherwise POSIX Error code
252 * \sa amdgpu_cs_submit()
253 */
amdgpu_cs_submit_one(amdgpu_context_handle context,struct amdgpu_cs_request * ibs_request)254 static int amdgpu_cs_submit_one(amdgpu_context_handle context,
255 struct amdgpu_cs_request *ibs_request)
256 {
257 struct drm_amdgpu_cs_chunk *chunks;
258 struct drm_amdgpu_cs_chunk_data *chunk_data;
259 struct drm_amdgpu_cs_chunk_dep *dependencies = NULL;
260 struct drm_amdgpu_cs_chunk_dep *sem_dependencies = NULL;
261 amdgpu_device_handle dev = context->dev;
262 struct list_head *sem_list;
263 amdgpu_semaphore_handle sem, tmp;
264 uint32_t i, size, num_chunks, bo_list_handle = 0, sem_count = 0;
265 uint64_t seq_no;
266 bool user_fence;
267 int r = 0;
268
269 if (ibs_request->ip_type >= AMDGPU_HW_IP_NUM)
270 return -EINVAL;
271 if (ibs_request->ring >= AMDGPU_CS_MAX_RINGS)
272 return -EINVAL;
273 if (ibs_request->number_of_ibs == 0) {
274 ibs_request->seq_no = AMDGPU_NULL_SUBMIT_SEQ;
275 return 0;
276 }
277 user_fence = (ibs_request->fence_info.handle != NULL);
278
279 size = ibs_request->number_of_ibs + (user_fence ? 2 : 1) + 1;
280
281 chunks = alloca(sizeof(struct drm_amdgpu_cs_chunk) * size);
282
283 size = ibs_request->number_of_ibs + (user_fence ? 1 : 0);
284
285 chunk_data = alloca(sizeof(struct drm_amdgpu_cs_chunk_data) * size);
286
287 if (ibs_request->resources)
288 bo_list_handle = ibs_request->resources->handle;
289 num_chunks = ibs_request->number_of_ibs;
290 /* IB chunks */
291 for (i = 0; i < ibs_request->number_of_ibs; i++) {
292 struct amdgpu_cs_ib_info *ib;
293 chunks[i].chunk_id = AMDGPU_CHUNK_ID_IB;
294 chunks[i].length_dw = sizeof(struct drm_amdgpu_cs_chunk_ib) / 4;
295 chunks[i].chunk_data = (uint64_t)(uintptr_t)&chunk_data[i];
296
297 ib = &ibs_request->ibs[i];
298
299 chunk_data[i].ib_data._pad = 0;
300 chunk_data[i].ib_data.va_start = ib->ib_mc_address;
301 chunk_data[i].ib_data.ib_bytes = ib->size * 4;
302 chunk_data[i].ib_data.ip_type = ibs_request->ip_type;
303 chunk_data[i].ib_data.ip_instance = ibs_request->ip_instance;
304 chunk_data[i].ib_data.ring = ibs_request->ring;
305 chunk_data[i].ib_data.flags = ib->flags;
306 }
307
308 pthread_mutex_lock(&context->sequence_mutex);
309
310 if (user_fence) {
311 i = num_chunks++;
312
313 /* fence chunk */
314 chunks[i].chunk_id = AMDGPU_CHUNK_ID_FENCE;
315 chunks[i].length_dw = sizeof(struct drm_amdgpu_cs_chunk_fence) / 4;
316 chunks[i].chunk_data = (uint64_t)(uintptr_t)&chunk_data[i];
317
318 /* fence bo handle */
319 chunk_data[i].fence_data.handle = ibs_request->fence_info.handle->handle;
320 /* offset */
321 chunk_data[i].fence_data.offset =
322 ibs_request->fence_info.offset * sizeof(uint64_t);
323 }
324
325 if (ibs_request->number_of_dependencies) {
326 dependencies = alloca(sizeof(struct drm_amdgpu_cs_chunk_dep) *
327 ibs_request->number_of_dependencies);
328 if (!dependencies) {
329 r = -ENOMEM;
330 goto error_unlock;
331 }
332
333 for (i = 0; i < ibs_request->number_of_dependencies; ++i) {
334 struct amdgpu_cs_fence *info = &ibs_request->dependencies[i];
335 struct drm_amdgpu_cs_chunk_dep *dep = &dependencies[i];
336 dep->ip_type = info->ip_type;
337 dep->ip_instance = info->ip_instance;
338 dep->ring = info->ring;
339 dep->ctx_id = info->context->id;
340 dep->handle = info->fence;
341 }
342
343 i = num_chunks++;
344
345 /* dependencies chunk */
346 chunks[i].chunk_id = AMDGPU_CHUNK_ID_DEPENDENCIES;
347 chunks[i].length_dw = sizeof(struct drm_amdgpu_cs_chunk_dep) / 4
348 * ibs_request->number_of_dependencies;
349 chunks[i].chunk_data = (uint64_t)(uintptr_t)dependencies;
350 }
351
352 sem_list = &context->sem_list[ibs_request->ip_type][ibs_request->ip_instance][ibs_request->ring];
353 LIST_FOR_EACH_ENTRY(sem, sem_list, list)
354 sem_count++;
355 if (sem_count) {
356 sem_dependencies = alloca(sizeof(struct drm_amdgpu_cs_chunk_dep) * sem_count);
357 if (!sem_dependencies) {
358 r = -ENOMEM;
359 goto error_unlock;
360 }
361 sem_count = 0;
362 LIST_FOR_EACH_ENTRY_SAFE(sem, tmp, sem_list, list) {
363 struct amdgpu_cs_fence *info = &sem->signal_fence;
364 struct drm_amdgpu_cs_chunk_dep *dep = &sem_dependencies[sem_count++];
365 dep->ip_type = info->ip_type;
366 dep->ip_instance = info->ip_instance;
367 dep->ring = info->ring;
368 dep->ctx_id = info->context->id;
369 dep->handle = info->fence;
370
371 list_del(&sem->list);
372 amdgpu_cs_reset_sem(sem);
373 amdgpu_cs_unreference_sem(sem);
374 }
375 i = num_chunks++;
376
377 /* dependencies chunk */
378 chunks[i].chunk_id = AMDGPU_CHUNK_ID_DEPENDENCIES;
379 chunks[i].length_dw = sizeof(struct drm_amdgpu_cs_chunk_dep) / 4 * sem_count;
380 chunks[i].chunk_data = (uint64_t)(uintptr_t)sem_dependencies;
381 }
382
383 r = amdgpu_cs_submit_raw2(dev, context, bo_list_handle, num_chunks,
384 chunks, &seq_no);
385 if (r)
386 goto error_unlock;
387
388 ibs_request->seq_no = seq_no;
389 context->last_seq[ibs_request->ip_type][ibs_request->ip_instance][ibs_request->ring] = ibs_request->seq_no;
390 error_unlock:
391 pthread_mutex_unlock(&context->sequence_mutex);
392 return r;
393 }
394
amdgpu_cs_submit(amdgpu_context_handle context,uint64_t flags,struct amdgpu_cs_request * ibs_request,uint32_t number_of_requests)395 drm_public int amdgpu_cs_submit(amdgpu_context_handle context,
396 uint64_t flags,
397 struct amdgpu_cs_request *ibs_request,
398 uint32_t number_of_requests)
399 {
400 uint32_t i;
401 int r;
402
403 if (!context || !ibs_request)
404 return -EINVAL;
405
406 r = 0;
407 for (i = 0; i < number_of_requests; i++) {
408 r = amdgpu_cs_submit_one(context, ibs_request);
409 if (r)
410 break;
411 ibs_request++;
412 }
413
414 return r;
415 }
416
417 /**
418 * Calculate absolute timeout.
419 *
420 * \param timeout - \c [in] timeout in nanoseconds.
421 *
422 * \return absolute timeout in nanoseconds
423 */
amdgpu_cs_calculate_timeout(uint64_t timeout)424 drm_private uint64_t amdgpu_cs_calculate_timeout(uint64_t timeout)
425 {
426 int r;
427
428 if (timeout != AMDGPU_TIMEOUT_INFINITE) {
429 struct timespec current;
430 uint64_t current_ns;
431 r = clock_gettime(CLOCK_MONOTONIC, ¤t);
432 if (r) {
433 fprintf(stderr, "clock_gettime() returned error (%d)!", errno);
434 return AMDGPU_TIMEOUT_INFINITE;
435 }
436
437 current_ns = ((uint64_t)current.tv_sec) * 1000000000ull;
438 current_ns += current.tv_nsec;
439 timeout += current_ns;
440 if (timeout < current_ns)
441 timeout = AMDGPU_TIMEOUT_INFINITE;
442 }
443 return timeout;
444 }
445
amdgpu_ioctl_wait_cs(amdgpu_context_handle context,unsigned ip,unsigned ip_instance,uint32_t ring,uint64_t handle,uint64_t timeout_ns,uint64_t flags,bool * busy)446 static int amdgpu_ioctl_wait_cs(amdgpu_context_handle context,
447 unsigned ip,
448 unsigned ip_instance,
449 uint32_t ring,
450 uint64_t handle,
451 uint64_t timeout_ns,
452 uint64_t flags,
453 bool *busy)
454 {
455 amdgpu_device_handle dev = context->dev;
456 union drm_amdgpu_wait_cs args;
457 int r;
458
459 memset(&args, 0, sizeof(args));
460 args.in.handle = handle;
461 args.in.ip_type = ip;
462 args.in.ip_instance = ip_instance;
463 args.in.ring = ring;
464 args.in.ctx_id = context->id;
465
466 if (flags & AMDGPU_QUERY_FENCE_TIMEOUT_IS_ABSOLUTE)
467 args.in.timeout = timeout_ns;
468 else
469 args.in.timeout = amdgpu_cs_calculate_timeout(timeout_ns);
470
471 r = drmIoctl(dev->fd, DRM_IOCTL_AMDGPU_WAIT_CS, &args);
472 if (r)
473 return -errno;
474
475 *busy = args.out.status;
476 return 0;
477 }
478
amdgpu_cs_query_fence_status(struct amdgpu_cs_fence * fence,uint64_t timeout_ns,uint64_t flags,uint32_t * expired)479 drm_public int amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence,
480 uint64_t timeout_ns,
481 uint64_t flags,
482 uint32_t *expired)
483 {
484 bool busy = true;
485 int r;
486
487 if (!fence || !expired || !fence->context)
488 return -EINVAL;
489 if (fence->ip_type >= AMDGPU_HW_IP_NUM)
490 return -EINVAL;
491 if (fence->ring >= AMDGPU_CS_MAX_RINGS)
492 return -EINVAL;
493 if (fence->fence == AMDGPU_NULL_SUBMIT_SEQ) {
494 *expired = true;
495 return 0;
496 }
497
498 *expired = false;
499
500 r = amdgpu_ioctl_wait_cs(fence->context, fence->ip_type,
501 fence->ip_instance, fence->ring,
502 fence->fence, timeout_ns, flags, &busy);
503
504 if (!r && !busy)
505 *expired = true;
506
507 return r;
508 }
509
amdgpu_ioctl_wait_fences(struct amdgpu_cs_fence * fences,uint32_t fence_count,bool wait_all,uint64_t timeout_ns,uint32_t * status,uint32_t * first)510 static int amdgpu_ioctl_wait_fences(struct amdgpu_cs_fence *fences,
511 uint32_t fence_count,
512 bool wait_all,
513 uint64_t timeout_ns,
514 uint32_t *status,
515 uint32_t *first)
516 {
517 struct drm_amdgpu_fence *drm_fences;
518 amdgpu_device_handle dev = fences[0].context->dev;
519 union drm_amdgpu_wait_fences args;
520 int r;
521 uint32_t i;
522
523 drm_fences = alloca(sizeof(struct drm_amdgpu_fence) * fence_count);
524 for (i = 0; i < fence_count; i++) {
525 drm_fences[i].ctx_id = fences[i].context->id;
526 drm_fences[i].ip_type = fences[i].ip_type;
527 drm_fences[i].ip_instance = fences[i].ip_instance;
528 drm_fences[i].ring = fences[i].ring;
529 drm_fences[i].seq_no = fences[i].fence;
530 }
531
532 memset(&args, 0, sizeof(args));
533 args.in.fences = (uint64_t)(uintptr_t)drm_fences;
534 args.in.fence_count = fence_count;
535 args.in.wait_all = wait_all;
536 args.in.timeout_ns = amdgpu_cs_calculate_timeout(timeout_ns);
537
538 r = drmIoctl(dev->fd, DRM_IOCTL_AMDGPU_WAIT_FENCES, &args);
539 if (r)
540 return -errno;
541
542 *status = args.out.status;
543
544 if (first)
545 *first = args.out.first_signaled;
546
547 return 0;
548 }
549
amdgpu_cs_wait_fences(struct amdgpu_cs_fence * fences,uint32_t fence_count,bool wait_all,uint64_t timeout_ns,uint32_t * status,uint32_t * first)550 drm_public int amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences,
551 uint32_t fence_count,
552 bool wait_all,
553 uint64_t timeout_ns,
554 uint32_t *status,
555 uint32_t *first)
556 {
557 uint32_t i;
558
559 /* Sanity check */
560 if (!fences || !status || !fence_count)
561 return -EINVAL;
562
563 for (i = 0; i < fence_count; i++) {
564 if (NULL == fences[i].context)
565 return -EINVAL;
566 if (fences[i].ip_type >= AMDGPU_HW_IP_NUM)
567 return -EINVAL;
568 if (fences[i].ring >= AMDGPU_CS_MAX_RINGS)
569 return -EINVAL;
570 }
571
572 *status = 0;
573
574 return amdgpu_ioctl_wait_fences(fences, fence_count, wait_all,
575 timeout_ns, status, first);
576 }
577
amdgpu_cs_create_semaphore(amdgpu_semaphore_handle * sem)578 drm_public int amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem)
579 {
580 struct amdgpu_semaphore *gpu_semaphore;
581
582 if (!sem)
583 return -EINVAL;
584
585 gpu_semaphore = calloc(1, sizeof(struct amdgpu_semaphore));
586 if (!gpu_semaphore)
587 return -ENOMEM;
588
589 atomic_set(&gpu_semaphore->refcount, 1);
590 *sem = gpu_semaphore;
591
592 return 0;
593 }
594
amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx,uint32_t ip_type,uint32_t ip_instance,uint32_t ring,amdgpu_semaphore_handle sem)595 drm_public int amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx,
596 uint32_t ip_type,
597 uint32_t ip_instance,
598 uint32_t ring,
599 amdgpu_semaphore_handle sem)
600 {
601 if (!ctx || !sem)
602 return -EINVAL;
603 if (ip_type >= AMDGPU_HW_IP_NUM)
604 return -EINVAL;
605 if (ring >= AMDGPU_CS_MAX_RINGS)
606 return -EINVAL;
607 /* sem has been signaled */
608 if (sem->signal_fence.context)
609 return -EINVAL;
610 pthread_mutex_lock(&ctx->sequence_mutex);
611 sem->signal_fence.context = ctx;
612 sem->signal_fence.ip_type = ip_type;
613 sem->signal_fence.ip_instance = ip_instance;
614 sem->signal_fence.ring = ring;
615 sem->signal_fence.fence = ctx->last_seq[ip_type][ip_instance][ring];
616 update_references(NULL, &sem->refcount);
617 pthread_mutex_unlock(&ctx->sequence_mutex);
618 return 0;
619 }
620
amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx,uint32_t ip_type,uint32_t ip_instance,uint32_t ring,amdgpu_semaphore_handle sem)621 drm_public int amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx,
622 uint32_t ip_type,
623 uint32_t ip_instance,
624 uint32_t ring,
625 amdgpu_semaphore_handle sem)
626 {
627 if (!ctx || !sem)
628 return -EINVAL;
629 if (ip_type >= AMDGPU_HW_IP_NUM)
630 return -EINVAL;
631 if (ring >= AMDGPU_CS_MAX_RINGS)
632 return -EINVAL;
633 /* must signal first */
634 if (!sem->signal_fence.context)
635 return -EINVAL;
636
637 pthread_mutex_lock(&ctx->sequence_mutex);
638 list_add(&sem->list, &ctx->sem_list[ip_type][ip_instance][ring]);
639 pthread_mutex_unlock(&ctx->sequence_mutex);
640 return 0;
641 }
642
amdgpu_cs_reset_sem(amdgpu_semaphore_handle sem)643 static int amdgpu_cs_reset_sem(amdgpu_semaphore_handle sem)
644 {
645 if (!sem || !sem->signal_fence.context)
646 return -EINVAL;
647
648 sem->signal_fence.context = NULL;
649 sem->signal_fence.ip_type = 0;
650 sem->signal_fence.ip_instance = 0;
651 sem->signal_fence.ring = 0;
652 sem->signal_fence.fence = 0;
653
654 return 0;
655 }
656
amdgpu_cs_unreference_sem(amdgpu_semaphore_handle sem)657 static int amdgpu_cs_unreference_sem(amdgpu_semaphore_handle sem)
658 {
659 if (!sem)
660 return -EINVAL;
661
662 if (update_references(&sem->refcount, NULL))
663 free(sem);
664 return 0;
665 }
666
amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem)667 drm_public int amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem)
668 {
669 return amdgpu_cs_unreference_sem(sem);
670 }
671
amdgpu_cs_create_syncobj2(amdgpu_device_handle dev,uint32_t flags,uint32_t * handle)672 drm_public int amdgpu_cs_create_syncobj2(amdgpu_device_handle dev,
673 uint32_t flags,
674 uint32_t *handle)
675 {
676 if (NULL == dev)
677 return -EINVAL;
678
679 return drmSyncobjCreate(dev->fd, flags, handle);
680 }
681
amdgpu_cs_create_syncobj(amdgpu_device_handle dev,uint32_t * handle)682 drm_public int amdgpu_cs_create_syncobj(amdgpu_device_handle dev,
683 uint32_t *handle)
684 {
685 if (NULL == dev)
686 return -EINVAL;
687
688 return drmSyncobjCreate(dev->fd, 0, handle);
689 }
690
amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev,uint32_t handle)691 drm_public int amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev,
692 uint32_t handle)
693 {
694 if (NULL == dev)
695 return -EINVAL;
696
697 return drmSyncobjDestroy(dev->fd, handle);
698 }
699
amdgpu_cs_syncobj_reset(amdgpu_device_handle dev,const uint32_t * syncobjs,uint32_t syncobj_count)700 drm_public int amdgpu_cs_syncobj_reset(amdgpu_device_handle dev,
701 const uint32_t *syncobjs,
702 uint32_t syncobj_count)
703 {
704 if (NULL == dev)
705 return -EINVAL;
706
707 return drmSyncobjReset(dev->fd, syncobjs, syncobj_count);
708 }
709
amdgpu_cs_syncobj_signal(amdgpu_device_handle dev,const uint32_t * syncobjs,uint32_t syncobj_count)710 drm_public int amdgpu_cs_syncobj_signal(amdgpu_device_handle dev,
711 const uint32_t *syncobjs,
712 uint32_t syncobj_count)
713 {
714 if (NULL == dev)
715 return -EINVAL;
716
717 return drmSyncobjSignal(dev->fd, syncobjs, syncobj_count);
718 }
719
amdgpu_cs_syncobj_timeline_signal(amdgpu_device_handle dev,const uint32_t * syncobjs,uint64_t * points,uint32_t syncobj_count)720 drm_public int amdgpu_cs_syncobj_timeline_signal(amdgpu_device_handle dev,
721 const uint32_t *syncobjs,
722 uint64_t *points,
723 uint32_t syncobj_count)
724 {
725 if (NULL == dev)
726 return -EINVAL;
727
728 return drmSyncobjTimelineSignal(dev->fd, syncobjs,
729 points, syncobj_count);
730 }
731
amdgpu_cs_syncobj_wait(amdgpu_device_handle dev,uint32_t * handles,unsigned num_handles,int64_t timeout_nsec,unsigned flags,uint32_t * first_signaled)732 drm_public int amdgpu_cs_syncobj_wait(amdgpu_device_handle dev,
733 uint32_t *handles, unsigned num_handles,
734 int64_t timeout_nsec, unsigned flags,
735 uint32_t *first_signaled)
736 {
737 if (NULL == dev)
738 return -EINVAL;
739
740 return drmSyncobjWait(dev->fd, handles, num_handles, timeout_nsec,
741 flags, first_signaled);
742 }
743
amdgpu_cs_syncobj_timeline_wait(amdgpu_device_handle dev,uint32_t * handles,uint64_t * points,unsigned num_handles,int64_t timeout_nsec,unsigned flags,uint32_t * first_signaled)744 drm_public int amdgpu_cs_syncobj_timeline_wait(amdgpu_device_handle dev,
745 uint32_t *handles, uint64_t *points,
746 unsigned num_handles,
747 int64_t timeout_nsec, unsigned flags,
748 uint32_t *first_signaled)
749 {
750 if (NULL == dev)
751 return -EINVAL;
752
753 return drmSyncobjTimelineWait(dev->fd, handles, points, num_handles,
754 timeout_nsec, flags, first_signaled);
755 }
756
amdgpu_cs_syncobj_query(amdgpu_device_handle dev,uint32_t * handles,uint64_t * points,unsigned num_handles)757 drm_public int amdgpu_cs_syncobj_query(amdgpu_device_handle dev,
758 uint32_t *handles, uint64_t *points,
759 unsigned num_handles)
760 {
761 if (NULL == dev)
762 return -EINVAL;
763
764 return drmSyncobjQuery(dev->fd, handles, points, num_handles);
765 }
766
amdgpu_cs_syncobj_query2(amdgpu_device_handle dev,uint32_t * handles,uint64_t * points,unsigned num_handles,uint32_t flags)767 drm_public int amdgpu_cs_syncobj_query2(amdgpu_device_handle dev,
768 uint32_t *handles, uint64_t *points,
769 unsigned num_handles, uint32_t flags)
770 {
771 if (!dev)
772 return -EINVAL;
773
774 return drmSyncobjQuery2(dev->fd, handles, points, num_handles, flags);
775 }
776
amdgpu_cs_export_syncobj(amdgpu_device_handle dev,uint32_t handle,int * shared_fd)777 drm_public int amdgpu_cs_export_syncobj(amdgpu_device_handle dev,
778 uint32_t handle,
779 int *shared_fd)
780 {
781 if (NULL == dev)
782 return -EINVAL;
783
784 return drmSyncobjHandleToFD(dev->fd, handle, shared_fd);
785 }
786
amdgpu_cs_import_syncobj(amdgpu_device_handle dev,int shared_fd,uint32_t * handle)787 drm_public int amdgpu_cs_import_syncobj(amdgpu_device_handle dev,
788 int shared_fd,
789 uint32_t *handle)
790 {
791 if (NULL == dev)
792 return -EINVAL;
793
794 return drmSyncobjFDToHandle(dev->fd, shared_fd, handle);
795 }
796
amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev,uint32_t syncobj,int * sync_file_fd)797 drm_public int amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev,
798 uint32_t syncobj,
799 int *sync_file_fd)
800 {
801 if (NULL == dev)
802 return -EINVAL;
803
804 return drmSyncobjExportSyncFile(dev->fd, syncobj, sync_file_fd);
805 }
806
amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev,uint32_t syncobj,int sync_file_fd)807 drm_public int amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev,
808 uint32_t syncobj,
809 int sync_file_fd)
810 {
811 if (NULL == dev)
812 return -EINVAL;
813
814 return drmSyncobjImportSyncFile(dev->fd, syncobj, sync_file_fd);
815 }
816
amdgpu_cs_syncobj_export_sync_file2(amdgpu_device_handle dev,uint32_t syncobj,uint64_t point,uint32_t flags,int * sync_file_fd)817 drm_public int amdgpu_cs_syncobj_export_sync_file2(amdgpu_device_handle dev,
818 uint32_t syncobj,
819 uint64_t point,
820 uint32_t flags,
821 int *sync_file_fd)
822 {
823 uint32_t binary_handle;
824 int ret;
825
826 if (NULL == dev)
827 return -EINVAL;
828
829 if (!point)
830 return drmSyncobjExportSyncFile(dev->fd, syncobj, sync_file_fd);
831
832 ret = drmSyncobjCreate(dev->fd, 0, &binary_handle);
833 if (ret)
834 return ret;
835
836 ret = drmSyncobjTransfer(dev->fd, binary_handle, 0,
837 syncobj, point, flags);
838 if (ret)
839 goto out;
840 ret = drmSyncobjExportSyncFile(dev->fd, binary_handle, sync_file_fd);
841 out:
842 drmSyncobjDestroy(dev->fd, binary_handle);
843 return ret;
844 }
845
amdgpu_cs_syncobj_import_sync_file2(amdgpu_device_handle dev,uint32_t syncobj,uint64_t point,int sync_file_fd)846 drm_public int amdgpu_cs_syncobj_import_sync_file2(amdgpu_device_handle dev,
847 uint32_t syncobj,
848 uint64_t point,
849 int sync_file_fd)
850 {
851 uint32_t binary_handle;
852 int ret;
853
854 if (NULL == dev)
855 return -EINVAL;
856
857 if (!point)
858 return drmSyncobjImportSyncFile(dev->fd, syncobj, sync_file_fd);
859
860 ret = drmSyncobjCreate(dev->fd, 0, &binary_handle);
861 if (ret)
862 return ret;
863 ret = drmSyncobjImportSyncFile(dev->fd, binary_handle, sync_file_fd);
864 if (ret)
865 goto out;
866 ret = drmSyncobjTransfer(dev->fd, syncobj, point,
867 binary_handle, 0, 0);
868 out:
869 drmSyncobjDestroy(dev->fd, binary_handle);
870 return ret;
871 }
872
amdgpu_cs_syncobj_transfer(amdgpu_device_handle dev,uint32_t dst_handle,uint64_t dst_point,uint32_t src_handle,uint64_t src_point,uint32_t flags)873 drm_public int amdgpu_cs_syncobj_transfer(amdgpu_device_handle dev,
874 uint32_t dst_handle,
875 uint64_t dst_point,
876 uint32_t src_handle,
877 uint64_t src_point,
878 uint32_t flags)
879 {
880 if (NULL == dev)
881 return -EINVAL;
882
883 return drmSyncobjTransfer(dev->fd,
884 dst_handle, dst_point,
885 src_handle, src_point,
886 flags);
887 }
888
amdgpu_cs_submit_raw(amdgpu_device_handle dev,amdgpu_context_handle context,amdgpu_bo_list_handle bo_list_handle,int num_chunks,struct drm_amdgpu_cs_chunk * chunks,uint64_t * seq_no)889 drm_public int amdgpu_cs_submit_raw(amdgpu_device_handle dev,
890 amdgpu_context_handle context,
891 amdgpu_bo_list_handle bo_list_handle,
892 int num_chunks,
893 struct drm_amdgpu_cs_chunk *chunks,
894 uint64_t *seq_no)
895 {
896 union drm_amdgpu_cs cs;
897 uint64_t *chunk_array;
898 int i, r;
899 if (num_chunks == 0)
900 return -EINVAL;
901
902 memset(&cs, 0, sizeof(cs));
903 chunk_array = alloca(sizeof(uint64_t) * num_chunks);
904 for (i = 0; i < num_chunks; i++)
905 chunk_array[i] = (uint64_t)(uintptr_t)&chunks[i];
906 cs.in.chunks = (uint64_t)(uintptr_t)chunk_array;
907 cs.in.ctx_id = context->id;
908 cs.in.bo_list_handle = bo_list_handle ? bo_list_handle->handle : 0;
909 cs.in.num_chunks = num_chunks;
910 r = drmCommandWriteRead(dev->fd, DRM_AMDGPU_CS,
911 &cs, sizeof(cs));
912 if (r)
913 return r;
914
915 if (seq_no)
916 *seq_no = cs.out.handle;
917 return 0;
918 }
919
amdgpu_cs_submit_raw2(amdgpu_device_handle dev,amdgpu_context_handle context,uint32_t bo_list_handle,int num_chunks,struct drm_amdgpu_cs_chunk * chunks,uint64_t * seq_no)920 drm_public int amdgpu_cs_submit_raw2(amdgpu_device_handle dev,
921 amdgpu_context_handle context,
922 uint32_t bo_list_handle,
923 int num_chunks,
924 struct drm_amdgpu_cs_chunk *chunks,
925 uint64_t *seq_no)
926 {
927 union drm_amdgpu_cs cs;
928 uint64_t *chunk_array;
929 int i, r;
930
931 memset(&cs, 0, sizeof(cs));
932 chunk_array = alloca(sizeof(uint64_t) * num_chunks);
933 for (i = 0; i < num_chunks; i++)
934 chunk_array[i] = (uint64_t)(uintptr_t)&chunks[i];
935 cs.in.chunks = (uint64_t)(uintptr_t)chunk_array;
936 cs.in.ctx_id = context->id;
937 cs.in.bo_list_handle = bo_list_handle;
938 cs.in.num_chunks = num_chunks;
939 r = drmCommandWriteRead(dev->fd, DRM_AMDGPU_CS,
940 &cs, sizeof(cs));
941 if (!r && seq_no)
942 *seq_no = cs.out.handle;
943 return r;
944 }
945
amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info * fence_info,struct drm_amdgpu_cs_chunk_data * data)946 drm_public void amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info *fence_info,
947 struct drm_amdgpu_cs_chunk_data *data)
948 {
949 data->fence_data.handle = fence_info->handle->handle;
950 data->fence_data.offset = fence_info->offset * sizeof(uint64_t);
951 }
952
amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence * fence,struct drm_amdgpu_cs_chunk_dep * dep)953 drm_public void amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence,
954 struct drm_amdgpu_cs_chunk_dep *dep)
955 {
956 dep->ip_type = fence->ip_type;
957 dep->ip_instance = fence->ip_instance;
958 dep->ring = fence->ring;
959 dep->ctx_id = fence->context->id;
960 dep->handle = fence->fence;
961 }
962
amdgpu_cs_fence_to_handle(amdgpu_device_handle dev,struct amdgpu_cs_fence * fence,uint32_t what,uint32_t * out_handle)963 drm_public int amdgpu_cs_fence_to_handle(amdgpu_device_handle dev,
964 struct amdgpu_cs_fence *fence,
965 uint32_t what,
966 uint32_t *out_handle)
967 {
968 union drm_amdgpu_fence_to_handle fth;
969 int r;
970
971 memset(&fth, 0, sizeof(fth));
972 fth.in.fence.ctx_id = fence->context->id;
973 fth.in.fence.ip_type = fence->ip_type;
974 fth.in.fence.ip_instance = fence->ip_instance;
975 fth.in.fence.ring = fence->ring;
976 fth.in.fence.seq_no = fence->fence;
977 fth.in.what = what;
978
979 r = drmCommandWriteRead(dev->fd, DRM_AMDGPU_FENCE_TO_HANDLE,
980 &fth, sizeof(fth));
981 if (r == 0)
982 *out_handle = fth.out.handle;
983 return r;
984 }
985