| /kernel/linux/linux-6.6/drivers/bus/ |
| D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
| /kernel/linux/linux-5.10/drivers/bus/ |
| D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wan/ |
| D | cosa.h | 15 #define SR_RX_DMA_ENA 0x04 /* receiver DMA enable bit */ 16 #define SR_TX_DMA_ENA 0x08 /* transmitter DMA enable bit */ 17 #define SR_RST 0x10 /* SRP reset */ 18 #define SR_USR_INT_ENA 0x20 /* user interrupt enable bit */ 19 #define SR_TX_INT_ENA 0x40 /* transmitter interrupt enable bit */ 20 #define SR_RX_INT_ENA 0x80 /* receiver interrupt enable bit */ 23 #define SR_USR_RQ 0x20 /* user interrupt request pending */ 24 #define SR_TX_RDY 0x40 /* transmitter empty (ready) */ 25 #define SR_RX_RDY 0x80 /* receiver data ready */ 27 #define SR_UP_REQUEST 0x02 /* request from SRP to transfer data [all …]
|
| /kernel/linux/linux-5.10/drivers/dma/ti/ |
| D | k3-psil-priv.h | 25 * 0x4400 and 0xc400) only the src configuration can be present. If no dst 26 * configuration found the code will look for (dst_thread_id & ~0x8000) to find
|
| D | k3-psil-am654.c | 54 PSIL_SA2UL(0x4000, 0), 55 PSIL_SA2UL(0x4001, 0), 56 PSIL_SA2UL(0x4002, 0), 57 PSIL_SA2UL(0x4003, 0), 59 PSIL_ETHERNET(0x4100), 60 PSIL_ETHERNET(0x4101), 61 PSIL_ETHERNET(0x4102), 62 PSIL_ETHERNET(0x4103), 64 PSIL_ETHERNET(0x4200), 65 PSIL_ETHERNET(0x4201), [all …]
|
| D | k3-psil-j7200.c | 64 PSIL_PDMA_MCASP(0x4400), 65 PSIL_PDMA_MCASP(0x4401), 66 PSIL_PDMA_MCASP(0x4402), 68 PSIL_PDMA_XY_PKT(0x4600), 69 PSIL_PDMA_XY_PKT(0x4601), 70 PSIL_PDMA_XY_PKT(0x4602), 71 PSIL_PDMA_XY_PKT(0x4603), 72 PSIL_PDMA_XY_PKT(0x4604), 73 PSIL_PDMA_XY_PKT(0x4605), 74 PSIL_PDMA_XY_PKT(0x4606), [all …]
|
| D | k3-psil-j721e.c | 64 PSIL_SA2UL(0x4000, 0), 65 PSIL_SA2UL(0x4001, 0), 66 PSIL_SA2UL(0x4002, 0), 67 PSIL_SA2UL(0x4003, 0), 69 PSIL_ETHERNET(0x4100), 70 PSIL_ETHERNET(0x4101), 71 PSIL_ETHERNET(0x4102), 72 PSIL_ETHERNET(0x4103), 74 PSIL_ETHERNET(0x4200), 75 PSIL_ETHERNET(0x4201), [all …]
|
| /kernel/linux/linux-6.6/drivers/dma/ti/ |
| D | k3-psil-priv.h | 25 * 0x4400 and 0xc400) only the src configuration can be present. If no dst 26 * configuration found the code will look for (dst_thread_id & ~0x8000) to find
|
| D | k3-psil-am654.c | 54 PSIL_SA2UL(0x4000, 0), 55 PSIL_SA2UL(0x4001, 0), 56 PSIL_SA2UL(0x4002, 0), 57 PSIL_SA2UL(0x4003, 0), 59 PSIL_ETHERNET(0x4100), 60 PSIL_ETHERNET(0x4101), 61 PSIL_ETHERNET(0x4102), 62 PSIL_ETHERNET(0x4103), 64 PSIL_ETHERNET(0x4200), 65 PSIL_ETHERNET(0x4201), [all …]
|
| D | k3-psil-j721s2.c | 63 PSIL_PDMA_MCASP(0x4400), 64 PSIL_PDMA_MCASP(0x4401), 65 PSIL_PDMA_MCASP(0x4402), 66 PSIL_PDMA_MCASP(0x4403), 67 PSIL_PDMA_MCASP(0x4404), 69 PSIL_PDMA_XY_PKT(0x4600), 70 PSIL_PDMA_XY_PKT(0x4601), 71 PSIL_PDMA_XY_PKT(0x4602), 72 PSIL_PDMA_XY_PKT(0x4603), 73 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
| D | k3-psil-am62.c | 73 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 74 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 75 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 76 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 78 PSIL_PDMA_XY_PKT(0x4300), 79 PSIL_PDMA_XY_PKT(0x4301), 80 PSIL_PDMA_XY_PKT(0x4302), 81 PSIL_PDMA_XY_PKT(0x4303), 82 PSIL_PDMA_XY_PKT(0x4304), 83 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
| D | k3-psil-am62a.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
| D | k3-psil-am64.c | 66 PSIL_SAUL(0x4000, 17, 32, 8, 32, 0), 67 PSIL_SAUL(0x4001, 18, 32, 8, 33, 0), 68 PSIL_SAUL(0x4002, 19, 40, 8, 40, 0), 69 PSIL_SAUL(0x4003, 20, 40, 8, 41, 0), 71 PSIL_ETHERNET(0x4100, 21, 48, 16), 72 PSIL_ETHERNET(0x4101, 22, 64, 16), 73 PSIL_ETHERNET(0x4102, 23, 80, 16), 74 PSIL_ETHERNET(0x4103, 24, 96, 16), 76 PSIL_ETHERNET(0x4200, 25, 112, 16), 77 PSIL_ETHERNET(0x4201, 26, 128, 16), [all …]
|
| D | k3-psil-j7200.c | 64 PSIL_PDMA_MCASP(0x4400), 65 PSIL_PDMA_MCASP(0x4401), 66 PSIL_PDMA_MCASP(0x4402), 68 PSIL_PDMA_XY_PKT(0x4600), 69 PSIL_PDMA_XY_PKT(0x4601), 70 PSIL_PDMA_XY_PKT(0x4602), 71 PSIL_PDMA_XY_PKT(0x4603), 72 PSIL_PDMA_XY_PKT(0x4604), 73 PSIL_PDMA_XY_PKT(0x4605), 74 PSIL_PDMA_XY_PKT(0x4606), [all …]
|
| D | k3-psil-j784s4.c | 71 PSIL_PDMA_MCASP(0x4400), 72 PSIL_PDMA_MCASP(0x4401), 73 PSIL_PDMA_MCASP(0x4402), 74 PSIL_PDMA_MCASP(0x4403), 75 PSIL_PDMA_MCASP(0x4404), 77 PSIL_PDMA_XY_PKT(0x4600), 78 PSIL_PDMA_XY_PKT(0x4601), 79 PSIL_PDMA_XY_PKT(0x4602), 80 PSIL_PDMA_XY_PKT(0x4603), 81 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
| D | nv10.c | 34 u32 pipe_0x0000[0x040/4]; 35 u32 pipe_0x0040[0x010/4]; 36 u32 pipe_0x0200[0x0c0/4]; 37 u32 pipe_0x4400[0x080/4]; 38 u32 pipe_0x6400[0x3b0/4]; 39 u32 pipe_0x6800[0x2f0/4]; 40 u32 pipe_0x6c00[0x030/4]; 41 u32 pipe_0x7000[0x130/4]; 42 u32 pipe_0x7400[0x0c0/4]; 43 u32 pipe_0x7800[0x0c0/4]; [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
| D | nv10.c | 34 u32 pipe_0x0000[0x040/4]; 35 u32 pipe_0x0040[0x010/4]; 36 u32 pipe_0x0200[0x0c0/4]; 37 u32 pipe_0x4400[0x080/4]; 38 u32 pipe_0x6400[0x3b0/4]; 39 u32 pipe_0x6800[0x2f0/4]; 40 u32 pipe_0x6c00[0x030/4]; 41 u32 pipe_0x7000[0x130/4]; 42 u32 pipe_0x7400[0x0c0/4]; 43 u32 pipe_0x7800[0x0c0/4]; [all …]
|
| /kernel/linux/linux-6.6/drivers/regulator/ |
| D | qcom_spmi-regulator.c | 25 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00 26 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01 27 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02 28 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04 29 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08 30 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10 33 #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00 34 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01 35 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02 36 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04 [all …]
|
| /kernel/linux/linux-6.6/lib/ |
| D | crc16.c | 10 /** CRC table for the CRC-16. The poly is 0x8005 (x^16 + x^15 + x^2 + 1) */ 12 0x0000, 0xC0C1, 0xC181, 0x0140, 0xC301, 0x03C0, 0x0280, 0xC241, 13 0xC601, 0x06C0, 0x0780, 0xC741, 0x0500, 0xC5C1, 0xC481, 0x0440, 14 0xCC01, 0x0CC0, 0x0D80, 0xCD41, 0x0F00, 0xCFC1, 0xCE81, 0x0E40, 15 0x0A00, 0xCAC1, 0xCB81, 0x0B40, 0xC901, 0x09C0, 0x0880, 0xC841, 16 0xD801, 0x18C0, 0x1980, 0xD941, 0x1B00, 0xDBC1, 0xDA81, 0x1A40, 17 0x1E00, 0xDEC1, 0xDF81, 0x1F40, 0xDD01, 0x1DC0, 0x1C80, 0xDC41, 18 0x1400, 0xD4C1, 0xD581, 0x1540, 0xD701, 0x17C0, 0x1680, 0xD641, 19 0xD201, 0x12C0, 0x1380, 0xD341, 0x1100, 0xD1C1, 0xD081, 0x1040, 20 0xF001, 0x30C0, 0x3180, 0xF141, 0x3300, 0xF3C1, 0xF281, 0x3240, [all …]
|
| /kernel/linux/linux-5.10/lib/ |
| D | crc16.c | 10 /** CRC table for the CRC-16. The poly is 0x8005 (x^16 + x^15 + x^2 + 1) */ 12 0x0000, 0xC0C1, 0xC181, 0x0140, 0xC301, 0x03C0, 0x0280, 0xC241, 13 0xC601, 0x06C0, 0x0780, 0xC741, 0x0500, 0xC5C1, 0xC481, 0x0440, 14 0xCC01, 0x0CC0, 0x0D80, 0xCD41, 0x0F00, 0xCFC1, 0xCE81, 0x0E40, 15 0x0A00, 0xCAC1, 0xCB81, 0x0B40, 0xC901, 0x09C0, 0x0880, 0xC841, 16 0xD801, 0x18C0, 0x1980, 0xD941, 0x1B00, 0xDBC1, 0xDA81, 0x1A40, 17 0x1E00, 0xDEC1, 0xDF81, 0x1F40, 0xDD01, 0x1DC0, 0x1C80, 0xDC41, 18 0x1400, 0xD4C1, 0xD581, 0x1540, 0xD701, 0x17C0, 0x1680, 0xD641, 19 0xD201, 0x12C0, 0x1380, 0xD341, 0x1100, 0xD1C1, 0xD081, 0x1040, 20 0xF001, 0x30C0, 0x3180, 0xF141, 0x3300, 0xF3C1, 0xF281, 0x3240, [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/sound/ |
| D | davinci-mcasp-audio.yaml | 35 description: 0 - I2S or 1 - DIT operation mode 37 - 0 52 0 - Inactive, 1 - TX, 2 - RX 58 minimum: 0 83 0 disables the FIFO use 90 0 disables the FIFO use 97 0 - 3-state, 2 - logic low, 3 - logic high 99 - 0 154 const: 0 175 - 0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/ti/ |
| D | k3-am65-mcu.dtsi | 11 reg = <0x0 0x40f00000 0x0 0x20000>; 14 ranges = <0x0 0x0 0x40f00000 0x20000>; 18 reg = <0x4040 0x4>; 26 reg = <0x0 0x40f04200 0x0 0x10>; 29 pinctrl-single,function-mask = <0x00000101>; 35 reg = <0x0 0x40f04280 0x0 0x8>; 38 pinctrl-single,function-mask = <0x00000003>; 43 reg = <0x00 0x40a00000 0x00 0x100>; 53 reg = <0x00 0x41c00000 0x00 0x80000>; 54 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
| /kernel/linux/linux-5.10/drivers/regulator/ |
| D | qcom_spmi-regulator.c | 24 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00 25 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01 26 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02 27 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04 28 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08 29 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10 32 #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00 33 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01 34 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02 35 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/sun4i/ |
| D | sun4i_backend.h | 20 #define SUN4I_BACKEND_MODCTL_REG 0x800 24 #define SUN4I_BACKEND_MODCTL_OUT_LCD0 (0 << 20) 34 #define SUN4I_BACKEND_MODCTL_DEBE_EN BIT(0) 36 #define SUN4I_BACKEND_BACKCOLOR_REG 0x804 39 #define SUN4I_BACKEND_DISSIZE_REG 0x808 40 #define SUN4I_BACKEND_DISSIZE(w, h) (((((h) - 1) & 0xffff) << 16) | \ 41 (((w) - 1) & 0xffff)) 43 #define SUN4I_BACKEND_LAYSIZE_REG(l) (0x810 + (0x4 * (l))) 44 #define SUN4I_BACKEND_LAYSIZE(w, h) (((((h) - 1) & 0x1fff) << 16) | \ 45 (((w) - 1) & 0x1fff)) [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/sun4i/ |
| D | sun4i_backend.h | 20 #define SUN4I_BACKEND_MODCTL_REG 0x800 24 #define SUN4I_BACKEND_MODCTL_OUT_LCD0 (0 << 20) 34 #define SUN4I_BACKEND_MODCTL_DEBE_EN BIT(0) 36 #define SUN4I_BACKEND_BACKCOLOR_REG 0x804 39 #define SUN4I_BACKEND_DISSIZE_REG 0x808 40 #define SUN4I_BACKEND_DISSIZE(w, h) (((((h) - 1) & 0xffff) << 16) | \ 41 (((w) - 1) & 0xffff)) 43 #define SUN4I_BACKEND_LAYSIZE_REG(l) (0x810 + (0x4 * (l))) 44 #define SUN4I_BACKEND_LAYSIZE(w, h) (((((h) - 1) & 0x1fff) << 16) | \ 45 (((w) - 1) & 0x1fff)) [all …]
|