• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * PCI detection and setup code
4  */
5 
6 #include <linux/kernel.h>
7 #include <linux/delay.h>
8 #include <linux/init.h>
9 #include <linux/pci.h>
10 #include <linux/msi.h>
11 #include <linux/of_device.h>
12 #include <linux/of_pci.h>
13 #include <linux/pci_hotplug.h>
14 #include <linux/slab.h>
15 #include <linux/module.h>
16 #include <linux/cpumask.h>
17 #include <linux/aer.h>
18 #include <linux/acpi.h>
19 #include <linux/hypervisor.h>
20 #include <linux/irqdomain.h>
21 #include <linux/pm_runtime.h>
22 #include "pci.h"
23 
24 #define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */
25 #define CARDBUS_RESERVE_BUSNR	3
26 
27 static struct resource busn_resource = {
28 	.name	= "PCI busn",
29 	.start	= 0,
30 	.end	= 255,
31 	.flags	= IORESOURCE_BUS,
32 };
33 
34 /* Ugh.  Need to stop exporting this to modules. */
35 LIST_HEAD(pci_root_buses);
36 EXPORT_SYMBOL(pci_root_buses);
37 
38 static LIST_HEAD(pci_domain_busn_res_list);
39 
40 struct pci_domain_busn_res {
41 	struct list_head list;
42 	struct resource res;
43 	int domain_nr;
44 };
45 
get_pci_domain_busn_res(int domain_nr)46 static struct resource *get_pci_domain_busn_res(int domain_nr)
47 {
48 	struct pci_domain_busn_res *r;
49 
50 	list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 		if (r->domain_nr == domain_nr)
52 			return &r->res;
53 
54 	r = kzalloc(sizeof(*r), GFP_KERNEL);
55 	if (!r)
56 		return NULL;
57 
58 	r->domain_nr = domain_nr;
59 	r->res.start = 0;
60 	r->res.end = 0xff;
61 	r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62 
63 	list_add_tail(&r->list, &pci_domain_busn_res_list);
64 
65 	return &r->res;
66 }
67 
68 /*
69  * Some device drivers need know if PCI is initiated.
70  * Basically, we think PCI is not initiated when there
71  * is no device to be found on the pci_bus_type.
72  */
no_pci_devices(void)73 int no_pci_devices(void)
74 {
75 	struct device *dev;
76 	int no_devices;
77 
78 	dev = bus_find_next_device(&pci_bus_type, NULL);
79 	no_devices = (dev == NULL);
80 	put_device(dev);
81 	return no_devices;
82 }
83 EXPORT_SYMBOL(no_pci_devices);
84 
85 /*
86  * PCI Bus Class
87  */
release_pcibus_dev(struct device * dev)88 static void release_pcibus_dev(struct device *dev)
89 {
90 	struct pci_bus *pci_bus = to_pci_bus(dev);
91 
92 	put_device(pci_bus->bridge);
93 	pci_bus_remove_resources(pci_bus);
94 	pci_release_bus_of_node(pci_bus);
95 	kfree(pci_bus);
96 }
97 
98 static struct class pcibus_class = {
99 	.name		= "pci_bus",
100 	.dev_release	= &release_pcibus_dev,
101 	.dev_groups	= pcibus_groups,
102 };
103 
pcibus_class_init(void)104 static int __init pcibus_class_init(void)
105 {
106 	return class_register(&pcibus_class);
107 }
108 postcore_initcall(pcibus_class_init);
109 
pci_size(u64 base,u64 maxbase,u64 mask)110 static u64 pci_size(u64 base, u64 maxbase, u64 mask)
111 {
112 	u64 size = mask & maxbase;	/* Find the significant bits */
113 	if (!size)
114 		return 0;
115 
116 	/*
117 	 * Get the lowest of them to find the decode size, and from that
118 	 * the extent.
119 	 */
120 	size = size & ~(size-1);
121 
122 	/*
123 	 * base == maxbase can be valid only if the BAR has already been
124 	 * programmed with all 1s.
125 	 */
126 	if (base == maxbase && ((base | (size - 1)) & mask) != mask)
127 		return 0;
128 
129 	return size;
130 }
131 
decode_bar(struct pci_dev * dev,u32 bar)132 static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
133 {
134 	u32 mem_type;
135 	unsigned long flags;
136 
137 	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
138 		flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
139 		flags |= IORESOURCE_IO;
140 		return flags;
141 	}
142 
143 	flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
144 	flags |= IORESOURCE_MEM;
145 	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
146 		flags |= IORESOURCE_PREFETCH;
147 
148 	mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
149 	switch (mem_type) {
150 	case PCI_BASE_ADDRESS_MEM_TYPE_32:
151 		break;
152 	case PCI_BASE_ADDRESS_MEM_TYPE_1M:
153 		/* 1M mem BAR treated as 32-bit BAR */
154 		break;
155 	case PCI_BASE_ADDRESS_MEM_TYPE_64:
156 		flags |= IORESOURCE_MEM_64;
157 		break;
158 	default:
159 		/* mem unknown type treated as 32-bit BAR */
160 		break;
161 	}
162 	return flags;
163 }
164 
165 #define PCI_COMMAND_DECODE_ENABLE	(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
166 
167 /**
168  * pci_read_base - Read a PCI BAR
169  * @dev: the PCI device
170  * @type: type of the BAR
171  * @res: resource buffer to be filled in
172  * @pos: BAR position in the config space
173  *
174  * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
175  */
__pci_read_base(struct pci_dev * dev,enum pci_bar_type type,struct resource * res,unsigned int pos)176 int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
177 		    struct resource *res, unsigned int pos)
178 {
179 	u32 l = 0, sz = 0, mask;
180 	u64 l64, sz64, mask64;
181 	u16 orig_cmd;
182 	struct pci_bus_region region, inverted_region;
183 
184 	mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
185 
186 	/* No printks while decoding is disabled! */
187 	if (!dev->mmio_always_on) {
188 		pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
189 		if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
190 			pci_write_config_word(dev, PCI_COMMAND,
191 				orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
192 		}
193 	}
194 
195 	res->name = pci_name(dev);
196 
197 	pci_read_config_dword(dev, pos, &l);
198 	pci_write_config_dword(dev, pos, l | mask);
199 	pci_read_config_dword(dev, pos, &sz);
200 	pci_write_config_dword(dev, pos, l);
201 
202 	/*
203 	 * All bits set in sz means the device isn't working properly.
204 	 * If the BAR isn't implemented, all bits must be 0.  If it's a
205 	 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
206 	 * 1 must be clear.
207 	 */
208 	if (sz == 0xffffffff)
209 		sz = 0;
210 
211 	/*
212 	 * I don't know how l can have all bits set.  Copied from old code.
213 	 * Maybe it fixes a bug on some ancient platform.
214 	 */
215 	if (l == 0xffffffff)
216 		l = 0;
217 
218 	if (type == pci_bar_unknown) {
219 		res->flags = decode_bar(dev, l);
220 		res->flags |= IORESOURCE_SIZEALIGN;
221 		if (res->flags & IORESOURCE_IO) {
222 			l64 = l & PCI_BASE_ADDRESS_IO_MASK;
223 			sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
224 			mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
225 		} else {
226 			l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
227 			sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
228 			mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
229 		}
230 	} else {
231 		if (l & PCI_ROM_ADDRESS_ENABLE)
232 			res->flags |= IORESOURCE_ROM_ENABLE;
233 		l64 = l & PCI_ROM_ADDRESS_MASK;
234 		sz64 = sz & PCI_ROM_ADDRESS_MASK;
235 		mask64 = PCI_ROM_ADDRESS_MASK;
236 	}
237 
238 	if (res->flags & IORESOURCE_MEM_64) {
239 		pci_read_config_dword(dev, pos + 4, &l);
240 		pci_write_config_dword(dev, pos + 4, ~0);
241 		pci_read_config_dword(dev, pos + 4, &sz);
242 		pci_write_config_dword(dev, pos + 4, l);
243 
244 		l64 |= ((u64)l << 32);
245 		sz64 |= ((u64)sz << 32);
246 		mask64 |= ((u64)~0 << 32);
247 	}
248 
249 	if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
250 		pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
251 
252 	if (!sz64)
253 		goto fail;
254 
255 	sz64 = pci_size(l64, sz64, mask64);
256 	if (!sz64) {
257 		pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
258 			 pos);
259 		goto fail;
260 	}
261 
262 	if (res->flags & IORESOURCE_MEM_64) {
263 		if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264 		    && sz64 > 0x100000000ULL) {
265 			res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
266 			res->start = 0;
267 			res->end = 0;
268 			pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
269 				pos, (unsigned long long)sz64);
270 			goto out;
271 		}
272 
273 		if ((sizeof(pci_bus_addr_t) < 8) && l) {
274 			/* Above 32-bit boundary; try to reallocate */
275 			res->flags |= IORESOURCE_UNSET;
276 			res->start = 0;
277 			res->end = sz64 - 1;
278 			pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
279 				 pos, (unsigned long long)l64);
280 			goto out;
281 		}
282 	}
283 
284 	region.start = l64;
285 	region.end = l64 + sz64 - 1;
286 
287 	pcibios_bus_to_resource(dev->bus, res, &region);
288 	pcibios_resource_to_bus(dev->bus, &inverted_region, res);
289 
290 	/*
291 	 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 	 * the corresponding resource address (the physical address used by
293 	 * the CPU.  Converting that resource address back to a bus address
294 	 * should yield the original BAR value:
295 	 *
296 	 *     resource_to_bus(bus_to_resource(A)) == A
297 	 *
298 	 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 	 * be claimed by the device.
300 	 */
301 	if (inverted_region.start != region.start) {
302 		res->flags |= IORESOURCE_UNSET;
303 		res->start = 0;
304 		res->end = region.end - region.start;
305 		pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
306 			 pos, (unsigned long long)region.start);
307 	}
308 
309 	goto out;
310 
311 
312 fail:
313 	res->flags = 0;
314 out:
315 	if (res->flags)
316 		pci_info(dev, "reg 0x%x: %pR\n", pos, res);
317 
318 	return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
319 }
320 
pci_read_bases(struct pci_dev * dev,unsigned int howmany,int rom)321 static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
322 {
323 	unsigned int pos, reg;
324 
325 	if (dev->non_compliant_bars)
326 		return;
327 
328 	/* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
329 	if (dev->is_virtfn)
330 		return;
331 
332 	for (pos = 0; pos < howmany; pos++) {
333 		struct resource *res = &dev->resource[pos];
334 		reg = PCI_BASE_ADDRESS_0 + (pos << 2);
335 		pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
336 	}
337 
338 	if (rom) {
339 		struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
340 		dev->rom_base_reg = rom;
341 		res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
342 				IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
343 		__pci_read_base(dev, pci_bar_mem32, res, rom);
344 	}
345 }
346 
pci_read_bridge_windows(struct pci_dev * bridge)347 static void pci_read_bridge_windows(struct pci_dev *bridge)
348 {
349 	u16 io;
350 	u32 pmem, tmp;
351 
352 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
353 	if (!io) {
354 		pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
355 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
356 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
357 	}
358 	if (io)
359 		bridge->io_window = 1;
360 
361 	/*
362 	 * DECchip 21050 pass 2 errata: the bridge may miss an address
363 	 * disconnect boundary by one PCI data phase.  Workaround: do not
364 	 * use prefetching on this device.
365 	 */
366 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
367 		return;
368 
369 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
370 	if (!pmem) {
371 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
372 					       0xffe0fff0);
373 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
374 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
375 	}
376 	if (!pmem)
377 		return;
378 
379 	bridge->pref_window = 1;
380 
381 	if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
382 
383 		/*
384 		 * Bridge claims to have a 64-bit prefetchable memory
385 		 * window; verify that the upper bits are actually
386 		 * writable.
387 		 */
388 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
389 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
390 				       0xffffffff);
391 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
392 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
393 		if (tmp)
394 			bridge->pref_64_window = 1;
395 	}
396 }
397 
pci_read_bridge_io(struct pci_bus * child)398 static void pci_read_bridge_io(struct pci_bus *child)
399 {
400 	struct pci_dev *dev = child->self;
401 	u8 io_base_lo, io_limit_lo;
402 	unsigned long io_mask, io_granularity, base, limit;
403 	struct pci_bus_region region;
404 	struct resource *res;
405 
406 	io_mask = PCI_IO_RANGE_MASK;
407 	io_granularity = 0x1000;
408 	if (dev->io_window_1k) {
409 		/* Support 1K I/O space granularity */
410 		io_mask = PCI_IO_1K_RANGE_MASK;
411 		io_granularity = 0x400;
412 	}
413 
414 	res = child->resource[0];
415 	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
416 	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
417 	base = (io_base_lo & io_mask) << 8;
418 	limit = (io_limit_lo & io_mask) << 8;
419 
420 	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
421 		u16 io_base_hi, io_limit_hi;
422 
423 		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
424 		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
425 		base |= ((unsigned long) io_base_hi << 16);
426 		limit |= ((unsigned long) io_limit_hi << 16);
427 	}
428 
429 	if (base <= limit) {
430 		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
431 		region.start = base;
432 		region.end = limit + io_granularity - 1;
433 		pcibios_bus_to_resource(dev->bus, res, &region);
434 		pci_info(dev, "  bridge window %pR\n", res);
435 	}
436 }
437 
pci_read_bridge_mmio(struct pci_bus * child)438 static void pci_read_bridge_mmio(struct pci_bus *child)
439 {
440 	struct pci_dev *dev = child->self;
441 	u16 mem_base_lo, mem_limit_lo;
442 	unsigned long base, limit;
443 	struct pci_bus_region region;
444 	struct resource *res;
445 
446 	res = child->resource[1];
447 	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
448 	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
449 	base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
450 	limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
451 	if (base <= limit) {
452 		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
453 		region.start = base;
454 		region.end = limit + 0xfffff;
455 		pcibios_bus_to_resource(dev->bus, res, &region);
456 		pci_info(dev, "  bridge window %pR\n", res);
457 	}
458 }
459 
pci_read_bridge_mmio_pref(struct pci_bus * child)460 static void pci_read_bridge_mmio_pref(struct pci_bus *child)
461 {
462 	struct pci_dev *dev = child->self;
463 	u16 mem_base_lo, mem_limit_lo;
464 	u64 base64, limit64;
465 	pci_bus_addr_t base, limit;
466 	struct pci_bus_region region;
467 	struct resource *res;
468 
469 	res = child->resource[2];
470 	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
471 	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
472 	base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
473 	limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
474 
475 	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
476 		u32 mem_base_hi, mem_limit_hi;
477 
478 		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
479 		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
480 
481 		/*
482 		 * Some bridges set the base > limit by default, and some
483 		 * (broken) BIOSes do not initialize them.  If we find
484 		 * this, just assume they are not being used.
485 		 */
486 		if (mem_base_hi <= mem_limit_hi) {
487 			base64 |= (u64) mem_base_hi << 32;
488 			limit64 |= (u64) mem_limit_hi << 32;
489 		}
490 	}
491 
492 	base = (pci_bus_addr_t) base64;
493 	limit = (pci_bus_addr_t) limit64;
494 
495 	if (base != base64) {
496 		pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
497 			(unsigned long long) base64);
498 		return;
499 	}
500 
501 	if (base <= limit) {
502 		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
503 					 IORESOURCE_MEM | IORESOURCE_PREFETCH;
504 		if (res->flags & PCI_PREF_RANGE_TYPE_64)
505 			res->flags |= IORESOURCE_MEM_64;
506 		region.start = base;
507 		region.end = limit + 0xfffff;
508 		pcibios_bus_to_resource(dev->bus, res, &region);
509 		pci_info(dev, "  bridge window %pR\n", res);
510 	}
511 }
512 
pci_read_bridge_bases(struct pci_bus * child)513 void pci_read_bridge_bases(struct pci_bus *child)
514 {
515 	struct pci_dev *dev = child->self;
516 	struct resource *res;
517 	int i;
518 
519 	if (pci_is_root_bus(child))	/* It's a host bus, nothing to read */
520 		return;
521 
522 	pci_info(dev, "PCI bridge to %pR%s\n",
523 		 &child->busn_res,
524 		 dev->transparent ? " (subtractive decode)" : "");
525 
526 	pci_bus_remove_resources(child);
527 	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
528 		child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
529 
530 	pci_read_bridge_io(child);
531 	pci_read_bridge_mmio(child);
532 	pci_read_bridge_mmio_pref(child);
533 
534 	if (dev->transparent) {
535 		pci_bus_for_each_resource(child->parent, res, i) {
536 			if (res && res->flags) {
537 				pci_bus_add_resource(child, res,
538 						     PCI_SUBTRACTIVE_DECODE);
539 				pci_info(dev, "  bridge window %pR (subtractive decode)\n",
540 					   res);
541 			}
542 		}
543 	}
544 }
545 
pci_alloc_bus(struct pci_bus * parent)546 static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
547 {
548 	struct pci_bus *b;
549 
550 	b = kzalloc(sizeof(*b), GFP_KERNEL);
551 	if (!b)
552 		return NULL;
553 
554 	INIT_LIST_HEAD(&b->node);
555 	INIT_LIST_HEAD(&b->children);
556 	INIT_LIST_HEAD(&b->devices);
557 	INIT_LIST_HEAD(&b->slots);
558 	INIT_LIST_HEAD(&b->resources);
559 	b->max_bus_speed = PCI_SPEED_UNKNOWN;
560 	b->cur_bus_speed = PCI_SPEED_UNKNOWN;
561 #ifdef CONFIG_PCI_DOMAINS_GENERIC
562 	if (parent)
563 		b->domain_nr = parent->domain_nr;
564 #endif
565 	return b;
566 }
567 
pci_release_host_bridge_dev(struct device * dev)568 static void pci_release_host_bridge_dev(struct device *dev)
569 {
570 	struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
571 
572 	if (bridge->release_fn)
573 		bridge->release_fn(bridge);
574 
575 	pci_free_resource_list(&bridge->windows);
576 	pci_free_resource_list(&bridge->dma_ranges);
577 	kfree(bridge);
578 }
579 
pci_init_host_bridge(struct pci_host_bridge * bridge)580 static void pci_init_host_bridge(struct pci_host_bridge *bridge)
581 {
582 	INIT_LIST_HEAD(&bridge->windows);
583 	INIT_LIST_HEAD(&bridge->dma_ranges);
584 
585 	/*
586 	 * We assume we can manage these PCIe features.  Some systems may
587 	 * reserve these for use by the platform itself, e.g., an ACPI BIOS
588 	 * may implement its own AER handling and use _OSC to prevent the
589 	 * OS from interfering.
590 	 */
591 	bridge->native_aer = 1;
592 	bridge->native_pcie_hotplug = 1;
593 	bridge->native_shpc_hotplug = 1;
594 	bridge->native_pme = 1;
595 	bridge->native_ltr = 1;
596 	bridge->native_dpc = 1;
597 
598 	device_initialize(&bridge->dev);
599 }
600 
pci_alloc_host_bridge(size_t priv)601 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
602 {
603 	struct pci_host_bridge *bridge;
604 
605 	bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
606 	if (!bridge)
607 		return NULL;
608 
609 	pci_init_host_bridge(bridge);
610 	bridge->dev.release = pci_release_host_bridge_dev;
611 
612 	return bridge;
613 }
614 EXPORT_SYMBOL(pci_alloc_host_bridge);
615 
devm_pci_alloc_host_bridge_release(void * data)616 static void devm_pci_alloc_host_bridge_release(void *data)
617 {
618 	pci_free_host_bridge(data);
619 }
620 
devm_pci_alloc_host_bridge(struct device * dev,size_t priv)621 struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
622 						   size_t priv)
623 {
624 	int ret;
625 	struct pci_host_bridge *bridge;
626 
627 	bridge = pci_alloc_host_bridge(priv);
628 	if (!bridge)
629 		return NULL;
630 
631 	bridge->dev.parent = dev;
632 
633 	ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
634 				       bridge);
635 	if (ret)
636 		return NULL;
637 
638 	ret = devm_of_pci_bridge_init(dev, bridge);
639 	if (ret)
640 		return NULL;
641 
642 	return bridge;
643 }
644 EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
645 
pci_free_host_bridge(struct pci_host_bridge * bridge)646 void pci_free_host_bridge(struct pci_host_bridge *bridge)
647 {
648 	put_device(&bridge->dev);
649 }
650 EXPORT_SYMBOL(pci_free_host_bridge);
651 
652 /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
653 static const unsigned char pcix_bus_speed[] = {
654 	PCI_SPEED_UNKNOWN,		/* 0 */
655 	PCI_SPEED_66MHz_PCIX,		/* 1 */
656 	PCI_SPEED_100MHz_PCIX,		/* 2 */
657 	PCI_SPEED_133MHz_PCIX,		/* 3 */
658 	PCI_SPEED_UNKNOWN,		/* 4 */
659 	PCI_SPEED_66MHz_PCIX_ECC,	/* 5 */
660 	PCI_SPEED_100MHz_PCIX_ECC,	/* 6 */
661 	PCI_SPEED_133MHz_PCIX_ECC,	/* 7 */
662 	PCI_SPEED_UNKNOWN,		/* 8 */
663 	PCI_SPEED_66MHz_PCIX_266,	/* 9 */
664 	PCI_SPEED_100MHz_PCIX_266,	/* A */
665 	PCI_SPEED_133MHz_PCIX_266,	/* B */
666 	PCI_SPEED_UNKNOWN,		/* C */
667 	PCI_SPEED_66MHz_PCIX_533,	/* D */
668 	PCI_SPEED_100MHz_PCIX_533,	/* E */
669 	PCI_SPEED_133MHz_PCIX_533	/* F */
670 };
671 
672 /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
673 const unsigned char pcie_link_speed[] = {
674 	PCI_SPEED_UNKNOWN,		/* 0 */
675 	PCIE_SPEED_2_5GT,		/* 1 */
676 	PCIE_SPEED_5_0GT,		/* 2 */
677 	PCIE_SPEED_8_0GT,		/* 3 */
678 	PCIE_SPEED_16_0GT,		/* 4 */
679 	PCIE_SPEED_32_0GT,		/* 5 */
680 	PCI_SPEED_UNKNOWN,		/* 6 */
681 	PCI_SPEED_UNKNOWN,		/* 7 */
682 	PCI_SPEED_UNKNOWN,		/* 8 */
683 	PCI_SPEED_UNKNOWN,		/* 9 */
684 	PCI_SPEED_UNKNOWN,		/* A */
685 	PCI_SPEED_UNKNOWN,		/* B */
686 	PCI_SPEED_UNKNOWN,		/* C */
687 	PCI_SPEED_UNKNOWN,		/* D */
688 	PCI_SPEED_UNKNOWN,		/* E */
689 	PCI_SPEED_UNKNOWN		/* F */
690 };
691 EXPORT_SYMBOL_GPL(pcie_link_speed);
692 
pci_speed_string(enum pci_bus_speed speed)693 const char *pci_speed_string(enum pci_bus_speed speed)
694 {
695 	/* Indexed by the pci_bus_speed enum */
696 	static const char *speed_strings[] = {
697 	    "33 MHz PCI",		/* 0x00 */
698 	    "66 MHz PCI",		/* 0x01 */
699 	    "66 MHz PCI-X",		/* 0x02 */
700 	    "100 MHz PCI-X",		/* 0x03 */
701 	    "133 MHz PCI-X",		/* 0x04 */
702 	    NULL,			/* 0x05 */
703 	    NULL,			/* 0x06 */
704 	    NULL,			/* 0x07 */
705 	    NULL,			/* 0x08 */
706 	    "66 MHz PCI-X 266",		/* 0x09 */
707 	    "100 MHz PCI-X 266",	/* 0x0a */
708 	    "133 MHz PCI-X 266",	/* 0x0b */
709 	    "Unknown AGP",		/* 0x0c */
710 	    "1x AGP",			/* 0x0d */
711 	    "2x AGP",			/* 0x0e */
712 	    "4x AGP",			/* 0x0f */
713 	    "8x AGP",			/* 0x10 */
714 	    "66 MHz PCI-X 533",		/* 0x11 */
715 	    "100 MHz PCI-X 533",	/* 0x12 */
716 	    "133 MHz PCI-X 533",	/* 0x13 */
717 	    "2.5 GT/s PCIe",		/* 0x14 */
718 	    "5.0 GT/s PCIe",		/* 0x15 */
719 	    "8.0 GT/s PCIe",		/* 0x16 */
720 	    "16.0 GT/s PCIe",		/* 0x17 */
721 	    "32.0 GT/s PCIe",		/* 0x18 */
722 	};
723 
724 	if (speed < ARRAY_SIZE(speed_strings))
725 		return speed_strings[speed];
726 	return "Unknown";
727 }
728 EXPORT_SYMBOL_GPL(pci_speed_string);
729 
pcie_update_link_speed(struct pci_bus * bus,u16 linksta)730 void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
731 {
732 	bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
733 }
734 EXPORT_SYMBOL_GPL(pcie_update_link_speed);
735 
736 static unsigned char agp_speeds[] = {
737 	AGP_UNKNOWN,
738 	AGP_1X,
739 	AGP_2X,
740 	AGP_4X,
741 	AGP_8X
742 };
743 
agp_speed(int agp3,int agpstat)744 static enum pci_bus_speed agp_speed(int agp3, int agpstat)
745 {
746 	int index = 0;
747 
748 	if (agpstat & 4)
749 		index = 3;
750 	else if (agpstat & 2)
751 		index = 2;
752 	else if (agpstat & 1)
753 		index = 1;
754 	else
755 		goto out;
756 
757 	if (agp3) {
758 		index += 2;
759 		if (index == 5)
760 			index = 0;
761 	}
762 
763  out:
764 	return agp_speeds[index];
765 }
766 
pci_set_bus_speed(struct pci_bus * bus)767 static void pci_set_bus_speed(struct pci_bus *bus)
768 {
769 	struct pci_dev *bridge = bus->self;
770 	int pos;
771 
772 	pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
773 	if (!pos)
774 		pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
775 	if (pos) {
776 		u32 agpstat, agpcmd;
777 
778 		pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
779 		bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
780 
781 		pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
782 		bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
783 	}
784 
785 	pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
786 	if (pos) {
787 		u16 status;
788 		enum pci_bus_speed max;
789 
790 		pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
791 				     &status);
792 
793 		if (status & PCI_X_SSTATUS_533MHZ) {
794 			max = PCI_SPEED_133MHz_PCIX_533;
795 		} else if (status & PCI_X_SSTATUS_266MHZ) {
796 			max = PCI_SPEED_133MHz_PCIX_266;
797 		} else if (status & PCI_X_SSTATUS_133MHZ) {
798 			if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
799 				max = PCI_SPEED_133MHz_PCIX_ECC;
800 			else
801 				max = PCI_SPEED_133MHz_PCIX;
802 		} else {
803 			max = PCI_SPEED_66MHz_PCIX;
804 		}
805 
806 		bus->max_bus_speed = max;
807 		bus->cur_bus_speed = pcix_bus_speed[
808 			(status & PCI_X_SSTATUS_FREQ) >> 6];
809 
810 		return;
811 	}
812 
813 	if (pci_is_pcie(bridge)) {
814 		u32 linkcap;
815 		u16 linksta;
816 
817 		pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
818 		bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
819 		bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
820 
821 		pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
822 		pcie_update_link_speed(bus, linksta);
823 	}
824 }
825 
pci_host_bridge_msi_domain(struct pci_bus * bus)826 static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
827 {
828 	struct irq_domain *d;
829 
830 	/*
831 	 * Any firmware interface that can resolve the msi_domain
832 	 * should be called from here.
833 	 */
834 	d = pci_host_bridge_of_msi_domain(bus);
835 	if (!d)
836 		d = pci_host_bridge_acpi_msi_domain(bus);
837 
838 #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
839 	/*
840 	 * If no IRQ domain was found via the OF tree, try looking it up
841 	 * directly through the fwnode_handle.
842 	 */
843 	if (!d) {
844 		struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
845 
846 		if (fwnode)
847 			d = irq_find_matching_fwnode(fwnode,
848 						     DOMAIN_BUS_PCI_MSI);
849 	}
850 #endif
851 
852 	return d;
853 }
854 
pci_set_bus_msi_domain(struct pci_bus * bus)855 static void pci_set_bus_msi_domain(struct pci_bus *bus)
856 {
857 	struct irq_domain *d;
858 	struct pci_bus *b;
859 
860 	/*
861 	 * The bus can be a root bus, a subordinate bus, or a virtual bus
862 	 * created by an SR-IOV device.  Walk up to the first bridge device
863 	 * found or derive the domain from the host bridge.
864 	 */
865 	for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
866 		if (b->self)
867 			d = dev_get_msi_domain(&b->self->dev);
868 	}
869 
870 	if (!d)
871 		d = pci_host_bridge_msi_domain(b);
872 
873 	dev_set_msi_domain(&bus->dev, d);
874 }
875 
pci_register_host_bridge(struct pci_host_bridge * bridge)876 static int pci_register_host_bridge(struct pci_host_bridge *bridge)
877 {
878 	struct device *parent = bridge->dev.parent;
879 	struct resource_entry *window, *n;
880 	struct pci_bus *bus, *b;
881 	resource_size_t offset;
882 	LIST_HEAD(resources);
883 	struct resource *res;
884 	bool bus_registered = false;
885 	char addr[64], *fmt;
886 	const char *name;
887 	int err;
888 
889 	bus = pci_alloc_bus(NULL);
890 	if (!bus)
891 		return -ENOMEM;
892 
893 	bridge->bus = bus;
894 
895 	/* Temporarily move resources off the list */
896 	list_splice_init(&bridge->windows, &resources);
897 	bus->sysdata = bridge->sysdata;
898 	bus->msi = bridge->msi;
899 	bus->ops = bridge->ops;
900 	bus->backup_ops = bus->ops;
901 	bus->number = bus->busn_res.start = bridge->busnr;
902 #ifdef CONFIG_PCI_DOMAINS_GENERIC
903 	bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
904 #endif
905 
906 	b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
907 	if (b) {
908 		/* Ignore it if we already got here via a different bridge */
909 		dev_dbg(&b->dev, "bus already known\n");
910 		err = -EEXIST;
911 		goto free;
912 	}
913 
914 	dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
915 		     bridge->busnr);
916 
917 	err = pcibios_root_bridge_prepare(bridge);
918 	if (err)
919 		goto free;
920 
921 	err = device_add(&bridge->dev);
922 	if (err) {
923 		put_device(&bridge->dev);
924 		goto free;
925 	}
926 	bus->bridge = get_device(&bridge->dev);
927 	device_enable_async_suspend(bus->bridge);
928 	pci_set_bus_of_node(bus);
929 	pci_set_bus_msi_domain(bus);
930 
931 	if (!parent)
932 		set_dev_node(bus->bridge, pcibus_to_node(bus));
933 
934 	bus->dev.class = &pcibus_class;
935 	bus->dev.parent = bus->bridge;
936 
937 	dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
938 	name = dev_name(&bus->dev);
939 
940 	err = device_register(&bus->dev);
941 	bus_registered = true;
942 	if (err)
943 		goto unregister;
944 
945 	pcibios_add_bus(bus);
946 
947 	if (bus->ops->add_bus) {
948 		err = bus->ops->add_bus(bus);
949 		if (WARN_ON(err < 0))
950 			dev_err(&bus->dev, "failed to add bus: %d\n", err);
951 	}
952 
953 	/* Create legacy_io and legacy_mem files for this bus */
954 	pci_create_legacy_files(bus);
955 
956 	if (parent)
957 		dev_info(parent, "PCI host bridge to bus %s\n", name);
958 	else
959 		pr_info("PCI host bridge to bus %s\n", name);
960 
961 	if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
962 		dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
963 
964 	/* Add initial resources to the bus */
965 	resource_list_for_each_entry_safe(window, n, &resources) {
966 		list_move_tail(&window->node, &bridge->windows);
967 		offset = window->offset;
968 		res = window->res;
969 
970 		if (res->flags & IORESOURCE_BUS)
971 			pci_bus_insert_busn_res(bus, bus->number, res->end);
972 		else
973 			pci_bus_add_resource(bus, res, 0);
974 
975 		if (offset) {
976 			if (resource_type(res) == IORESOURCE_IO)
977 				fmt = " (bus address [%#06llx-%#06llx])";
978 			else
979 				fmt = " (bus address [%#010llx-%#010llx])";
980 
981 			snprintf(addr, sizeof(addr), fmt,
982 				 (unsigned long long)(res->start - offset),
983 				 (unsigned long long)(res->end - offset));
984 		} else
985 			addr[0] = '\0';
986 
987 		dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
988 	}
989 
990 	down_write(&pci_bus_sem);
991 	list_add_tail(&bus->node, &pci_root_buses);
992 	up_write(&pci_bus_sem);
993 
994 	return 0;
995 
996 unregister:
997 	put_device(&bridge->dev);
998 	device_del(&bridge->dev);
999 
1000 free:
1001 	if (bus_registered)
1002 		put_device(&bus->dev);
1003 	else
1004 		kfree(bus);
1005 
1006 	return err;
1007 }
1008 
pci_bridge_child_ext_cfg_accessible(struct pci_dev * bridge)1009 static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1010 {
1011 	int pos;
1012 	u32 status;
1013 
1014 	/*
1015 	 * If extended config space isn't accessible on a bridge's primary
1016 	 * bus, we certainly can't access it on the secondary bus.
1017 	 */
1018 	if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1019 		return false;
1020 
1021 	/*
1022 	 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1023 	 * extended config space is accessible on the primary, it's also
1024 	 * accessible on the secondary.
1025 	 */
1026 	if (pci_is_pcie(bridge) &&
1027 	    (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1028 	     pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1029 	     pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1030 		return true;
1031 
1032 	/*
1033 	 * For the other bridge types:
1034 	 *   - PCI-to-PCI bridges
1035 	 *   - PCIe-to-PCI/PCI-X forward bridges
1036 	 *   - PCI/PCI-X-to-PCIe reverse bridges
1037 	 * extended config space on the secondary side is only accessible
1038 	 * if the bridge supports PCI-X Mode 2.
1039 	 */
1040 	pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1041 	if (!pos)
1042 		return false;
1043 
1044 	pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1045 	return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1046 }
1047 
pci_alloc_child_bus(struct pci_bus * parent,struct pci_dev * bridge,int busnr)1048 static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1049 					   struct pci_dev *bridge, int busnr)
1050 {
1051 	struct pci_bus *child;
1052 	struct pci_host_bridge *host;
1053 	int i;
1054 	int ret;
1055 
1056 	/* Allocate a new bus and inherit stuff from the parent */
1057 	child = pci_alloc_bus(parent);
1058 	if (!child)
1059 		return NULL;
1060 
1061 	child->parent = parent;
1062 	child->msi = parent->msi;
1063 	child->sysdata = parent->sysdata;
1064 	child->bus_flags = parent->bus_flags;
1065 
1066 	host = pci_find_host_bridge(parent);
1067 	if (host->child_ops) {
1068 		child->ops = host->child_ops;
1069 	} else {
1070 		if (parent->backup_ops)
1071 			child->ops = parent->backup_ops;
1072 		else
1073 			child->ops = parent->ops;
1074 	}
1075 	child->backup_ops = child->ops;
1076 
1077 	/*
1078 	 * Initialize some portions of the bus device, but don't register
1079 	 * it now as the parent is not properly set up yet.
1080 	 */
1081 	child->dev.class = &pcibus_class;
1082 	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1083 
1084 	/* Set up the primary, secondary and subordinate bus numbers */
1085 	child->number = child->busn_res.start = busnr;
1086 	child->primary = parent->busn_res.start;
1087 	child->busn_res.end = 0xff;
1088 
1089 	if (!bridge) {
1090 		child->dev.parent = parent->bridge;
1091 		goto add_dev;
1092 	}
1093 
1094 	child->self = bridge;
1095 	child->bridge = get_device(&bridge->dev);
1096 	child->dev.parent = child->bridge;
1097 	pci_set_bus_of_node(child);
1098 	pci_set_bus_speed(child);
1099 
1100 	/*
1101 	 * Check whether extended config space is accessible on the child
1102 	 * bus.  Note that we currently assume it is always accessible on
1103 	 * the root bus.
1104 	 */
1105 	if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1106 		child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1107 		pci_info(child, "extended config space not accessible\n");
1108 	}
1109 
1110 	/* Set up default resource pointers and names */
1111 	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1112 		child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1113 		child->resource[i]->name = child->name;
1114 	}
1115 	bridge->subordinate = child;
1116 
1117 add_dev:
1118 	pci_set_bus_msi_domain(child);
1119 	ret = device_register(&child->dev);
1120 	WARN_ON(ret < 0);
1121 
1122 	pcibios_add_bus(child);
1123 
1124 	if (child->ops->add_bus) {
1125 		ret = child->ops->add_bus(child);
1126 		if (WARN_ON(ret < 0))
1127 			dev_err(&child->dev, "failed to add bus: %d\n", ret);
1128 	}
1129 
1130 	/* Create legacy_io and legacy_mem files for this bus */
1131 	pci_create_legacy_files(child);
1132 
1133 	return child;
1134 }
1135 
pci_add_new_bus(struct pci_bus * parent,struct pci_dev * dev,int busnr)1136 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1137 				int busnr)
1138 {
1139 	struct pci_bus *child;
1140 
1141 	child = pci_alloc_child_bus(parent, dev, busnr);
1142 	if (child) {
1143 		down_write(&pci_bus_sem);
1144 		list_add_tail(&child->node, &parent->children);
1145 		up_write(&pci_bus_sem);
1146 	}
1147 	return child;
1148 }
1149 EXPORT_SYMBOL(pci_add_new_bus);
1150 
pci_enable_crs(struct pci_dev * pdev)1151 static void pci_enable_crs(struct pci_dev *pdev)
1152 {
1153 	u16 root_cap = 0;
1154 
1155 	/* Enable CRS Software Visibility if supported */
1156 	pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1157 	if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1158 		pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1159 					 PCI_EXP_RTCTL_CRSSVE);
1160 }
1161 
1162 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1163 					      unsigned int available_buses);
1164 /**
1165  * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1166  * numbers from EA capability.
1167  * @dev: Bridge
1168  * @sec: updated with secondary bus number from EA
1169  * @sub: updated with subordinate bus number from EA
1170  *
1171  * If @dev is a bridge with EA capability that specifies valid secondary
1172  * and subordinate bus numbers, return true with the bus numbers in @sec
1173  * and @sub.  Otherwise return false.
1174  */
pci_ea_fixed_busnrs(struct pci_dev * dev,u8 * sec,u8 * sub)1175 static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1176 {
1177 	int ea, offset;
1178 	u32 dw;
1179 	u8 ea_sec, ea_sub;
1180 
1181 	if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1182 		return false;
1183 
1184 	/* find PCI EA capability in list */
1185 	ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1186 	if (!ea)
1187 		return false;
1188 
1189 	offset = ea + PCI_EA_FIRST_ENT;
1190 	pci_read_config_dword(dev, offset, &dw);
1191 	ea_sec =  dw & PCI_EA_SEC_BUS_MASK;
1192 	ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1193 	if (ea_sec  == 0 || ea_sub < ea_sec)
1194 		return false;
1195 
1196 	*sec = ea_sec;
1197 	*sub = ea_sub;
1198 	return true;
1199 }
1200 
1201 /*
1202  * pci_scan_bridge_extend() - Scan buses behind a bridge
1203  * @bus: Parent bus the bridge is on
1204  * @dev: Bridge itself
1205  * @max: Starting subordinate number of buses behind this bridge
1206  * @available_buses: Total number of buses available for this bridge and
1207  *		     the devices below. After the minimal bus space has
1208  *		     been allocated the remaining buses will be
1209  *		     distributed equally between hotplug-capable bridges.
1210  * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1211  *        that need to be reconfigured.
1212  *
1213  * If it's a bridge, configure it and scan the bus behind it.
1214  * For CardBus bridges, we don't scan behind as the devices will
1215  * be handled by the bridge driver itself.
1216  *
1217  * We need to process bridges in two passes -- first we scan those
1218  * already configured by the BIOS and after we are done with all of
1219  * them, we proceed to assigning numbers to the remaining buses in
1220  * order to avoid overlaps between old and new bus numbers.
1221  *
1222  * Return: New subordinate number covering all buses behind this bridge.
1223  */
pci_scan_bridge_extend(struct pci_bus * bus,struct pci_dev * dev,int max,unsigned int available_buses,int pass)1224 static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1225 				  int max, unsigned int available_buses,
1226 				  int pass)
1227 {
1228 	struct pci_bus *child;
1229 	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
1230 	u32 buses, i, j = 0;
1231 	u16 bctl;
1232 	u8 primary, secondary, subordinate;
1233 	int broken = 0;
1234 	bool fixed_buses;
1235 	u8 fixed_sec, fixed_sub;
1236 	int next_busnr;
1237 
1238 	/*
1239 	 * Make sure the bridge is powered on to be able to access config
1240 	 * space of devices below it.
1241 	 */
1242 	pm_runtime_get_sync(&dev->dev);
1243 
1244 	pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
1245 	primary = buses & 0xFF;
1246 	secondary = (buses >> 8) & 0xFF;
1247 	subordinate = (buses >> 16) & 0xFF;
1248 
1249 	pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1250 		secondary, subordinate, pass);
1251 
1252 	if (!primary && (primary != bus->number) && secondary && subordinate) {
1253 		pci_warn(dev, "Primary bus is hard wired to 0\n");
1254 		primary = bus->number;
1255 	}
1256 
1257 	/* Check if setup is sensible at all */
1258 	if (!pass &&
1259 	    (primary != bus->number || secondary <= bus->number ||
1260 	     secondary > subordinate)) {
1261 		pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1262 			 secondary, subordinate);
1263 		broken = 1;
1264 	}
1265 
1266 	/*
1267 	 * Disable Master-Abort Mode during probing to avoid reporting of
1268 	 * bus errors in some architectures.
1269 	 */
1270 	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1271 	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1272 			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1273 
1274 	pci_enable_crs(dev);
1275 
1276 	if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1277 	    !is_cardbus && !broken) {
1278 		unsigned int cmax;
1279 
1280 		/*
1281 		 * Bus already configured by firmware, process it in the
1282 		 * first pass and just note the configuration.
1283 		 */
1284 		if (pass)
1285 			goto out;
1286 
1287 		/*
1288 		 * The bus might already exist for two reasons: Either we
1289 		 * are rescanning the bus or the bus is reachable through
1290 		 * more than one bridge. The second case can happen with
1291 		 * the i450NX chipset.
1292 		 */
1293 		child = pci_find_bus(pci_domain_nr(bus), secondary);
1294 		if (!child) {
1295 			child = pci_add_new_bus(bus, dev, secondary);
1296 			if (!child)
1297 				goto out;
1298 			child->primary = primary;
1299 			pci_bus_insert_busn_res(child, secondary, subordinate);
1300 			child->bridge_ctl = bctl;
1301 		}
1302 
1303 		cmax = pci_scan_child_bus(child);
1304 		if (cmax > subordinate)
1305 			pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1306 				 subordinate, cmax);
1307 
1308 		/* Subordinate should equal child->busn_res.end */
1309 		if (subordinate > max)
1310 			max = subordinate;
1311 	} else {
1312 
1313 		/*
1314 		 * We need to assign a number to this bus which we always
1315 		 * do in the second pass.
1316 		 */
1317 		if (!pass) {
1318 			if (pcibios_assign_all_busses() || broken || is_cardbus)
1319 
1320 				/*
1321 				 * Temporarily disable forwarding of the
1322 				 * configuration cycles on all bridges in
1323 				 * this bus segment to avoid possible
1324 				 * conflicts in the second pass between two
1325 				 * bridges programmed with overlapping bus
1326 				 * ranges.
1327 				 */
1328 				pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1329 						       buses & ~0xffffff);
1330 			goto out;
1331 		}
1332 
1333 		/* Clear errors */
1334 		pci_write_config_word(dev, PCI_STATUS, 0xffff);
1335 
1336 		/* Read bus numbers from EA Capability (if present) */
1337 		fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1338 		if (fixed_buses)
1339 			next_busnr = fixed_sec;
1340 		else
1341 			next_busnr = max + 1;
1342 
1343 		/*
1344 		 * Prevent assigning a bus number that already exists.
1345 		 * This can happen when a bridge is hot-plugged, so in this
1346 		 * case we only re-scan this bus.
1347 		 */
1348 		child = pci_find_bus(pci_domain_nr(bus), next_busnr);
1349 		if (!child) {
1350 			child = pci_add_new_bus(bus, dev, next_busnr);
1351 			if (!child)
1352 				goto out;
1353 			pci_bus_insert_busn_res(child, next_busnr,
1354 						bus->busn_res.end);
1355 		}
1356 		max++;
1357 		if (available_buses)
1358 			available_buses--;
1359 
1360 		buses = (buses & 0xff000000)
1361 		      | ((unsigned int)(child->primary)     <<  0)
1362 		      | ((unsigned int)(child->busn_res.start)   <<  8)
1363 		      | ((unsigned int)(child->busn_res.end) << 16);
1364 
1365 		/*
1366 		 * yenta.c forces a secondary latency timer of 176.
1367 		 * Copy that behaviour here.
1368 		 */
1369 		if (is_cardbus) {
1370 			buses &= ~0xff000000;
1371 			buses |= CARDBUS_LATENCY_TIMER << 24;
1372 		}
1373 
1374 		/* We need to blast all three values with a single write */
1375 		pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1376 
1377 		if (!is_cardbus) {
1378 			child->bridge_ctl = bctl;
1379 			max = pci_scan_child_bus_extend(child, available_buses);
1380 		} else {
1381 
1382 			/*
1383 			 * For CardBus bridges, we leave 4 bus numbers as
1384 			 * cards with a PCI-to-PCI bridge can be inserted
1385 			 * later.
1386 			 */
1387 			for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1388 				struct pci_bus *parent = bus;
1389 				if (pci_find_bus(pci_domain_nr(bus),
1390 							max+i+1))
1391 					break;
1392 				while (parent->parent) {
1393 					if ((!pcibios_assign_all_busses()) &&
1394 					    (parent->busn_res.end > max) &&
1395 					    (parent->busn_res.end <= max+i)) {
1396 						j = 1;
1397 					}
1398 					parent = parent->parent;
1399 				}
1400 				if (j) {
1401 
1402 					/*
1403 					 * Often, there are two CardBus
1404 					 * bridges -- try to leave one
1405 					 * valid bus number for each one.
1406 					 */
1407 					i /= 2;
1408 					break;
1409 				}
1410 			}
1411 			max += i;
1412 		}
1413 
1414 		/*
1415 		 * Set subordinate bus number to its real value.
1416 		 * If fixed subordinate bus number exists from EA
1417 		 * capability then use it.
1418 		 */
1419 		if (fixed_buses)
1420 			max = fixed_sub;
1421 		pci_bus_update_busn_res_end(child, max);
1422 		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1423 	}
1424 
1425 	sprintf(child->name,
1426 		(is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1427 		pci_domain_nr(bus), child->number);
1428 
1429 	/* Check that all devices are accessible */
1430 	while (bus->parent) {
1431 		if ((child->busn_res.end > bus->busn_res.end) ||
1432 		    (child->number > bus->busn_res.end) ||
1433 		    (child->number < bus->number) ||
1434 		    (child->busn_res.end < bus->number)) {
1435 			dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1436 				 &child->busn_res);
1437 			break;
1438 		}
1439 		bus = bus->parent;
1440 	}
1441 
1442 out:
1443 	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1444 
1445 	pm_runtime_put(&dev->dev);
1446 
1447 	return max;
1448 }
1449 
1450 /*
1451  * pci_scan_bridge() - Scan buses behind a bridge
1452  * @bus: Parent bus the bridge is on
1453  * @dev: Bridge itself
1454  * @max: Starting subordinate number of buses behind this bridge
1455  * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1456  *        that need to be reconfigured.
1457  *
1458  * If it's a bridge, configure it and scan the bus behind it.
1459  * For CardBus bridges, we don't scan behind as the devices will
1460  * be handled by the bridge driver itself.
1461  *
1462  * We need to process bridges in two passes -- first we scan those
1463  * already configured by the BIOS and after we are done with all of
1464  * them, we proceed to assigning numbers to the remaining buses in
1465  * order to avoid overlaps between old and new bus numbers.
1466  *
1467  * Return: New subordinate number covering all buses behind this bridge.
1468  */
pci_scan_bridge(struct pci_bus * bus,struct pci_dev * dev,int max,int pass)1469 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1470 {
1471 	return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1472 }
1473 EXPORT_SYMBOL(pci_scan_bridge);
1474 
1475 /*
1476  * Read interrupt line and base address registers.
1477  * The architecture-dependent code can tweak these, of course.
1478  */
pci_read_irq(struct pci_dev * dev)1479 static void pci_read_irq(struct pci_dev *dev)
1480 {
1481 	unsigned char irq;
1482 
1483 	/* VFs are not allowed to use INTx, so skip the config reads */
1484 	if (dev->is_virtfn) {
1485 		dev->pin = 0;
1486 		dev->irq = 0;
1487 		return;
1488 	}
1489 
1490 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1491 	dev->pin = irq;
1492 	if (irq)
1493 		pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1494 	dev->irq = irq;
1495 }
1496 
set_pcie_port_type(struct pci_dev * pdev)1497 void set_pcie_port_type(struct pci_dev *pdev)
1498 {
1499 	int pos;
1500 	u16 reg16;
1501 	int type;
1502 	struct pci_dev *parent;
1503 
1504 	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1505 	if (!pos)
1506 		return;
1507 
1508 	pdev->pcie_cap = pos;
1509 	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
1510 	pdev->pcie_flags_reg = reg16;
1511 	pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1512 	pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
1513 
1514 	parent = pci_upstream_bridge(pdev);
1515 	if (!parent)
1516 		return;
1517 
1518 	/*
1519 	 * Some systems do not identify their upstream/downstream ports
1520 	 * correctly so detect impossible configurations here and correct
1521 	 * the port type accordingly.
1522 	 */
1523 	type = pci_pcie_type(pdev);
1524 	if (type == PCI_EXP_TYPE_DOWNSTREAM) {
1525 		/*
1526 		 * If pdev claims to be downstream port but the parent
1527 		 * device is also downstream port assume pdev is actually
1528 		 * upstream port.
1529 		 */
1530 		if (pcie_downstream_port(parent)) {
1531 			pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1532 			pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1533 			pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1534 		}
1535 	} else if (type == PCI_EXP_TYPE_UPSTREAM) {
1536 		/*
1537 		 * If pdev claims to be upstream port but the parent
1538 		 * device is also upstream port assume pdev is actually
1539 		 * downstream port.
1540 		 */
1541 		if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1542 			pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1543 			pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1544 			pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1545 		}
1546 	}
1547 }
1548 
set_pcie_hotplug_bridge(struct pci_dev * pdev)1549 void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1550 {
1551 	u32 reg32;
1552 
1553 	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
1554 	if (reg32 & PCI_EXP_SLTCAP_HPC)
1555 		pdev->is_hotplug_bridge = 1;
1556 }
1557 
set_pcie_thunderbolt(struct pci_dev * dev)1558 static void set_pcie_thunderbolt(struct pci_dev *dev)
1559 {
1560 	int vsec = 0;
1561 	u32 header;
1562 
1563 	while ((vsec = pci_find_next_ext_capability(dev, vsec,
1564 						    PCI_EXT_CAP_ID_VNDR))) {
1565 		pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1566 
1567 		/* Is the device part of a Thunderbolt controller? */
1568 		if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1569 		    PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1570 			dev->is_thunderbolt = 1;
1571 			return;
1572 		}
1573 	}
1574 }
1575 
set_pcie_untrusted(struct pci_dev * dev)1576 static void set_pcie_untrusted(struct pci_dev *dev)
1577 {
1578 	struct pci_dev *parent;
1579 
1580 	/*
1581 	 * If the upstream bridge is untrusted we treat this device
1582 	 * untrusted as well.
1583 	 */
1584 	parent = pci_upstream_bridge(dev);
1585 	if (parent && (parent->untrusted || parent->external_facing))
1586 		dev->untrusted = true;
1587 }
1588 
1589 /**
1590  * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1591  * @dev: PCI device
1592  *
1593  * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1594  * when forwarding a type1 configuration request the bridge must check that
1595  * the extended register address field is zero.  The bridge is not permitted
1596  * to forward the transactions and must handle it as an Unsupported Request.
1597  * Some bridges do not follow this rule and simply drop the extended register
1598  * bits, resulting in the standard config space being aliased, every 256
1599  * bytes across the entire configuration space.  Test for this condition by
1600  * comparing the first dword of each potential alias to the vendor/device ID.
1601  * Known offenders:
1602  *   ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1603  *   AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1604  */
pci_ext_cfg_is_aliased(struct pci_dev * dev)1605 static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1606 {
1607 #ifdef CONFIG_PCI_QUIRKS
1608 	int pos;
1609 	u32 header, tmp;
1610 
1611 	pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1612 
1613 	for (pos = PCI_CFG_SPACE_SIZE;
1614 	     pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1615 		if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1616 		    || header != tmp)
1617 			return false;
1618 	}
1619 
1620 	return true;
1621 #else
1622 	return false;
1623 #endif
1624 }
1625 
1626 /**
1627  * pci_cfg_space_size - Get the configuration space size of the PCI device
1628  * @dev: PCI device
1629  *
1630  * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1631  * have 4096 bytes.  Even if the device is capable, that doesn't mean we can
1632  * access it.  Maybe we don't have a way to generate extended config space
1633  * accesses, or the device is behind a reverse Express bridge.  So we try
1634  * reading the dword at 0x100 which must either be 0 or a valid extended
1635  * capability header.
1636  */
pci_cfg_space_size_ext(struct pci_dev * dev)1637 static int pci_cfg_space_size_ext(struct pci_dev *dev)
1638 {
1639 	u32 status;
1640 	int pos = PCI_CFG_SPACE_SIZE;
1641 
1642 	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1643 		return PCI_CFG_SPACE_SIZE;
1644 	if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
1645 		return PCI_CFG_SPACE_SIZE;
1646 
1647 	return PCI_CFG_SPACE_EXP_SIZE;
1648 }
1649 
pci_cfg_space_size(struct pci_dev * dev)1650 int pci_cfg_space_size(struct pci_dev *dev)
1651 {
1652 	int pos;
1653 	u32 status;
1654 	u16 class;
1655 
1656 #ifdef CONFIG_PCI_IOV
1657 	/*
1658 	 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1659 	 * implement a PCIe capability and therefore must implement extended
1660 	 * config space.  We can skip the NO_EXTCFG test below and the
1661 	 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1662 	 * the fact that the SR-IOV capability on the PF resides in extended
1663 	 * config space and must be accessible and non-aliased to have enabled
1664 	 * support for this VF.  This is a micro performance optimization for
1665 	 * systems supporting many VFs.
1666 	 */
1667 	if (dev->is_virtfn)
1668 		return PCI_CFG_SPACE_EXP_SIZE;
1669 #endif
1670 
1671 	if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1672 		return PCI_CFG_SPACE_SIZE;
1673 
1674 	class = dev->class >> 8;
1675 	if (class == PCI_CLASS_BRIDGE_HOST)
1676 		return pci_cfg_space_size_ext(dev);
1677 
1678 	if (pci_is_pcie(dev))
1679 		return pci_cfg_space_size_ext(dev);
1680 
1681 	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1682 	if (!pos)
1683 		return PCI_CFG_SPACE_SIZE;
1684 
1685 	pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1686 	if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1687 		return pci_cfg_space_size_ext(dev);
1688 
1689 	return PCI_CFG_SPACE_SIZE;
1690 }
1691 
pci_class(struct pci_dev * dev)1692 static u32 pci_class(struct pci_dev *dev)
1693 {
1694 	u32 class;
1695 
1696 #ifdef CONFIG_PCI_IOV
1697 	if (dev->is_virtfn)
1698 		return dev->physfn->sriov->class;
1699 #endif
1700 	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1701 	return class;
1702 }
1703 
pci_subsystem_ids(struct pci_dev * dev,u16 * vendor,u16 * device)1704 static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1705 {
1706 #ifdef CONFIG_PCI_IOV
1707 	if (dev->is_virtfn) {
1708 		*vendor = dev->physfn->sriov->subsystem_vendor;
1709 		*device = dev->physfn->sriov->subsystem_device;
1710 		return;
1711 	}
1712 #endif
1713 	pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1714 	pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1715 }
1716 
pci_hdr_type(struct pci_dev * dev)1717 static u8 pci_hdr_type(struct pci_dev *dev)
1718 {
1719 	u8 hdr_type;
1720 
1721 #ifdef CONFIG_PCI_IOV
1722 	if (dev->is_virtfn)
1723 		return dev->physfn->sriov->hdr_type;
1724 #endif
1725 	pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1726 	return hdr_type;
1727 }
1728 
1729 #define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1730 
pci_msi_setup_pci_dev(struct pci_dev * dev)1731 static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1732 {
1733 	/*
1734 	 * Disable the MSI hardware to avoid screaming interrupts
1735 	 * during boot.  This is the power on reset default so
1736 	 * usually this should be a noop.
1737 	 */
1738 	dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1739 	if (dev->msi_cap)
1740 		pci_msi_set_enable(dev, 0);
1741 
1742 	dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1743 	if (dev->msix_cap)
1744 		pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1745 }
1746 
1747 /**
1748  * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1749  * @dev: PCI device
1750  *
1751  * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev.  Check this
1752  * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1753  */
pci_intx_mask_broken(struct pci_dev * dev)1754 static int pci_intx_mask_broken(struct pci_dev *dev)
1755 {
1756 	u16 orig, toggle, new;
1757 
1758 	pci_read_config_word(dev, PCI_COMMAND, &orig);
1759 	toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1760 	pci_write_config_word(dev, PCI_COMMAND, toggle);
1761 	pci_read_config_word(dev, PCI_COMMAND, &new);
1762 
1763 	pci_write_config_word(dev, PCI_COMMAND, orig);
1764 
1765 	/*
1766 	 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1767 	 * r2.3, so strictly speaking, a device is not *broken* if it's not
1768 	 * writable.  But we'll live with the misnomer for now.
1769 	 */
1770 	if (new != toggle)
1771 		return 1;
1772 	return 0;
1773 }
1774 
early_dump_pci_device(struct pci_dev * pdev)1775 static void early_dump_pci_device(struct pci_dev *pdev)
1776 {
1777 	u32 value[256 / 4];
1778 	int i;
1779 
1780 	pci_info(pdev, "config space:\n");
1781 
1782 	for (i = 0; i < 256; i += 4)
1783 		pci_read_config_dword(pdev, i, &value[i / 4]);
1784 
1785 	print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1786 		       value, 256, false);
1787 }
1788 
1789 /**
1790  * pci_setup_device - Fill in class and map information of a device
1791  * @dev: the device structure to fill
1792  *
1793  * Initialize the device structure with information about the device's
1794  * vendor,class,memory and IO-space addresses, IRQ lines etc.
1795  * Called at initialisation of the PCI subsystem and by CardBus services.
1796  * Returns 0 on success and negative if unknown type of device (not normal,
1797  * bridge or CardBus).
1798  */
pci_setup_device(struct pci_dev * dev)1799 int pci_setup_device(struct pci_dev *dev)
1800 {
1801 	u32 class;
1802 	u16 cmd;
1803 	u8 hdr_type;
1804 	int pos = 0;
1805 	struct pci_bus_region region;
1806 	struct resource *res;
1807 
1808 	hdr_type = pci_hdr_type(dev);
1809 
1810 	dev->sysdata = dev->bus->sysdata;
1811 	dev->dev.parent = dev->bus->bridge;
1812 	dev->dev.bus = &pci_bus_type;
1813 	dev->hdr_type = hdr_type & 0x7f;
1814 	dev->multifunction = !!(hdr_type & 0x80);
1815 	dev->error_state = pci_channel_io_normal;
1816 	set_pcie_port_type(dev);
1817 
1818 	pci_dev_assign_slot(dev);
1819 
1820 	/*
1821 	 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1822 	 * set this higher, assuming the system even supports it.
1823 	 */
1824 	dev->dma_mask = 0xffffffff;
1825 
1826 	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1827 		     dev->bus->number, PCI_SLOT(dev->devfn),
1828 		     PCI_FUNC(dev->devfn));
1829 
1830 	class = pci_class(dev);
1831 
1832 	dev->revision = class & 0xff;
1833 	dev->class = class >> 8;		    /* upper 3 bytes */
1834 
1835 	if (pci_early_dump)
1836 		early_dump_pci_device(dev);
1837 
1838 	/* Need to have dev->class ready */
1839 	dev->cfg_size = pci_cfg_space_size(dev);
1840 
1841 	/* Need to have dev->cfg_size ready */
1842 	set_pcie_thunderbolt(dev);
1843 
1844 	set_pcie_untrusted(dev);
1845 
1846 	/* "Unknown power state" */
1847 	dev->current_state = PCI_UNKNOWN;
1848 
1849 	/* Early fixups, before probing the BARs */
1850 	pci_fixup_device(pci_fixup_early, dev);
1851 
1852 	pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
1853 		 dev->vendor, dev->device, dev->hdr_type, dev->class);
1854 
1855 	/* Device class may be changed after fixup */
1856 	class = dev->class >> 8;
1857 
1858 	if (dev->non_compliant_bars && !dev->mmio_always_on) {
1859 		pci_read_config_word(dev, PCI_COMMAND, &cmd);
1860 		if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1861 			pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1862 			cmd &= ~PCI_COMMAND_IO;
1863 			cmd &= ~PCI_COMMAND_MEMORY;
1864 			pci_write_config_word(dev, PCI_COMMAND, cmd);
1865 		}
1866 	}
1867 
1868 	dev->broken_intx_masking = pci_intx_mask_broken(dev);
1869 
1870 	switch (dev->hdr_type) {		    /* header type */
1871 	case PCI_HEADER_TYPE_NORMAL:		    /* standard header */
1872 		if (class == PCI_CLASS_BRIDGE_PCI)
1873 			goto bad;
1874 		pci_read_irq(dev);
1875 		pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1876 
1877 		pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1878 
1879 		/*
1880 		 * Do the ugly legacy mode stuff here rather than broken chip
1881 		 * quirk code. Legacy mode ATA controllers have fixed
1882 		 * addresses. These are not always echoed in BAR0-3, and
1883 		 * BAR0-3 in a few cases contain junk!
1884 		 */
1885 		if (class == PCI_CLASS_STORAGE_IDE) {
1886 			u8 progif;
1887 			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1888 			if ((progif & 1) == 0) {
1889 				region.start = 0x1F0;
1890 				region.end = 0x1F7;
1891 				res = &dev->resource[0];
1892 				res->flags = LEGACY_IO_RESOURCE;
1893 				pcibios_bus_to_resource(dev->bus, res, &region);
1894 				pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
1895 					 res);
1896 				region.start = 0x3F6;
1897 				region.end = 0x3F6;
1898 				res = &dev->resource[1];
1899 				res->flags = LEGACY_IO_RESOURCE;
1900 				pcibios_bus_to_resource(dev->bus, res, &region);
1901 				pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
1902 					 res);
1903 			}
1904 			if ((progif & 4) == 0) {
1905 				region.start = 0x170;
1906 				region.end = 0x177;
1907 				res = &dev->resource[2];
1908 				res->flags = LEGACY_IO_RESOURCE;
1909 				pcibios_bus_to_resource(dev->bus, res, &region);
1910 				pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
1911 					 res);
1912 				region.start = 0x376;
1913 				region.end = 0x376;
1914 				res = &dev->resource[3];
1915 				res->flags = LEGACY_IO_RESOURCE;
1916 				pcibios_bus_to_resource(dev->bus, res, &region);
1917 				pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1918 					 res);
1919 			}
1920 		}
1921 		break;
1922 
1923 	case PCI_HEADER_TYPE_BRIDGE:		    /* bridge header */
1924 		/*
1925 		 * The PCI-to-PCI bridge spec requires that subtractive
1926 		 * decoding (i.e. transparent) bridge must have programming
1927 		 * interface code of 0x01.
1928 		 */
1929 		pci_read_irq(dev);
1930 		dev->transparent = ((dev->class & 0xff) == 1);
1931 		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1932 		pci_read_bridge_windows(dev);
1933 		set_pcie_hotplug_bridge(dev);
1934 		pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1935 		if (pos) {
1936 			pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1937 			pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1938 		}
1939 		break;
1940 
1941 	case PCI_HEADER_TYPE_CARDBUS:		    /* CardBus bridge header */
1942 		if (class != PCI_CLASS_BRIDGE_CARDBUS)
1943 			goto bad;
1944 		pci_read_irq(dev);
1945 		pci_read_bases(dev, 1, 0);
1946 		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1947 		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1948 		break;
1949 
1950 	default:				    /* unknown header */
1951 		pci_err(dev, "unknown header type %02x, ignoring device\n",
1952 			dev->hdr_type);
1953 		return -EIO;
1954 
1955 	bad:
1956 		pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1957 			dev->class, dev->hdr_type);
1958 		dev->class = PCI_CLASS_NOT_DEFINED << 8;
1959 	}
1960 
1961 	/* We found a fine healthy device, go go go... */
1962 	return 0;
1963 }
1964 
pci_configure_mps(struct pci_dev * dev)1965 static void pci_configure_mps(struct pci_dev *dev)
1966 {
1967 	struct pci_dev *bridge = pci_upstream_bridge(dev);
1968 	int mps, mpss, p_mps, rc;
1969 
1970 	if (!pci_is_pcie(dev))
1971 		return;
1972 
1973 	/* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1974 	if (dev->is_virtfn)
1975 		return;
1976 
1977 	/*
1978 	 * For Root Complex Integrated Endpoints, program the maximum
1979 	 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
1980 	 */
1981 	if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
1982 		if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1983 			mps = 128;
1984 		else
1985 			mps = 128 << dev->pcie_mpss;
1986 		rc = pcie_set_mps(dev, mps);
1987 		if (rc) {
1988 			pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1989 				 mps);
1990 		}
1991 		return;
1992 	}
1993 
1994 	if (!bridge || !pci_is_pcie(bridge))
1995 		return;
1996 
1997 	mps = pcie_get_mps(dev);
1998 	p_mps = pcie_get_mps(bridge);
1999 
2000 	if (mps == p_mps)
2001 		return;
2002 
2003 	if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
2004 		pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2005 			 mps, pci_name(bridge), p_mps);
2006 		return;
2007 	}
2008 
2009 	/*
2010 	 * Fancier MPS configuration is done later by
2011 	 * pcie_bus_configure_settings()
2012 	 */
2013 	if (pcie_bus_config != PCIE_BUS_DEFAULT)
2014 		return;
2015 
2016 	mpss = 128 << dev->pcie_mpss;
2017 	if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2018 		pcie_set_mps(bridge, mpss);
2019 		pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2020 			 mpss, p_mps, 128 << bridge->pcie_mpss);
2021 		p_mps = pcie_get_mps(bridge);
2022 	}
2023 
2024 	rc = pcie_set_mps(dev, p_mps);
2025 	if (rc) {
2026 		pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2027 			 p_mps);
2028 		return;
2029 	}
2030 
2031 	pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
2032 		 p_mps, mps, mpss);
2033 }
2034 
pci_configure_extended_tags(struct pci_dev * dev,void * ign)2035 int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
2036 {
2037 	struct pci_host_bridge *host;
2038 	u32 cap;
2039 	u16 ctl;
2040 	int ret;
2041 
2042 	if (!pci_is_pcie(dev))
2043 		return 0;
2044 
2045 	ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
2046 	if (ret)
2047 		return 0;
2048 
2049 	if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2050 		return 0;
2051 
2052 	ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2053 	if (ret)
2054 		return 0;
2055 
2056 	host = pci_find_host_bridge(dev->bus);
2057 	if (!host)
2058 		return 0;
2059 
2060 	/*
2061 	 * If some device in the hierarchy doesn't handle Extended Tags
2062 	 * correctly, make sure they're disabled.
2063 	 */
2064 	if (host->no_ext_tags) {
2065 		if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
2066 			pci_info(dev, "disabling Extended Tags\n");
2067 			pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2068 						   PCI_EXP_DEVCTL_EXT_TAG);
2069 		}
2070 		return 0;
2071 	}
2072 
2073 	if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
2074 		pci_info(dev, "enabling Extended Tags\n");
2075 		pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2076 					 PCI_EXP_DEVCTL_EXT_TAG);
2077 	}
2078 	return 0;
2079 }
2080 
2081 /**
2082  * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2083  * @dev: PCI device to query
2084  *
2085  * Returns true if the device has enabled relaxed ordering attribute.
2086  */
pcie_relaxed_ordering_enabled(struct pci_dev * dev)2087 bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2088 {
2089 	u16 v;
2090 
2091 	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2092 
2093 	return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2094 }
2095 EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2096 
pci_configure_relaxed_ordering(struct pci_dev * dev)2097 static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2098 {
2099 	struct pci_dev *root;
2100 
2101 	/* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2102 	if (dev->is_virtfn)
2103 		return;
2104 
2105 	if (!pcie_relaxed_ordering_enabled(dev))
2106 		return;
2107 
2108 	/*
2109 	 * For now, we only deal with Relaxed Ordering issues with Root
2110 	 * Ports. Peer-to-Peer DMA is another can of worms.
2111 	 */
2112 	root = pcie_find_root_port(dev);
2113 	if (!root)
2114 		return;
2115 
2116 	if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2117 		pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2118 					   PCI_EXP_DEVCTL_RELAX_EN);
2119 		pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2120 	}
2121 }
2122 
pci_configure_ltr(struct pci_dev * dev)2123 static void pci_configure_ltr(struct pci_dev *dev)
2124 {
2125 #ifdef CONFIG_PCIEASPM
2126 	struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
2127 	struct pci_dev *bridge;
2128 	u32 cap, ctl;
2129 
2130 	if (!pci_is_pcie(dev))
2131 		return;
2132 
2133 	/* Read L1 PM substate capabilities */
2134 	dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2135 
2136 	pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2137 	if (!(cap & PCI_EXP_DEVCAP2_LTR))
2138 		return;
2139 
2140 	pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2141 	if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2142 		if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2143 			dev->ltr_path = 1;
2144 			return;
2145 		}
2146 
2147 		bridge = pci_upstream_bridge(dev);
2148 		if (bridge && bridge->ltr_path)
2149 			dev->ltr_path = 1;
2150 
2151 		return;
2152 	}
2153 
2154 	if (!host->native_ltr)
2155 		return;
2156 
2157 	/*
2158 	 * Software must not enable LTR in an Endpoint unless the Root
2159 	 * Complex and all intermediate Switches indicate support for LTR.
2160 	 * PCIe r4.0, sec 6.18.
2161 	 */
2162 	if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT ||
2163 	    ((bridge = pci_upstream_bridge(dev)) &&
2164 	      bridge->ltr_path)) {
2165 		pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2166 					 PCI_EXP_DEVCTL2_LTR_EN);
2167 		dev->ltr_path = 1;
2168 	}
2169 #endif
2170 }
2171 
pci_configure_eetlp_prefix(struct pci_dev * dev)2172 static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2173 {
2174 #ifdef CONFIG_PCI_PASID
2175 	struct pci_dev *bridge;
2176 	int pcie_type;
2177 	u32 cap;
2178 
2179 	if (!pci_is_pcie(dev))
2180 		return;
2181 
2182 	pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2183 	if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2184 		return;
2185 
2186 	pcie_type = pci_pcie_type(dev);
2187 	if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2188 	    pcie_type == PCI_EXP_TYPE_RC_END)
2189 		dev->eetlp_prefix_path = 1;
2190 	else {
2191 		bridge = pci_upstream_bridge(dev);
2192 		if (bridge && bridge->eetlp_prefix_path)
2193 			dev->eetlp_prefix_path = 1;
2194 	}
2195 #endif
2196 }
2197 
pci_configure_serr(struct pci_dev * dev)2198 static void pci_configure_serr(struct pci_dev *dev)
2199 {
2200 	u16 control;
2201 
2202 	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2203 
2204 		/*
2205 		 * A bridge will not forward ERR_ messages coming from an
2206 		 * endpoint unless SERR# forwarding is enabled.
2207 		 */
2208 		pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2209 		if (!(control & PCI_BRIDGE_CTL_SERR)) {
2210 			control |= PCI_BRIDGE_CTL_SERR;
2211 			pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2212 		}
2213 	}
2214 }
2215 
pci_configure_device(struct pci_dev * dev)2216 static void pci_configure_device(struct pci_dev *dev)
2217 {
2218 	pci_configure_mps(dev);
2219 	pci_configure_extended_tags(dev, NULL);
2220 	pci_configure_relaxed_ordering(dev);
2221 	pci_configure_ltr(dev);
2222 	pci_configure_eetlp_prefix(dev);
2223 	pci_configure_serr(dev);
2224 
2225 	pci_acpi_program_hp_params(dev);
2226 }
2227 
pci_release_capabilities(struct pci_dev * dev)2228 static void pci_release_capabilities(struct pci_dev *dev)
2229 {
2230 	pci_aer_exit(dev);
2231 	pci_vpd_release(dev);
2232 	pci_iov_release(dev);
2233 	pci_free_cap_save_buffers(dev);
2234 }
2235 
2236 /**
2237  * pci_release_dev - Free a PCI device structure when all users of it are
2238  *		     finished
2239  * @dev: device that's been disconnected
2240  *
2241  * Will be called only by the device core when all users of this PCI device are
2242  * done.
2243  */
pci_release_dev(struct device * dev)2244 static void pci_release_dev(struct device *dev)
2245 {
2246 	struct pci_dev *pci_dev;
2247 
2248 	pci_dev = to_pci_dev(dev);
2249 	pci_release_capabilities(pci_dev);
2250 	pci_release_of_node(pci_dev);
2251 	pcibios_release_device(pci_dev);
2252 	pci_bus_put(pci_dev->bus);
2253 	kfree(pci_dev->driver_override);
2254 	bitmap_free(pci_dev->dma_alias_mask);
2255 	kfree(pci_dev);
2256 }
2257 
pci_alloc_dev(struct pci_bus * bus)2258 struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
2259 {
2260 	struct pci_dev *dev;
2261 
2262 	dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2263 	if (!dev)
2264 		return NULL;
2265 
2266 	INIT_LIST_HEAD(&dev->bus_list);
2267 	dev->dev.type = &pci_dev_type;
2268 	dev->bus = pci_bus_get(bus);
2269 
2270 	return dev;
2271 }
2272 EXPORT_SYMBOL(pci_alloc_dev);
2273 
pci_bus_crs_vendor_id(u32 l)2274 static bool pci_bus_crs_vendor_id(u32 l)
2275 {
2276 	return (l & 0xffff) == 0x0001;
2277 }
2278 
pci_bus_wait_crs(struct pci_bus * bus,int devfn,u32 * l,int timeout)2279 static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2280 			     int timeout)
2281 {
2282 	int delay = 1;
2283 
2284 	if (!pci_bus_crs_vendor_id(*l))
2285 		return true;	/* not a CRS completion */
2286 
2287 	if (!timeout)
2288 		return false;	/* CRS, but caller doesn't want to wait */
2289 
2290 	/*
2291 	 * We got the reserved Vendor ID that indicates a completion with
2292 	 * Configuration Request Retry Status (CRS).  Retry until we get a
2293 	 * valid Vendor ID or we time out.
2294 	 */
2295 	while (pci_bus_crs_vendor_id(*l)) {
2296 		if (delay > timeout) {
2297 			pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2298 				pci_domain_nr(bus), bus->number,
2299 				PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2300 
2301 			return false;
2302 		}
2303 		if (delay >= 1000)
2304 			pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2305 				pci_domain_nr(bus), bus->number,
2306 				PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2307 
2308 		msleep(delay);
2309 		delay *= 2;
2310 
2311 		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2312 			return false;
2313 	}
2314 
2315 	if (delay >= 1000)
2316 		pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2317 			pci_domain_nr(bus), bus->number,
2318 			PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2319 
2320 	return true;
2321 }
2322 
pci_bus_generic_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2323 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2324 					int timeout)
2325 {
2326 	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2327 		return false;
2328 
2329 	/* Some broken boards return 0 or ~0 if a slot is empty: */
2330 	if (*l == 0xffffffff || *l == 0x00000000 ||
2331 	    *l == 0x0000ffff || *l == 0xffff0000)
2332 		return false;
2333 
2334 	if (pci_bus_crs_vendor_id(*l))
2335 		return pci_bus_wait_crs(bus, devfn, l, timeout);
2336 
2337 	return true;
2338 }
2339 
pci_bus_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2340 bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2341 				int timeout)
2342 {
2343 #ifdef CONFIG_PCI_QUIRKS
2344 	struct pci_dev *bridge = bus->self;
2345 
2346 	/*
2347 	 * Certain IDT switches have an issue where they improperly trigger
2348 	 * ACS Source Validation errors on completions for config reads.
2349 	 */
2350 	if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2351 	    bridge->device == 0x80b5)
2352 		return pci_idt_bus_quirk(bus, devfn, l, timeout);
2353 #endif
2354 
2355 	return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2356 }
2357 EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2358 
2359 /*
2360  * Read the config data for a PCI device, sanity-check it,
2361  * and fill in the dev structure.
2362  */
pci_scan_device(struct pci_bus * bus,int devfn)2363 static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
2364 {
2365 	struct pci_dev *dev;
2366 	u32 l;
2367 
2368 	if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
2369 		return NULL;
2370 
2371 	dev = pci_alloc_dev(bus);
2372 	if (!dev)
2373 		return NULL;
2374 
2375 	dev->devfn = devfn;
2376 	dev->vendor = l & 0xffff;
2377 	dev->device = (l >> 16) & 0xffff;
2378 
2379 	pci_set_of_node(dev);
2380 
2381 	if (pci_setup_device(dev)) {
2382 		pci_release_of_node(dev);
2383 		pci_bus_put(dev->bus);
2384 		kfree(dev);
2385 		return NULL;
2386 	}
2387 
2388 	return dev;
2389 }
2390 
pcie_report_downtraining(struct pci_dev * dev)2391 void pcie_report_downtraining(struct pci_dev *dev)
2392 {
2393 	if (!pci_is_pcie(dev))
2394 		return;
2395 
2396 	/* Look from the device up to avoid downstream ports with no devices */
2397 	if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2398 	    (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2399 	    (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2400 		return;
2401 
2402 	/* Multi-function PCIe devices share the same link/status */
2403 	if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2404 		return;
2405 
2406 	/* Print link status only if the device is constrained by the fabric */
2407 	__pcie_print_link_status(dev, false);
2408 }
2409 
pci_init_capabilities(struct pci_dev * dev)2410 static void pci_init_capabilities(struct pci_dev *dev)
2411 {
2412 	pci_ea_init(dev);		/* Enhanced Allocation */
2413 
2414 	/* Setup MSI caps & disable MSI/MSI-X interrupts */
2415 	pci_msi_setup_pci_dev(dev);
2416 
2417 	/* Buffers for saving PCIe and PCI-X capabilities */
2418 	pci_allocate_cap_save_buffers(dev);
2419 
2420 	pci_pm_init(dev);		/* Power Management */
2421 	pci_vpd_init(dev);		/* Vital Product Data */
2422 	pci_configure_ari(dev);		/* Alternative Routing-ID Forwarding */
2423 	pci_iov_init(dev);		/* Single Root I/O Virtualization */
2424 	pci_ats_init(dev);		/* Address Translation Services */
2425 	pci_pri_init(dev);		/* Page Request Interface */
2426 	pci_pasid_init(dev);		/* Process Address Space ID */
2427 	pci_acs_init(dev);		/* Access Control Services */
2428 	pci_ptm_init(dev);		/* Precision Time Measurement */
2429 	pci_aer_init(dev);		/* Advanced Error Reporting */
2430 	pci_dpc_init(dev);		/* Downstream Port Containment */
2431 
2432 	pcie_report_downtraining(dev);
2433 
2434 	if (pci_probe_reset_function(dev) == 0)
2435 		dev->reset_fn = 1;
2436 }
2437 
2438 /*
2439  * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2440  * devices. Firmware interfaces that can select the MSI domain on a
2441  * per-device basis should be called from here.
2442  */
pci_dev_msi_domain(struct pci_dev * dev)2443 static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2444 {
2445 	struct irq_domain *d;
2446 
2447 	/*
2448 	 * If a domain has been set through the pcibios_add_device()
2449 	 * callback, then this is the one (platform code knows best).
2450 	 */
2451 	d = dev_get_msi_domain(&dev->dev);
2452 	if (d)
2453 		return d;
2454 
2455 	/*
2456 	 * Let's see if we have a firmware interface able to provide
2457 	 * the domain.
2458 	 */
2459 	d = pci_msi_get_device_domain(dev);
2460 	if (d)
2461 		return d;
2462 
2463 	return NULL;
2464 }
2465 
pci_set_msi_domain(struct pci_dev * dev)2466 static void pci_set_msi_domain(struct pci_dev *dev)
2467 {
2468 	struct irq_domain *d;
2469 
2470 	/*
2471 	 * If the platform or firmware interfaces cannot supply a
2472 	 * device-specific MSI domain, then inherit the default domain
2473 	 * from the host bridge itself.
2474 	 */
2475 	d = pci_dev_msi_domain(dev);
2476 	if (!d)
2477 		d = dev_get_msi_domain(&dev->bus->dev);
2478 
2479 	dev_set_msi_domain(&dev->dev, d);
2480 }
2481 
pci_device_add(struct pci_dev * dev,struct pci_bus * bus)2482 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2483 {
2484 	int ret;
2485 
2486 	pci_configure_device(dev);
2487 
2488 	device_initialize(&dev->dev);
2489 	dev->dev.release = pci_release_dev;
2490 
2491 	set_dev_node(&dev->dev, pcibus_to_node(bus));
2492 	dev->dev.dma_mask = &dev->dma_mask;
2493 	dev->dev.dma_parms = &dev->dma_parms;
2494 	dev->dev.coherent_dma_mask = 0xffffffffull;
2495 
2496 	dma_set_max_seg_size(&dev->dev, 65536);
2497 	dma_set_seg_boundary(&dev->dev, 0xffffffff);
2498 
2499 	/* Fix up broken headers */
2500 	pci_fixup_device(pci_fixup_header, dev);
2501 
2502 	pci_reassigndev_resource_alignment(dev);
2503 
2504 	dev->state_saved = false;
2505 
2506 	pci_init_capabilities(dev);
2507 
2508 	/*
2509 	 * Add the device to our list of discovered devices
2510 	 * and the bus list for fixup functions, etc.
2511 	 */
2512 	down_write(&pci_bus_sem);
2513 	list_add_tail(&dev->bus_list, &bus->devices);
2514 	up_write(&pci_bus_sem);
2515 
2516 	ret = pcibios_add_device(dev);
2517 	WARN_ON(ret < 0);
2518 
2519 	/* Set up MSI IRQ domain */
2520 	pci_set_msi_domain(dev);
2521 
2522 	/* Notifier could use PCI capabilities */
2523 	dev->match_driver = false;
2524 	ret = device_add(&dev->dev);
2525 	WARN_ON(ret < 0);
2526 }
2527 
pci_scan_single_device(struct pci_bus * bus,int devfn)2528 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2529 {
2530 	struct pci_dev *dev;
2531 
2532 	dev = pci_get_slot(bus, devfn);
2533 	if (dev) {
2534 		pci_dev_put(dev);
2535 		return dev;
2536 	}
2537 
2538 	dev = pci_scan_device(bus, devfn);
2539 	if (!dev)
2540 		return NULL;
2541 
2542 	pci_device_add(dev, bus);
2543 
2544 	return dev;
2545 }
2546 EXPORT_SYMBOL(pci_scan_single_device);
2547 
next_fn(struct pci_bus * bus,struct pci_dev * dev,unsigned fn)2548 static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
2549 {
2550 	int pos;
2551 	u16 cap = 0;
2552 	unsigned next_fn;
2553 
2554 	if (pci_ari_enabled(bus)) {
2555 		if (!dev)
2556 			return 0;
2557 		pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2558 		if (!pos)
2559 			return 0;
2560 
2561 		pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2562 		next_fn = PCI_ARI_CAP_NFN(cap);
2563 		if (next_fn <= fn)
2564 			return 0;	/* protect against malformed list */
2565 
2566 		return next_fn;
2567 	}
2568 
2569 	/* dev may be NULL for non-contiguous multifunction devices */
2570 	if (!dev || dev->multifunction)
2571 		return (fn + 1) % 8;
2572 
2573 	return 0;
2574 }
2575 
only_one_child(struct pci_bus * bus)2576 static int only_one_child(struct pci_bus *bus)
2577 {
2578 	struct pci_dev *bridge = bus->self;
2579 
2580 	/*
2581 	 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2582 	 * we scan for all possible devices, not just Device 0.
2583 	 */
2584 	if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2585 		return 0;
2586 
2587 	/*
2588 	 * A PCIe Downstream Port normally leads to a Link with only Device
2589 	 * 0 on it (PCIe spec r3.1, sec 7.3.1).  As an optimization, scan
2590 	 * only for Device 0 in that situation.
2591 	 */
2592 	if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
2593 		return 1;
2594 
2595 	return 0;
2596 }
2597 
2598 /**
2599  * pci_scan_slot - Scan a PCI slot on a bus for devices
2600  * @bus: PCI bus to scan
2601  * @devfn: slot number to scan (must have zero function)
2602  *
2603  * Scan a PCI slot on the specified PCI bus for devices, adding
2604  * discovered devices to the @bus->devices list.  New devices
2605  * will not have is_added set.
2606  *
2607  * Returns the number of new devices found.
2608  */
pci_scan_slot(struct pci_bus * bus,int devfn)2609 int pci_scan_slot(struct pci_bus *bus, int devfn)
2610 {
2611 	unsigned fn, nr = 0;
2612 	struct pci_dev *dev;
2613 
2614 	if (only_one_child(bus) && (devfn > 0))
2615 		return 0; /* Already scanned the entire slot */
2616 
2617 	dev = pci_scan_single_device(bus, devfn);
2618 	if (!dev)
2619 		return 0;
2620 	if (!pci_dev_is_added(dev))
2621 		nr++;
2622 
2623 	for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
2624 		dev = pci_scan_single_device(bus, devfn + fn);
2625 		if (dev) {
2626 			if (!pci_dev_is_added(dev))
2627 				nr++;
2628 			dev->multifunction = 1;
2629 		}
2630 	}
2631 
2632 	/* Only one slot has PCIe device */
2633 	if (bus->self && nr)
2634 		pcie_aspm_init_link_state(bus->self);
2635 
2636 	return nr;
2637 }
2638 EXPORT_SYMBOL(pci_scan_slot);
2639 
pcie_find_smpss(struct pci_dev * dev,void * data)2640 static int pcie_find_smpss(struct pci_dev *dev, void *data)
2641 {
2642 	u8 *smpss = data;
2643 
2644 	if (!pci_is_pcie(dev))
2645 		return 0;
2646 
2647 	/*
2648 	 * We don't have a way to change MPS settings on devices that have
2649 	 * drivers attached.  A hot-added device might support only the minimum
2650 	 * MPS setting (MPS=128).  Therefore, if the fabric contains a bridge
2651 	 * where devices may be hot-added, we limit the fabric MPS to 128 so
2652 	 * hot-added devices will work correctly.
2653 	 *
2654 	 * However, if we hot-add a device to a slot directly below a Root
2655 	 * Port, it's impossible for there to be other existing devices below
2656 	 * the port.  We don't limit the MPS in this case because we can
2657 	 * reconfigure MPS on both the Root Port and the hot-added device,
2658 	 * and there are no other devices involved.
2659 	 *
2660 	 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2661 	 */
2662 	if (dev->is_hotplug_bridge &&
2663 	    pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2664 		*smpss = 0;
2665 
2666 	if (*smpss > dev->pcie_mpss)
2667 		*smpss = dev->pcie_mpss;
2668 
2669 	return 0;
2670 }
2671 
pcie_write_mps(struct pci_dev * dev,int mps)2672 static void pcie_write_mps(struct pci_dev *dev, int mps)
2673 {
2674 	int rc;
2675 
2676 	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2677 		mps = 128 << dev->pcie_mpss;
2678 
2679 		if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2680 		    dev->bus->self)
2681 
2682 			/*
2683 			 * For "Performance", the assumption is made that
2684 			 * downstream communication will never be larger than
2685 			 * the MRRS.  So, the MPS only needs to be configured
2686 			 * for the upstream communication.  This being the case,
2687 			 * walk from the top down and set the MPS of the child
2688 			 * to that of the parent bus.
2689 			 *
2690 			 * Configure the device MPS with the smaller of the
2691 			 * device MPSS or the bridge MPS (which is assumed to be
2692 			 * properly configured at this point to the largest
2693 			 * allowable MPS based on its parent bus).
2694 			 */
2695 			mps = min(mps, pcie_get_mps(dev->bus->self));
2696 	}
2697 
2698 	rc = pcie_set_mps(dev, mps);
2699 	if (rc)
2700 		pci_err(dev, "Failed attempting to set the MPS\n");
2701 }
2702 
pcie_write_mrrs(struct pci_dev * dev)2703 static void pcie_write_mrrs(struct pci_dev *dev)
2704 {
2705 	int rc, mrrs;
2706 
2707 	/*
2708 	 * In the "safe" case, do not configure the MRRS.  There appear to be
2709 	 * issues with setting MRRS to 0 on a number of devices.
2710 	 */
2711 	if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2712 		return;
2713 
2714 	/*
2715 	 * For max performance, the MRRS must be set to the largest supported
2716 	 * value.  However, it cannot be configured larger than the MPS the
2717 	 * device or the bus can support.  This should already be properly
2718 	 * configured by a prior call to pcie_write_mps().
2719 	 */
2720 	mrrs = pcie_get_mps(dev);
2721 
2722 	/*
2723 	 * MRRS is a R/W register.  Invalid values can be written, but a
2724 	 * subsequent read will verify if the value is acceptable or not.
2725 	 * If the MRRS value provided is not acceptable (e.g., too large),
2726 	 * shrink the value until it is acceptable to the HW.
2727 	 */
2728 	while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2729 		rc = pcie_set_readrq(dev, mrrs);
2730 		if (!rc)
2731 			break;
2732 
2733 		pci_warn(dev, "Failed attempting to set the MRRS\n");
2734 		mrrs /= 2;
2735 	}
2736 
2737 	if (mrrs < 128)
2738 		pci_err(dev, "MRRS was unable to be configured with a safe value.  If problems are experienced, try running with pci=pcie_bus_safe\n");
2739 }
2740 
pcie_bus_configure_set(struct pci_dev * dev,void * data)2741 static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2742 {
2743 	int mps, orig_mps;
2744 
2745 	if (!pci_is_pcie(dev))
2746 		return 0;
2747 
2748 	if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2749 	    pcie_bus_config == PCIE_BUS_DEFAULT)
2750 		return 0;
2751 
2752 	mps = 128 << *(u8 *)data;
2753 	orig_mps = pcie_get_mps(dev);
2754 
2755 	pcie_write_mps(dev, mps);
2756 	pcie_write_mrrs(dev);
2757 
2758 	pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2759 		 pcie_get_mps(dev), 128 << dev->pcie_mpss,
2760 		 orig_mps, pcie_get_readrq(dev));
2761 
2762 	return 0;
2763 }
2764 
2765 /*
2766  * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2767  * parents then children fashion.  If this changes, then this code will not
2768  * work as designed.
2769  */
pcie_bus_configure_settings(struct pci_bus * bus)2770 void pcie_bus_configure_settings(struct pci_bus *bus)
2771 {
2772 	u8 smpss = 0;
2773 
2774 	if (!bus->self)
2775 		return;
2776 
2777 	if (!pci_is_pcie(bus->self))
2778 		return;
2779 
2780 	/*
2781 	 * FIXME - Peer to peer DMA is possible, though the endpoint would need
2782 	 * to be aware of the MPS of the destination.  To work around this,
2783 	 * simply force the MPS of the entire system to the smallest possible.
2784 	 */
2785 	if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2786 		smpss = 0;
2787 
2788 	if (pcie_bus_config == PCIE_BUS_SAFE) {
2789 		smpss = bus->self->pcie_mpss;
2790 
2791 		pcie_find_smpss(bus->self, &smpss);
2792 		pci_walk_bus(bus, pcie_find_smpss, &smpss);
2793 	}
2794 
2795 	pcie_bus_configure_set(bus->self, &smpss);
2796 	pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2797 }
2798 EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2799 
2800 /*
2801  * Called after each bus is probed, but before its children are examined.  This
2802  * is marked as __weak because multiple architectures define it.
2803  */
pcibios_fixup_bus(struct pci_bus * bus)2804 void __weak pcibios_fixup_bus(struct pci_bus *bus)
2805 {
2806        /* nothing to do, expected to be removed in the future */
2807 }
2808 
2809 /**
2810  * pci_scan_child_bus_extend() - Scan devices below a bus
2811  * @bus: Bus to scan for devices
2812  * @available_buses: Total number of buses available (%0 does not try to
2813  *		     extend beyond the minimal)
2814  *
2815  * Scans devices below @bus including subordinate buses. Returns new
2816  * subordinate number including all the found devices. Passing
2817  * @available_buses causes the remaining bus space to be distributed
2818  * equally between hotplug-capable bridges to allow future extension of the
2819  * hierarchy.
2820  */
pci_scan_child_bus_extend(struct pci_bus * bus,unsigned int available_buses)2821 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2822 					      unsigned int available_buses)
2823 {
2824 	unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2825 	unsigned int start = bus->busn_res.start;
2826 	unsigned int devfn, fn, cmax, max = start;
2827 	struct pci_dev *dev;
2828 	int nr_devs;
2829 
2830 	dev_dbg(&bus->dev, "scanning bus\n");
2831 
2832 	/* Go find them, Rover! */
2833 	for (devfn = 0; devfn < 256; devfn += 8) {
2834 		nr_devs = pci_scan_slot(bus, devfn);
2835 
2836 		/*
2837 		 * The Jailhouse hypervisor may pass individual functions of a
2838 		 * multi-function device to a guest without passing function 0.
2839 		 * Look for them as well.
2840 		 */
2841 		if (jailhouse_paravirt() && nr_devs == 0) {
2842 			for (fn = 1; fn < 8; fn++) {
2843 				dev = pci_scan_single_device(bus, devfn + fn);
2844 				if (dev)
2845 					dev->multifunction = 1;
2846 			}
2847 		}
2848 	}
2849 
2850 	/* Reserve buses for SR-IOV capability */
2851 	used_buses = pci_iov_bus_range(bus);
2852 	max += used_buses;
2853 
2854 	/*
2855 	 * After performing arch-dependent fixup of the bus, look behind
2856 	 * all PCI-to-PCI bridges on this bus.
2857 	 */
2858 	if (!bus->is_added) {
2859 		dev_dbg(&bus->dev, "fixups for bus\n");
2860 		pcibios_fixup_bus(bus);
2861 		bus->is_added = 1;
2862 	}
2863 
2864 	/*
2865 	 * Calculate how many hotplug bridges and normal bridges there
2866 	 * are on this bus. We will distribute the additional available
2867 	 * buses between hotplug bridges.
2868 	 */
2869 	for_each_pci_bridge(dev, bus) {
2870 		if (dev->is_hotplug_bridge)
2871 			hotplug_bridges++;
2872 		else
2873 			normal_bridges++;
2874 	}
2875 
2876 	/*
2877 	 * Scan bridges that are already configured. We don't touch them
2878 	 * unless they are misconfigured (which will be done in the second
2879 	 * scan below).
2880 	 */
2881 	for_each_pci_bridge(dev, bus) {
2882 		cmax = max;
2883 		max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2884 
2885 		/*
2886 		 * Reserve one bus for each bridge now to avoid extending
2887 		 * hotplug bridges too much during the second scan below.
2888 		 */
2889 		used_buses++;
2890 		if (cmax - max > 1)
2891 			used_buses += cmax - max - 1;
2892 	}
2893 
2894 	/* Scan bridges that need to be reconfigured */
2895 	for_each_pci_bridge(dev, bus) {
2896 		unsigned int buses = 0;
2897 
2898 		if (!hotplug_bridges && normal_bridges == 1) {
2899 
2900 			/*
2901 			 * There is only one bridge on the bus (upstream
2902 			 * port) so it gets all available buses which it
2903 			 * can then distribute to the possible hotplug
2904 			 * bridges below.
2905 			 */
2906 			buses = available_buses;
2907 		} else if (dev->is_hotplug_bridge) {
2908 
2909 			/*
2910 			 * Distribute the extra buses between hotplug
2911 			 * bridges if any.
2912 			 */
2913 			buses = available_buses / hotplug_bridges;
2914 			buses = min(buses, available_buses - used_buses + 1);
2915 		}
2916 
2917 		cmax = max;
2918 		max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2919 		/* One bus is already accounted so don't add it again */
2920 		if (max - cmax > 1)
2921 			used_buses += max - cmax - 1;
2922 	}
2923 
2924 	/*
2925 	 * Make sure a hotplug bridge has at least the minimum requested
2926 	 * number of buses but allow it to grow up to the maximum available
2927 	 * bus number of there is room.
2928 	 */
2929 	if (bus->self && bus->self->is_hotplug_bridge) {
2930 		used_buses = max_t(unsigned int, available_buses,
2931 				   pci_hotplug_bus_size - 1);
2932 		if (max - start < used_buses) {
2933 			max = start + used_buses;
2934 
2935 			/* Do not allocate more buses than we have room left */
2936 			if (max > bus->busn_res.end)
2937 				max = bus->busn_res.end;
2938 
2939 			dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2940 				&bus->busn_res, max - start);
2941 		}
2942 	}
2943 
2944 	/*
2945 	 * We've scanned the bus and so we know all about what's on
2946 	 * the other side of any bridges that may be on this bus plus
2947 	 * any devices.
2948 	 *
2949 	 * Return how far we've got finding sub-buses.
2950 	 */
2951 	dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
2952 	return max;
2953 }
2954 
2955 /**
2956  * pci_scan_child_bus() - Scan devices below a bus
2957  * @bus: Bus to scan for devices
2958  *
2959  * Scans devices below @bus including subordinate buses. Returns new
2960  * subordinate number including all the found devices.
2961  */
pci_scan_child_bus(struct pci_bus * bus)2962 unsigned int pci_scan_child_bus(struct pci_bus *bus)
2963 {
2964 	return pci_scan_child_bus_extend(bus, 0);
2965 }
2966 EXPORT_SYMBOL_GPL(pci_scan_child_bus);
2967 
2968 /**
2969  * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2970  * @bridge: Host bridge to set up
2971  *
2972  * Default empty implementation.  Replace with an architecture-specific setup
2973  * routine, if necessary.
2974  */
pcibios_root_bridge_prepare(struct pci_host_bridge * bridge)2975 int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2976 {
2977 	return 0;
2978 }
2979 
pcibios_add_bus(struct pci_bus * bus)2980 void __weak pcibios_add_bus(struct pci_bus *bus)
2981 {
2982 }
2983 
pcibios_remove_bus(struct pci_bus * bus)2984 void __weak pcibios_remove_bus(struct pci_bus *bus)
2985 {
2986 }
2987 
pci_create_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)2988 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2989 		struct pci_ops *ops, void *sysdata, struct list_head *resources)
2990 {
2991 	int error;
2992 	struct pci_host_bridge *bridge;
2993 
2994 	bridge = pci_alloc_host_bridge(0);
2995 	if (!bridge)
2996 		return NULL;
2997 
2998 	bridge->dev.parent = parent;
2999 
3000 	list_splice_init(resources, &bridge->windows);
3001 	bridge->sysdata = sysdata;
3002 	bridge->busnr = bus;
3003 	bridge->ops = ops;
3004 
3005 	error = pci_register_host_bridge(bridge);
3006 	if (error < 0)
3007 		goto err_out;
3008 
3009 	return bridge->bus;
3010 
3011 err_out:
3012 	put_device(&bridge->dev);
3013 	return NULL;
3014 }
3015 EXPORT_SYMBOL_GPL(pci_create_root_bus);
3016 
pci_host_probe(struct pci_host_bridge * bridge)3017 int pci_host_probe(struct pci_host_bridge *bridge)
3018 {
3019 	struct pci_bus *bus, *child;
3020 	int ret;
3021 
3022 	ret = pci_scan_root_bus_bridge(bridge);
3023 	if (ret < 0) {
3024 		dev_err(bridge->dev.parent, "Scanning root bridge failed");
3025 		return ret;
3026 	}
3027 
3028 	bus = bridge->bus;
3029 
3030 	/*
3031 	 * We insert PCI resources into the iomem_resource and
3032 	 * ioport_resource trees in either pci_bus_claim_resources()
3033 	 * or pci_bus_assign_resources().
3034 	 */
3035 	if (pci_has_flag(PCI_PROBE_ONLY)) {
3036 		pci_bus_claim_resources(bus);
3037 	} else {
3038 		pci_bus_size_bridges(bus);
3039 		pci_bus_assign_resources(bus);
3040 
3041 		list_for_each_entry(child, &bus->children, node)
3042 			pcie_bus_configure_settings(child);
3043 	}
3044 
3045 	pci_bus_add_devices(bus);
3046 	return 0;
3047 }
3048 EXPORT_SYMBOL_GPL(pci_host_probe);
3049 
pci_bus_insert_busn_res(struct pci_bus * b,int bus,int bus_max)3050 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3051 {
3052 	struct resource *res = &b->busn_res;
3053 	struct resource *parent_res, *conflict;
3054 
3055 	res->start = bus;
3056 	res->end = bus_max;
3057 	res->flags = IORESOURCE_BUS;
3058 
3059 	if (!pci_is_root_bus(b))
3060 		parent_res = &b->parent->busn_res;
3061 	else {
3062 		parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3063 		res->flags |= IORESOURCE_PCI_FIXED;
3064 	}
3065 
3066 	conflict = request_resource_conflict(parent_res, res);
3067 
3068 	if (conflict)
3069 		dev_info(&b->dev,
3070 			   "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3071 			    res, pci_is_root_bus(b) ? "domain " : "",
3072 			    parent_res, conflict->name, conflict);
3073 
3074 	return conflict == NULL;
3075 }
3076 
pci_bus_update_busn_res_end(struct pci_bus * b,int bus_max)3077 int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3078 {
3079 	struct resource *res = &b->busn_res;
3080 	struct resource old_res = *res;
3081 	resource_size_t size;
3082 	int ret;
3083 
3084 	if (res->start > bus_max)
3085 		return -EINVAL;
3086 
3087 	size = bus_max - res->start + 1;
3088 	ret = adjust_resource(res, res->start, size);
3089 	dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
3090 			&old_res, ret ? "can not be" : "is", bus_max);
3091 
3092 	if (!ret && !res->parent)
3093 		pci_bus_insert_busn_res(b, res->start, res->end);
3094 
3095 	return ret;
3096 }
3097 
pci_bus_release_busn_res(struct pci_bus * b)3098 void pci_bus_release_busn_res(struct pci_bus *b)
3099 {
3100 	struct resource *res = &b->busn_res;
3101 	int ret;
3102 
3103 	if (!res->flags || !res->parent)
3104 		return;
3105 
3106 	ret = release_resource(res);
3107 	dev_info(&b->dev, "busn_res: %pR %s released\n",
3108 			res, ret ? "can not be" : "is");
3109 }
3110 
pci_scan_root_bus_bridge(struct pci_host_bridge * bridge)3111 int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3112 {
3113 	struct resource_entry *window;
3114 	bool found = false;
3115 	struct pci_bus *b;
3116 	int max, bus, ret;
3117 
3118 	if (!bridge)
3119 		return -EINVAL;
3120 
3121 	resource_list_for_each_entry(window, &bridge->windows)
3122 		if (window->res->flags & IORESOURCE_BUS) {
3123 			bridge->busnr = window->res->start;
3124 			found = true;
3125 			break;
3126 		}
3127 
3128 	ret = pci_register_host_bridge(bridge);
3129 	if (ret < 0)
3130 		return ret;
3131 
3132 	b = bridge->bus;
3133 	bus = bridge->busnr;
3134 
3135 	if (!found) {
3136 		dev_info(&b->dev,
3137 		 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3138 			bus);
3139 		pci_bus_insert_busn_res(b, bus, 255);
3140 	}
3141 
3142 	max = pci_scan_child_bus(b);
3143 
3144 	if (!found)
3145 		pci_bus_update_busn_res_end(b, max);
3146 
3147 	return 0;
3148 }
3149 EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3150 
pci_scan_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)3151 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3152 		struct pci_ops *ops, void *sysdata, struct list_head *resources)
3153 {
3154 	struct resource_entry *window;
3155 	bool found = false;
3156 	struct pci_bus *b;
3157 	int max;
3158 
3159 	resource_list_for_each_entry(window, resources)
3160 		if (window->res->flags & IORESOURCE_BUS) {
3161 			found = true;
3162 			break;
3163 		}
3164 
3165 	b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3166 	if (!b)
3167 		return NULL;
3168 
3169 	if (!found) {
3170 		dev_info(&b->dev,
3171 		 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3172 			bus);
3173 		pci_bus_insert_busn_res(b, bus, 255);
3174 	}
3175 
3176 	max = pci_scan_child_bus(b);
3177 
3178 	if (!found)
3179 		pci_bus_update_busn_res_end(b, max);
3180 
3181 	return b;
3182 }
3183 EXPORT_SYMBOL(pci_scan_root_bus);
3184 
pci_scan_bus(int bus,struct pci_ops * ops,void * sysdata)3185 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3186 					void *sysdata)
3187 {
3188 	LIST_HEAD(resources);
3189 	struct pci_bus *b;
3190 
3191 	pci_add_resource(&resources, &ioport_resource);
3192 	pci_add_resource(&resources, &iomem_resource);
3193 	pci_add_resource(&resources, &busn_resource);
3194 	b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3195 	if (b) {
3196 		pci_scan_child_bus(b);
3197 	} else {
3198 		pci_free_resource_list(&resources);
3199 	}
3200 	return b;
3201 }
3202 EXPORT_SYMBOL(pci_scan_bus);
3203 
3204 /**
3205  * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3206  * @bridge: PCI bridge for the bus to scan
3207  *
3208  * Scan a PCI bus and child buses for new devices, add them,
3209  * and enable them, resizing bridge mmio/io resource if necessary
3210  * and possible.  The caller must ensure the child devices are already
3211  * removed for resizing to occur.
3212  *
3213  * Returns the max number of subordinate bus discovered.
3214  */
pci_rescan_bus_bridge_resize(struct pci_dev * bridge)3215 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
3216 {
3217 	unsigned int max;
3218 	struct pci_bus *bus = bridge->subordinate;
3219 
3220 	max = pci_scan_child_bus(bus);
3221 
3222 	pci_assign_unassigned_bridge_resources(bridge);
3223 
3224 	pci_bus_add_devices(bus);
3225 
3226 	return max;
3227 }
3228 
3229 /**
3230  * pci_rescan_bus - Scan a PCI bus for devices
3231  * @bus: PCI bus to scan
3232  *
3233  * Scan a PCI bus and child buses for new devices, add them,
3234  * and enable them.
3235  *
3236  * Returns the max number of subordinate bus discovered.
3237  */
pci_rescan_bus(struct pci_bus * bus)3238 unsigned int pci_rescan_bus(struct pci_bus *bus)
3239 {
3240 	unsigned int max;
3241 
3242 	max = pci_scan_child_bus(bus);
3243 	pci_assign_unassigned_bus_resources(bus);
3244 	pci_bus_add_devices(bus);
3245 
3246 	return max;
3247 }
3248 EXPORT_SYMBOL_GPL(pci_rescan_bus);
3249 
3250 /*
3251  * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3252  * routines should always be executed under this mutex.
3253  */
3254 static DEFINE_MUTEX(pci_rescan_remove_lock);
3255 
pci_lock_rescan_remove(void)3256 void pci_lock_rescan_remove(void)
3257 {
3258 	mutex_lock(&pci_rescan_remove_lock);
3259 }
3260 EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3261 
pci_unlock_rescan_remove(void)3262 void pci_unlock_rescan_remove(void)
3263 {
3264 	mutex_unlock(&pci_rescan_remove_lock);
3265 }
3266 EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3267 
pci_sort_bf_cmp(const struct device * d_a,const struct device * d_b)3268 static int __init pci_sort_bf_cmp(const struct device *d_a,
3269 				  const struct device *d_b)
3270 {
3271 	const struct pci_dev *a = to_pci_dev(d_a);
3272 	const struct pci_dev *b = to_pci_dev(d_b);
3273 
3274 	if      (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3275 	else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return  1;
3276 
3277 	if      (a->bus->number < b->bus->number) return -1;
3278 	else if (a->bus->number > b->bus->number) return  1;
3279 
3280 	if      (a->devfn < b->devfn) return -1;
3281 	else if (a->devfn > b->devfn) return  1;
3282 
3283 	return 0;
3284 }
3285 
pci_sort_breadthfirst(void)3286 void __init pci_sort_breadthfirst(void)
3287 {
3288 	bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
3289 }
3290 
pci_hp_add_bridge(struct pci_dev * dev)3291 int pci_hp_add_bridge(struct pci_dev *dev)
3292 {
3293 	struct pci_bus *parent = dev->bus;
3294 	int busnr, start = parent->busn_res.start;
3295 	unsigned int available_buses = 0;
3296 	int end = parent->busn_res.end;
3297 
3298 	for (busnr = start; busnr <= end; busnr++) {
3299 		if (!pci_find_bus(pci_domain_nr(parent), busnr))
3300 			break;
3301 	}
3302 	if (busnr-- > end) {
3303 		pci_err(dev, "No bus number available for hot-added bridge\n");
3304 		return -1;
3305 	}
3306 
3307 	/* Scan bridges that are already configured */
3308 	busnr = pci_scan_bridge(parent, dev, busnr, 0);
3309 
3310 	/*
3311 	 * Distribute the available bus numbers between hotplug-capable
3312 	 * bridges to make extending the chain later possible.
3313 	 */
3314 	available_buses = end - busnr;
3315 
3316 	/* Scan bridges that need to be reconfigured */
3317 	pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
3318 
3319 	if (!dev->subordinate)
3320 		return -1;
3321 
3322 	return 0;
3323 }
3324 EXPORT_SYMBOL_GPL(pci_hp_add_bridge);
3325