1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright (c) 2021, Microsoft Corporation. */
3
4 #include <linux/module.h>
5 #include <linux/pci.h>
6 #include <linux/utsname.h>
7 #include <linux/version.h>
8
9 #include <net/mana/mana.h>
10
mana_gd_r32(struct gdma_context * g,u64 offset)11 static u32 mana_gd_r32(struct gdma_context *g, u64 offset)
12 {
13 return readl(g->bar0_va + offset);
14 }
15
mana_gd_r64(struct gdma_context * g,u64 offset)16 static u64 mana_gd_r64(struct gdma_context *g, u64 offset)
17 {
18 return readq(g->bar0_va + offset);
19 }
20
mana_gd_init_pf_regs(struct pci_dev * pdev)21 static void mana_gd_init_pf_regs(struct pci_dev *pdev)
22 {
23 struct gdma_context *gc = pci_get_drvdata(pdev);
24 void __iomem *sriov_base_va;
25 u64 sriov_base_off;
26
27 gc->db_page_size = mana_gd_r32(gc, GDMA_PF_REG_DB_PAGE_SIZE) & 0xFFFF;
28 gc->db_page_base = gc->bar0_va +
29 mana_gd_r64(gc, GDMA_PF_REG_DB_PAGE_OFF);
30
31 gc->phys_db_page_base = gc->bar0_pa +
32 mana_gd_r64(gc, GDMA_PF_REG_DB_PAGE_OFF);
33
34 sriov_base_off = mana_gd_r64(gc, GDMA_SRIOV_REG_CFG_BASE_OFF);
35
36 sriov_base_va = gc->bar0_va + sriov_base_off;
37 gc->shm_base = sriov_base_va +
38 mana_gd_r64(gc, sriov_base_off + GDMA_PF_REG_SHM_OFF);
39 }
40
mana_gd_init_vf_regs(struct pci_dev * pdev)41 static void mana_gd_init_vf_regs(struct pci_dev *pdev)
42 {
43 struct gdma_context *gc = pci_get_drvdata(pdev);
44
45 gc->db_page_size = mana_gd_r32(gc, GDMA_REG_DB_PAGE_SIZE) & 0xFFFF;
46
47 gc->db_page_base = gc->bar0_va +
48 mana_gd_r64(gc, GDMA_REG_DB_PAGE_OFFSET);
49
50 gc->phys_db_page_base = gc->bar0_pa +
51 mana_gd_r64(gc, GDMA_REG_DB_PAGE_OFFSET);
52
53 gc->shm_base = gc->bar0_va + mana_gd_r64(gc, GDMA_REG_SHM_OFFSET);
54 }
55
mana_gd_init_registers(struct pci_dev * pdev)56 static void mana_gd_init_registers(struct pci_dev *pdev)
57 {
58 struct gdma_context *gc = pci_get_drvdata(pdev);
59
60 if (gc->is_pf)
61 mana_gd_init_pf_regs(pdev);
62 else
63 mana_gd_init_vf_regs(pdev);
64 }
65
mana_gd_query_max_resources(struct pci_dev * pdev)66 static int mana_gd_query_max_resources(struct pci_dev *pdev)
67 {
68 struct gdma_context *gc = pci_get_drvdata(pdev);
69 struct gdma_query_max_resources_resp resp = {};
70 struct gdma_general_req req = {};
71 int err;
72
73 mana_gd_init_req_hdr(&req.hdr, GDMA_QUERY_MAX_RESOURCES,
74 sizeof(req), sizeof(resp));
75
76 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
77 if (err || resp.hdr.status) {
78 dev_err(gc->dev, "Failed to query resource info: %d, 0x%x\n",
79 err, resp.hdr.status);
80 return err ? err : -EPROTO;
81 }
82
83 if (gc->num_msix_usable > resp.max_msix)
84 gc->num_msix_usable = resp.max_msix;
85
86 if (gc->num_msix_usable <= 1)
87 return -ENOSPC;
88
89 gc->max_num_queues = num_online_cpus();
90 if (gc->max_num_queues > MANA_MAX_NUM_QUEUES)
91 gc->max_num_queues = MANA_MAX_NUM_QUEUES;
92
93 if (gc->max_num_queues > resp.max_eq)
94 gc->max_num_queues = resp.max_eq;
95
96 if (gc->max_num_queues > resp.max_cq)
97 gc->max_num_queues = resp.max_cq;
98
99 if (gc->max_num_queues > resp.max_sq)
100 gc->max_num_queues = resp.max_sq;
101
102 if (gc->max_num_queues > resp.max_rq)
103 gc->max_num_queues = resp.max_rq;
104
105 /* The Hardware Channel (HWC) used 1 MSI-X */
106 if (gc->max_num_queues > gc->num_msix_usable - 1)
107 gc->max_num_queues = gc->num_msix_usable - 1;
108
109 return 0;
110 }
111
mana_gd_query_hwc_timeout(struct pci_dev * pdev,u32 * timeout_val)112 static int mana_gd_query_hwc_timeout(struct pci_dev *pdev, u32 *timeout_val)
113 {
114 struct gdma_context *gc = pci_get_drvdata(pdev);
115 struct gdma_query_hwc_timeout_resp resp = {};
116 struct gdma_query_hwc_timeout_req req = {};
117 int err;
118
119 mana_gd_init_req_hdr(&req.hdr, GDMA_QUERY_HWC_TIMEOUT,
120 sizeof(req), sizeof(resp));
121 req.timeout_ms = *timeout_val;
122 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
123 if (err || resp.hdr.status)
124 return err ? err : -EPROTO;
125
126 *timeout_val = resp.timeout_ms;
127
128 return 0;
129 }
130
mana_gd_detect_devices(struct pci_dev * pdev)131 static int mana_gd_detect_devices(struct pci_dev *pdev)
132 {
133 struct gdma_context *gc = pci_get_drvdata(pdev);
134 struct gdma_list_devices_resp resp = {};
135 struct gdma_general_req req = {};
136 struct gdma_dev_id dev;
137 u32 i, max_num_devs;
138 u16 dev_type;
139 int err;
140
141 mana_gd_init_req_hdr(&req.hdr, GDMA_LIST_DEVICES, sizeof(req),
142 sizeof(resp));
143
144 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
145 if (err || resp.hdr.status) {
146 dev_err(gc->dev, "Failed to detect devices: %d, 0x%x\n", err,
147 resp.hdr.status);
148 return err ? err : -EPROTO;
149 }
150
151 max_num_devs = min_t(u32, MAX_NUM_GDMA_DEVICES, resp.num_of_devs);
152
153 for (i = 0; i < max_num_devs; i++) {
154 dev = resp.devs[i];
155 dev_type = dev.type;
156
157 /* HWC is already detected in mana_hwc_create_channel(). */
158 if (dev_type == GDMA_DEVICE_HWC)
159 continue;
160
161 if (dev_type == GDMA_DEVICE_MANA) {
162 gc->mana.gdma_context = gc;
163 gc->mana.dev_id = dev;
164 }
165 }
166
167 return gc->mana.dev_id.type == 0 ? -ENODEV : 0;
168 }
169
mana_gd_send_request(struct gdma_context * gc,u32 req_len,const void * req,u32 resp_len,void * resp)170 int mana_gd_send_request(struct gdma_context *gc, u32 req_len, const void *req,
171 u32 resp_len, void *resp)
172 {
173 struct hw_channel_context *hwc = gc->hwc.driver_data;
174
175 return mana_hwc_send_request(hwc, req_len, req, resp_len, resp);
176 }
177 EXPORT_SYMBOL_NS(mana_gd_send_request, NET_MANA);
178
mana_gd_alloc_memory(struct gdma_context * gc,unsigned int length,struct gdma_mem_info * gmi)179 int mana_gd_alloc_memory(struct gdma_context *gc, unsigned int length,
180 struct gdma_mem_info *gmi)
181 {
182 dma_addr_t dma_handle;
183 void *buf;
184
185 if (length < MANA_PAGE_SIZE || !is_power_of_2(length))
186 return -EINVAL;
187
188 gmi->dev = gc->dev;
189 buf = dma_alloc_coherent(gmi->dev, length, &dma_handle, GFP_KERNEL);
190 if (!buf)
191 return -ENOMEM;
192
193 gmi->dma_handle = dma_handle;
194 gmi->virt_addr = buf;
195 gmi->length = length;
196
197 return 0;
198 }
199
mana_gd_free_memory(struct gdma_mem_info * gmi)200 void mana_gd_free_memory(struct gdma_mem_info *gmi)
201 {
202 dma_free_coherent(gmi->dev, gmi->length, gmi->virt_addr,
203 gmi->dma_handle);
204 }
205
mana_gd_create_hw_eq(struct gdma_context * gc,struct gdma_queue * queue)206 static int mana_gd_create_hw_eq(struct gdma_context *gc,
207 struct gdma_queue *queue)
208 {
209 struct gdma_create_queue_resp resp = {};
210 struct gdma_create_queue_req req = {};
211 int err;
212
213 if (queue->type != GDMA_EQ)
214 return -EINVAL;
215
216 mana_gd_init_req_hdr(&req.hdr, GDMA_CREATE_QUEUE,
217 sizeof(req), sizeof(resp));
218
219 req.hdr.dev_id = queue->gdma_dev->dev_id;
220 req.type = queue->type;
221 req.pdid = queue->gdma_dev->pdid;
222 req.doolbell_id = queue->gdma_dev->doorbell;
223 req.gdma_region = queue->mem_info.dma_region_handle;
224 req.queue_size = queue->queue_size;
225 req.log2_throttle_limit = queue->eq.log2_throttle_limit;
226 req.eq_pci_msix_index = queue->eq.msix_index;
227
228 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
229 if (err || resp.hdr.status) {
230 dev_err(gc->dev, "Failed to create queue: %d, 0x%x\n", err,
231 resp.hdr.status);
232 return err ? err : -EPROTO;
233 }
234
235 queue->id = resp.queue_index;
236 queue->eq.disable_needed = true;
237 queue->mem_info.dma_region_handle = GDMA_INVALID_DMA_REGION;
238 return 0;
239 }
240
mana_gd_disable_queue(struct gdma_queue * queue)241 static int mana_gd_disable_queue(struct gdma_queue *queue)
242 {
243 struct gdma_context *gc = queue->gdma_dev->gdma_context;
244 struct gdma_disable_queue_req req = {};
245 struct gdma_general_resp resp = {};
246 int err;
247
248 WARN_ON(queue->type != GDMA_EQ);
249
250 mana_gd_init_req_hdr(&req.hdr, GDMA_DISABLE_QUEUE,
251 sizeof(req), sizeof(resp));
252
253 req.hdr.dev_id = queue->gdma_dev->dev_id;
254 req.type = queue->type;
255 req.queue_index = queue->id;
256 req.alloc_res_id_on_creation = 1;
257
258 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
259 if (err || resp.hdr.status) {
260 dev_err(gc->dev, "Failed to disable queue: %d, 0x%x\n", err,
261 resp.hdr.status);
262 return err ? err : -EPROTO;
263 }
264
265 return 0;
266 }
267
268 #define DOORBELL_OFFSET_SQ 0x0
269 #define DOORBELL_OFFSET_RQ 0x400
270 #define DOORBELL_OFFSET_CQ 0x800
271 #define DOORBELL_OFFSET_EQ 0xFF8
272
mana_gd_ring_doorbell(struct gdma_context * gc,u32 db_index,enum gdma_queue_type q_type,u32 qid,u32 tail_ptr,u8 num_req)273 static void mana_gd_ring_doorbell(struct gdma_context *gc, u32 db_index,
274 enum gdma_queue_type q_type, u32 qid,
275 u32 tail_ptr, u8 num_req)
276 {
277 void __iomem *addr = gc->db_page_base + gc->db_page_size * db_index;
278 union gdma_doorbell_entry e = {};
279
280 switch (q_type) {
281 case GDMA_EQ:
282 e.eq.id = qid;
283 e.eq.tail_ptr = tail_ptr;
284 e.eq.arm = num_req;
285
286 addr += DOORBELL_OFFSET_EQ;
287 break;
288
289 case GDMA_CQ:
290 e.cq.id = qid;
291 e.cq.tail_ptr = tail_ptr;
292 e.cq.arm = num_req;
293
294 addr += DOORBELL_OFFSET_CQ;
295 break;
296
297 case GDMA_RQ:
298 e.rq.id = qid;
299 e.rq.tail_ptr = tail_ptr;
300 e.rq.wqe_cnt = num_req;
301
302 addr += DOORBELL_OFFSET_RQ;
303 break;
304
305 case GDMA_SQ:
306 e.sq.id = qid;
307 e.sq.tail_ptr = tail_ptr;
308
309 addr += DOORBELL_OFFSET_SQ;
310 break;
311
312 default:
313 WARN_ON(1);
314 return;
315 }
316
317 /* Ensure all writes are done before ring doorbell */
318 wmb();
319
320 writeq(e.as_uint64, addr);
321 }
322
mana_gd_wq_ring_doorbell(struct gdma_context * gc,struct gdma_queue * queue)323 void mana_gd_wq_ring_doorbell(struct gdma_context *gc, struct gdma_queue *queue)
324 {
325 /* Hardware Spec specifies that software client should set 0 for
326 * wqe_cnt for Receive Queues. This value is not used in Send Queues.
327 */
328 mana_gd_ring_doorbell(gc, queue->gdma_dev->doorbell, queue->type,
329 queue->id, queue->head * GDMA_WQE_BU_SIZE, 0);
330 }
331
mana_gd_ring_cq(struct gdma_queue * cq,u8 arm_bit)332 void mana_gd_ring_cq(struct gdma_queue *cq, u8 arm_bit)
333 {
334 struct gdma_context *gc = cq->gdma_dev->gdma_context;
335
336 u32 num_cqe = cq->queue_size / GDMA_CQE_SIZE;
337
338 u32 head = cq->head % (num_cqe << GDMA_CQE_OWNER_BITS);
339
340 mana_gd_ring_doorbell(gc, cq->gdma_dev->doorbell, cq->type, cq->id,
341 head, arm_bit);
342 }
343
mana_gd_process_eqe(struct gdma_queue * eq)344 static void mana_gd_process_eqe(struct gdma_queue *eq)
345 {
346 u32 head = eq->head % (eq->queue_size / GDMA_EQE_SIZE);
347 struct gdma_context *gc = eq->gdma_dev->gdma_context;
348 struct gdma_eqe *eq_eqe_ptr = eq->queue_mem_ptr;
349 union gdma_eqe_info eqe_info;
350 enum gdma_eqe_type type;
351 struct gdma_event event;
352 struct gdma_queue *cq;
353 struct gdma_eqe *eqe;
354 u32 cq_id;
355
356 eqe = &eq_eqe_ptr[head];
357 eqe_info.as_uint32 = eqe->eqe_info;
358 type = eqe_info.type;
359
360 switch (type) {
361 case GDMA_EQE_COMPLETION:
362 cq_id = eqe->details[0] & 0xFFFFFF;
363 if (WARN_ON_ONCE(cq_id >= gc->max_num_cqs))
364 break;
365
366 cq = gc->cq_table[cq_id];
367 if (WARN_ON_ONCE(!cq || cq->type != GDMA_CQ || cq->id != cq_id))
368 break;
369
370 if (cq->cq.callback)
371 cq->cq.callback(cq->cq.context, cq);
372
373 break;
374
375 case GDMA_EQE_TEST_EVENT:
376 gc->test_event_eq_id = eq->id;
377 complete(&gc->eq_test_event);
378 break;
379
380 case GDMA_EQE_HWC_INIT_EQ_ID_DB:
381 case GDMA_EQE_HWC_INIT_DATA:
382 case GDMA_EQE_HWC_INIT_DONE:
383 if (!eq->eq.callback)
384 break;
385
386 event.type = type;
387 memcpy(&event.details, &eqe->details, GDMA_EVENT_DATA_SIZE);
388 eq->eq.callback(eq->eq.context, eq, &event);
389 break;
390
391 default:
392 break;
393 }
394 }
395
mana_gd_process_eq_events(void * arg)396 static void mana_gd_process_eq_events(void *arg)
397 {
398 u32 owner_bits, new_bits, old_bits;
399 union gdma_eqe_info eqe_info;
400 struct gdma_eqe *eq_eqe_ptr;
401 struct gdma_queue *eq = arg;
402 struct gdma_context *gc;
403 struct gdma_eqe *eqe;
404 u32 head, num_eqe;
405 int i;
406
407 gc = eq->gdma_dev->gdma_context;
408
409 num_eqe = eq->queue_size / GDMA_EQE_SIZE;
410 eq_eqe_ptr = eq->queue_mem_ptr;
411
412 /* Process up to 5 EQEs at a time, and update the HW head. */
413 for (i = 0; i < 5; i++) {
414 eqe = &eq_eqe_ptr[eq->head % num_eqe];
415 eqe_info.as_uint32 = eqe->eqe_info;
416 owner_bits = eqe_info.owner_bits;
417
418 old_bits = (eq->head / num_eqe - 1) & GDMA_EQE_OWNER_MASK;
419 /* No more entries */
420 if (owner_bits == old_bits)
421 break;
422
423 new_bits = (eq->head / num_eqe) & GDMA_EQE_OWNER_MASK;
424 if (owner_bits != new_bits) {
425 dev_err(gc->dev, "EQ %d: overflow detected\n", eq->id);
426 break;
427 }
428
429 /* Per GDMA spec, rmb is necessary after checking owner_bits, before
430 * reading eqe.
431 */
432 rmb();
433
434 mana_gd_process_eqe(eq);
435
436 eq->head++;
437 }
438
439 head = eq->head % (num_eqe << GDMA_EQE_OWNER_BITS);
440
441 mana_gd_ring_doorbell(gc, eq->gdma_dev->doorbell, eq->type, eq->id,
442 head, SET_ARM_BIT);
443 }
444
mana_gd_register_irq(struct gdma_queue * queue,const struct gdma_queue_spec * spec)445 static int mana_gd_register_irq(struct gdma_queue *queue,
446 const struct gdma_queue_spec *spec)
447 {
448 struct gdma_dev *gd = queue->gdma_dev;
449 struct gdma_irq_context *gic;
450 struct gdma_context *gc;
451 struct gdma_resource *r;
452 unsigned int msi_index;
453 unsigned long flags;
454 struct device *dev;
455 int err = 0;
456
457 gc = gd->gdma_context;
458 r = &gc->msix_resource;
459 dev = gc->dev;
460
461 spin_lock_irqsave(&r->lock, flags);
462
463 msi_index = find_first_zero_bit(r->map, r->size);
464 if (msi_index >= r->size || msi_index >= gc->num_msix_usable) {
465 err = -ENOSPC;
466 } else {
467 bitmap_set(r->map, msi_index, 1);
468 queue->eq.msix_index = msi_index;
469 }
470
471 spin_unlock_irqrestore(&r->lock, flags);
472
473 if (err) {
474 dev_err(dev, "Register IRQ err:%d, msi:%u rsize:%u, nMSI:%u",
475 err, msi_index, r->size, gc->num_msix_usable);
476
477 return err;
478 }
479
480 gic = &gc->irq_contexts[msi_index];
481
482 WARN_ON(gic->handler || gic->arg);
483
484 gic->arg = queue;
485
486 gic->handler = mana_gd_process_eq_events;
487
488 return 0;
489 }
490
mana_gd_deregiser_irq(struct gdma_queue * queue)491 static void mana_gd_deregiser_irq(struct gdma_queue *queue)
492 {
493 struct gdma_dev *gd = queue->gdma_dev;
494 struct gdma_irq_context *gic;
495 struct gdma_context *gc;
496 struct gdma_resource *r;
497 unsigned int msix_index;
498 unsigned long flags;
499
500 gc = gd->gdma_context;
501 r = &gc->msix_resource;
502
503 /* At most num_online_cpus() + 1 interrupts are used. */
504 msix_index = queue->eq.msix_index;
505 if (WARN_ON(msix_index >= gc->num_msix_usable))
506 return;
507
508 gic = &gc->irq_contexts[msix_index];
509 gic->handler = NULL;
510 gic->arg = NULL;
511
512 spin_lock_irqsave(&r->lock, flags);
513 bitmap_clear(r->map, msix_index, 1);
514 spin_unlock_irqrestore(&r->lock, flags);
515
516 queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
517 }
518
mana_gd_test_eq(struct gdma_context * gc,struct gdma_queue * eq)519 int mana_gd_test_eq(struct gdma_context *gc, struct gdma_queue *eq)
520 {
521 struct gdma_generate_test_event_req req = {};
522 struct gdma_general_resp resp = {};
523 struct device *dev = gc->dev;
524 int err;
525
526 mutex_lock(&gc->eq_test_event_mutex);
527
528 init_completion(&gc->eq_test_event);
529 gc->test_event_eq_id = INVALID_QUEUE_ID;
530
531 mana_gd_init_req_hdr(&req.hdr, GDMA_GENERATE_TEST_EQE,
532 sizeof(req), sizeof(resp));
533
534 req.hdr.dev_id = eq->gdma_dev->dev_id;
535 req.queue_index = eq->id;
536
537 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
538 if (err) {
539 dev_err(dev, "test_eq failed: %d\n", err);
540 goto out;
541 }
542
543 err = -EPROTO;
544
545 if (resp.hdr.status) {
546 dev_err(dev, "test_eq failed: 0x%x\n", resp.hdr.status);
547 goto out;
548 }
549
550 if (!wait_for_completion_timeout(&gc->eq_test_event, 30 * HZ)) {
551 dev_err(dev, "test_eq timed out on queue %d\n", eq->id);
552 goto out;
553 }
554
555 if (eq->id != gc->test_event_eq_id) {
556 dev_err(dev, "test_eq got an event on wrong queue %d (%d)\n",
557 gc->test_event_eq_id, eq->id);
558 goto out;
559 }
560
561 err = 0;
562 out:
563 mutex_unlock(&gc->eq_test_event_mutex);
564 return err;
565 }
566
mana_gd_destroy_eq(struct gdma_context * gc,bool flush_evenets,struct gdma_queue * queue)567 static void mana_gd_destroy_eq(struct gdma_context *gc, bool flush_evenets,
568 struct gdma_queue *queue)
569 {
570 int err;
571
572 if (flush_evenets) {
573 err = mana_gd_test_eq(gc, queue);
574 if (err)
575 dev_warn(gc->dev, "Failed to flush EQ: %d\n", err);
576 }
577
578 mana_gd_deregiser_irq(queue);
579
580 if (queue->eq.disable_needed)
581 mana_gd_disable_queue(queue);
582 }
583
mana_gd_create_eq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,bool create_hwq,struct gdma_queue * queue)584 static int mana_gd_create_eq(struct gdma_dev *gd,
585 const struct gdma_queue_spec *spec,
586 bool create_hwq, struct gdma_queue *queue)
587 {
588 struct gdma_context *gc = gd->gdma_context;
589 struct device *dev = gc->dev;
590 u32 log2_num_entries;
591 int err;
592
593 queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
594
595 log2_num_entries = ilog2(queue->queue_size / GDMA_EQE_SIZE);
596
597 if (spec->eq.log2_throttle_limit > log2_num_entries) {
598 dev_err(dev, "EQ throttling limit (%lu) > maximum EQE (%u)\n",
599 spec->eq.log2_throttle_limit, log2_num_entries);
600 return -EINVAL;
601 }
602
603 err = mana_gd_register_irq(queue, spec);
604 if (err) {
605 dev_err(dev, "Failed to register irq: %d\n", err);
606 return err;
607 }
608
609 queue->eq.callback = spec->eq.callback;
610 queue->eq.context = spec->eq.context;
611 queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
612 queue->eq.log2_throttle_limit = spec->eq.log2_throttle_limit ?: 1;
613
614 if (create_hwq) {
615 err = mana_gd_create_hw_eq(gc, queue);
616 if (err)
617 goto out;
618
619 err = mana_gd_test_eq(gc, queue);
620 if (err)
621 goto out;
622 }
623
624 return 0;
625 out:
626 dev_err(dev, "Failed to create EQ: %d\n", err);
627 mana_gd_destroy_eq(gc, false, queue);
628 return err;
629 }
630
mana_gd_create_cq(const struct gdma_queue_spec * spec,struct gdma_queue * queue)631 static void mana_gd_create_cq(const struct gdma_queue_spec *spec,
632 struct gdma_queue *queue)
633 {
634 u32 log2_num_entries = ilog2(spec->queue_size / GDMA_CQE_SIZE);
635
636 queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
637 queue->cq.parent = spec->cq.parent_eq;
638 queue->cq.context = spec->cq.context;
639 queue->cq.callback = spec->cq.callback;
640 }
641
mana_gd_destroy_cq(struct gdma_context * gc,struct gdma_queue * queue)642 static void mana_gd_destroy_cq(struct gdma_context *gc,
643 struct gdma_queue *queue)
644 {
645 u32 id = queue->id;
646
647 if (id >= gc->max_num_cqs)
648 return;
649
650 if (!gc->cq_table[id])
651 return;
652
653 gc->cq_table[id] = NULL;
654 }
655
mana_gd_create_hwc_queue(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)656 int mana_gd_create_hwc_queue(struct gdma_dev *gd,
657 const struct gdma_queue_spec *spec,
658 struct gdma_queue **queue_ptr)
659 {
660 struct gdma_context *gc = gd->gdma_context;
661 struct gdma_mem_info *gmi;
662 struct gdma_queue *queue;
663 int err;
664
665 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
666 if (!queue)
667 return -ENOMEM;
668
669 gmi = &queue->mem_info;
670 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
671 if (err)
672 goto free_q;
673
674 queue->head = 0;
675 queue->tail = 0;
676 queue->queue_mem_ptr = gmi->virt_addr;
677 queue->queue_size = spec->queue_size;
678 queue->monitor_avl_buf = spec->monitor_avl_buf;
679 queue->type = spec->type;
680 queue->gdma_dev = gd;
681
682 if (spec->type == GDMA_EQ)
683 err = mana_gd_create_eq(gd, spec, false, queue);
684 else if (spec->type == GDMA_CQ)
685 mana_gd_create_cq(spec, queue);
686
687 if (err)
688 goto out;
689
690 *queue_ptr = queue;
691 return 0;
692 out:
693 mana_gd_free_memory(gmi);
694 free_q:
695 kfree(queue);
696 return err;
697 }
698
mana_gd_destroy_dma_region(struct gdma_context * gc,u64 dma_region_handle)699 int mana_gd_destroy_dma_region(struct gdma_context *gc, u64 dma_region_handle)
700 {
701 struct gdma_destroy_dma_region_req req = {};
702 struct gdma_general_resp resp = {};
703 int err;
704
705 if (dma_region_handle == GDMA_INVALID_DMA_REGION)
706 return 0;
707
708 mana_gd_init_req_hdr(&req.hdr, GDMA_DESTROY_DMA_REGION, sizeof(req),
709 sizeof(resp));
710 req.dma_region_handle = dma_region_handle;
711
712 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
713 if (err || resp.hdr.status) {
714 dev_err(gc->dev, "Failed to destroy DMA region: %d, 0x%x\n",
715 err, resp.hdr.status);
716 return -EPROTO;
717 }
718
719 return 0;
720 }
721 EXPORT_SYMBOL_NS(mana_gd_destroy_dma_region, NET_MANA);
722
mana_gd_create_dma_region(struct gdma_dev * gd,struct gdma_mem_info * gmi)723 static int mana_gd_create_dma_region(struct gdma_dev *gd,
724 struct gdma_mem_info *gmi)
725 {
726 unsigned int num_page = gmi->length / MANA_PAGE_SIZE;
727 struct gdma_create_dma_region_req *req = NULL;
728 struct gdma_create_dma_region_resp resp = {};
729 struct gdma_context *gc = gd->gdma_context;
730 struct hw_channel_context *hwc;
731 u32 length = gmi->length;
732 size_t req_msg_size;
733 int err;
734 int i;
735
736 if (length < MANA_PAGE_SIZE || !is_power_of_2(length))
737 return -EINVAL;
738
739 if (!MANA_PAGE_ALIGNED(gmi->virt_addr))
740 return -EINVAL;
741
742 hwc = gc->hwc.driver_data;
743 req_msg_size = struct_size(req, page_addr_list, num_page);
744 if (req_msg_size > hwc->max_req_msg_size)
745 return -EINVAL;
746
747 req = kzalloc(req_msg_size, GFP_KERNEL);
748 if (!req)
749 return -ENOMEM;
750
751 mana_gd_init_req_hdr(&req->hdr, GDMA_CREATE_DMA_REGION,
752 req_msg_size, sizeof(resp));
753 req->length = length;
754 req->offset_in_page = 0;
755 req->gdma_page_type = GDMA_PAGE_TYPE_4K;
756 req->page_count = num_page;
757 req->page_addr_list_len = num_page;
758
759 for (i = 0; i < num_page; i++)
760 req->page_addr_list[i] = gmi->dma_handle + i * MANA_PAGE_SIZE;
761
762 err = mana_gd_send_request(gc, req_msg_size, req, sizeof(resp), &resp);
763 if (err)
764 goto out;
765
766 if (resp.hdr.status ||
767 resp.dma_region_handle == GDMA_INVALID_DMA_REGION) {
768 dev_err(gc->dev, "Failed to create DMA region: 0x%x\n",
769 resp.hdr.status);
770 err = -EPROTO;
771 goto out;
772 }
773
774 gmi->dma_region_handle = resp.dma_region_handle;
775 out:
776 kfree(req);
777 return err;
778 }
779
mana_gd_create_mana_eq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)780 int mana_gd_create_mana_eq(struct gdma_dev *gd,
781 const struct gdma_queue_spec *spec,
782 struct gdma_queue **queue_ptr)
783 {
784 struct gdma_context *gc = gd->gdma_context;
785 struct gdma_mem_info *gmi;
786 struct gdma_queue *queue;
787 int err;
788
789 if (spec->type != GDMA_EQ)
790 return -EINVAL;
791
792 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
793 if (!queue)
794 return -ENOMEM;
795
796 gmi = &queue->mem_info;
797 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
798 if (err)
799 goto free_q;
800
801 err = mana_gd_create_dma_region(gd, gmi);
802 if (err)
803 goto out;
804
805 queue->head = 0;
806 queue->tail = 0;
807 queue->queue_mem_ptr = gmi->virt_addr;
808 queue->queue_size = spec->queue_size;
809 queue->monitor_avl_buf = spec->monitor_avl_buf;
810 queue->type = spec->type;
811 queue->gdma_dev = gd;
812
813 err = mana_gd_create_eq(gd, spec, true, queue);
814 if (err)
815 goto out;
816
817 *queue_ptr = queue;
818 return 0;
819 out:
820 mana_gd_free_memory(gmi);
821 free_q:
822 kfree(queue);
823 return err;
824 }
825
mana_gd_create_mana_wq_cq(struct gdma_dev * gd,const struct gdma_queue_spec * spec,struct gdma_queue ** queue_ptr)826 int mana_gd_create_mana_wq_cq(struct gdma_dev *gd,
827 const struct gdma_queue_spec *spec,
828 struct gdma_queue **queue_ptr)
829 {
830 struct gdma_context *gc = gd->gdma_context;
831 struct gdma_mem_info *gmi;
832 struct gdma_queue *queue;
833 int err;
834
835 if (spec->type != GDMA_CQ && spec->type != GDMA_SQ &&
836 spec->type != GDMA_RQ)
837 return -EINVAL;
838
839 queue = kzalloc(sizeof(*queue), GFP_KERNEL);
840 if (!queue)
841 return -ENOMEM;
842
843 gmi = &queue->mem_info;
844 err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
845 if (err)
846 goto free_q;
847
848 err = mana_gd_create_dma_region(gd, gmi);
849 if (err)
850 goto out;
851
852 queue->head = 0;
853 queue->tail = 0;
854 queue->queue_mem_ptr = gmi->virt_addr;
855 queue->queue_size = spec->queue_size;
856 queue->monitor_avl_buf = spec->monitor_avl_buf;
857 queue->type = spec->type;
858 queue->gdma_dev = gd;
859
860 if (spec->type == GDMA_CQ)
861 mana_gd_create_cq(spec, queue);
862
863 *queue_ptr = queue;
864 return 0;
865 out:
866 mana_gd_free_memory(gmi);
867 free_q:
868 kfree(queue);
869 return err;
870 }
871
mana_gd_destroy_queue(struct gdma_context * gc,struct gdma_queue * queue)872 void mana_gd_destroy_queue(struct gdma_context *gc, struct gdma_queue *queue)
873 {
874 struct gdma_mem_info *gmi = &queue->mem_info;
875
876 switch (queue->type) {
877 case GDMA_EQ:
878 mana_gd_destroy_eq(gc, queue->eq.disable_needed, queue);
879 break;
880
881 case GDMA_CQ:
882 mana_gd_destroy_cq(gc, queue);
883 break;
884
885 case GDMA_RQ:
886 break;
887
888 case GDMA_SQ:
889 break;
890
891 default:
892 dev_err(gc->dev, "Can't destroy unknown queue: type=%d\n",
893 queue->type);
894 return;
895 }
896
897 mana_gd_destroy_dma_region(gc, gmi->dma_region_handle);
898 mana_gd_free_memory(gmi);
899 kfree(queue);
900 }
901
mana_gd_verify_vf_version(struct pci_dev * pdev)902 int mana_gd_verify_vf_version(struct pci_dev *pdev)
903 {
904 struct gdma_context *gc = pci_get_drvdata(pdev);
905 struct gdma_verify_ver_resp resp = {};
906 struct gdma_verify_ver_req req = {};
907 struct hw_channel_context *hwc;
908 int err;
909
910 hwc = gc->hwc.driver_data;
911 mana_gd_init_req_hdr(&req.hdr, GDMA_VERIFY_VF_DRIVER_VERSION,
912 sizeof(req), sizeof(resp));
913
914 req.protocol_ver_min = GDMA_PROTOCOL_FIRST;
915 req.protocol_ver_max = GDMA_PROTOCOL_LAST;
916
917 req.gd_drv_cap_flags1 = GDMA_DRV_CAP_FLAGS1;
918 req.gd_drv_cap_flags2 = GDMA_DRV_CAP_FLAGS2;
919 req.gd_drv_cap_flags3 = GDMA_DRV_CAP_FLAGS3;
920 req.gd_drv_cap_flags4 = GDMA_DRV_CAP_FLAGS4;
921
922 req.drv_ver = 0; /* Unused*/
923 req.os_type = 0x10; /* Linux */
924 req.os_ver_major = LINUX_VERSION_MAJOR;
925 req.os_ver_minor = LINUX_VERSION_PATCHLEVEL;
926 req.os_ver_build = LINUX_VERSION_SUBLEVEL;
927 strscpy(req.os_ver_str1, utsname()->sysname, sizeof(req.os_ver_str1));
928 strscpy(req.os_ver_str2, utsname()->release, sizeof(req.os_ver_str2));
929 strscpy(req.os_ver_str3, utsname()->version, sizeof(req.os_ver_str3));
930
931 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
932 if (err || resp.hdr.status) {
933 dev_err(gc->dev, "VfVerifyVersionOutput: %d, status=0x%x\n",
934 err, resp.hdr.status);
935 return err ? err : -EPROTO;
936 }
937 if (resp.pf_cap_flags1 & GDMA_DRV_CAP_FLAG_1_HWC_TIMEOUT_RECONFIG) {
938 err = mana_gd_query_hwc_timeout(pdev, &hwc->hwc_timeout);
939 if (err) {
940 dev_err(gc->dev, "Failed to set the hwc timeout %d\n", err);
941 return err;
942 }
943 dev_dbg(gc->dev, "set the hwc timeout to %u\n", hwc->hwc_timeout);
944 }
945 return 0;
946 }
947
mana_gd_register_device(struct gdma_dev * gd)948 int mana_gd_register_device(struct gdma_dev *gd)
949 {
950 struct gdma_context *gc = gd->gdma_context;
951 struct gdma_register_device_resp resp = {};
952 struct gdma_general_req req = {};
953 int err;
954
955 gd->pdid = INVALID_PDID;
956 gd->doorbell = INVALID_DOORBELL;
957 gd->gpa_mkey = INVALID_MEM_KEY;
958
959 mana_gd_init_req_hdr(&req.hdr, GDMA_REGISTER_DEVICE, sizeof(req),
960 sizeof(resp));
961
962 req.hdr.dev_id = gd->dev_id;
963
964 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
965 if (err || resp.hdr.status) {
966 dev_err(gc->dev, "gdma_register_device_resp failed: %d, 0x%x\n",
967 err, resp.hdr.status);
968 return err ? err : -EPROTO;
969 }
970
971 gd->pdid = resp.pdid;
972 gd->gpa_mkey = resp.gpa_mkey;
973 gd->doorbell = resp.db_id;
974
975 return 0;
976 }
977
mana_gd_deregister_device(struct gdma_dev * gd)978 int mana_gd_deregister_device(struct gdma_dev *gd)
979 {
980 struct gdma_context *gc = gd->gdma_context;
981 struct gdma_general_resp resp = {};
982 struct gdma_general_req req = {};
983 int err;
984
985 if (gd->pdid == INVALID_PDID)
986 return -EINVAL;
987
988 mana_gd_init_req_hdr(&req.hdr, GDMA_DEREGISTER_DEVICE, sizeof(req),
989 sizeof(resp));
990
991 req.hdr.dev_id = gd->dev_id;
992
993 err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
994 if (err || resp.hdr.status) {
995 dev_err(gc->dev, "Failed to deregister device: %d, 0x%x\n",
996 err, resp.hdr.status);
997 if (!err)
998 err = -EPROTO;
999 }
1000
1001 gd->pdid = INVALID_PDID;
1002 gd->doorbell = INVALID_DOORBELL;
1003 gd->gpa_mkey = INVALID_MEM_KEY;
1004
1005 return err;
1006 }
1007
mana_gd_wq_avail_space(struct gdma_queue * wq)1008 u32 mana_gd_wq_avail_space(struct gdma_queue *wq)
1009 {
1010 u32 used_space = (wq->head - wq->tail) * GDMA_WQE_BU_SIZE;
1011 u32 wq_size = wq->queue_size;
1012
1013 WARN_ON_ONCE(used_space > wq_size);
1014
1015 return wq_size - used_space;
1016 }
1017
mana_gd_get_wqe_ptr(const struct gdma_queue * wq,u32 wqe_offset)1018 u8 *mana_gd_get_wqe_ptr(const struct gdma_queue *wq, u32 wqe_offset)
1019 {
1020 u32 offset = (wqe_offset * GDMA_WQE_BU_SIZE) & (wq->queue_size - 1);
1021
1022 WARN_ON_ONCE((offset + GDMA_WQE_BU_SIZE) > wq->queue_size);
1023
1024 return wq->queue_mem_ptr + offset;
1025 }
1026
mana_gd_write_client_oob(const struct gdma_wqe_request * wqe_req,enum gdma_queue_type q_type,u32 client_oob_size,u32 sgl_data_size,u8 * wqe_ptr)1027 static u32 mana_gd_write_client_oob(const struct gdma_wqe_request *wqe_req,
1028 enum gdma_queue_type q_type,
1029 u32 client_oob_size, u32 sgl_data_size,
1030 u8 *wqe_ptr)
1031 {
1032 bool oob_in_sgl = !!(wqe_req->flags & GDMA_WR_OOB_IN_SGL);
1033 bool pad_data = !!(wqe_req->flags & GDMA_WR_PAD_BY_SGE0);
1034 struct gdma_wqe *header = (struct gdma_wqe *)wqe_ptr;
1035 u8 *ptr;
1036
1037 memset(header, 0, sizeof(struct gdma_wqe));
1038 header->num_sge = wqe_req->num_sge;
1039 header->inline_oob_size_div4 = client_oob_size / sizeof(u32);
1040
1041 if (oob_in_sgl) {
1042 WARN_ON_ONCE(wqe_req->num_sge < 2);
1043
1044 header->client_oob_in_sgl = 1;
1045
1046 if (pad_data)
1047 header->last_vbytes = wqe_req->sgl[0].size;
1048 }
1049
1050 if (q_type == GDMA_SQ)
1051 header->client_data_unit = wqe_req->client_data_unit;
1052
1053 /* The size of gdma_wqe + client_oob_size must be less than or equal
1054 * to one Basic Unit (i.e. 32 bytes), so the pointer can't go beyond
1055 * the queue memory buffer boundary.
1056 */
1057 ptr = wqe_ptr + sizeof(header);
1058
1059 if (wqe_req->inline_oob_data && wqe_req->inline_oob_size > 0) {
1060 memcpy(ptr, wqe_req->inline_oob_data, wqe_req->inline_oob_size);
1061
1062 if (client_oob_size > wqe_req->inline_oob_size)
1063 memset(ptr + wqe_req->inline_oob_size, 0,
1064 client_oob_size - wqe_req->inline_oob_size);
1065 }
1066
1067 return sizeof(header) + client_oob_size;
1068 }
1069
mana_gd_write_sgl(struct gdma_queue * wq,u8 * wqe_ptr,const struct gdma_wqe_request * wqe_req)1070 static void mana_gd_write_sgl(struct gdma_queue *wq, u8 *wqe_ptr,
1071 const struct gdma_wqe_request *wqe_req)
1072 {
1073 u32 sgl_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
1074 const u8 *address = (u8 *)wqe_req->sgl;
1075 u8 *base_ptr, *end_ptr;
1076 u32 size_to_end;
1077
1078 base_ptr = wq->queue_mem_ptr;
1079 end_ptr = base_ptr + wq->queue_size;
1080 size_to_end = (u32)(end_ptr - wqe_ptr);
1081
1082 if (size_to_end < sgl_size) {
1083 memcpy(wqe_ptr, address, size_to_end);
1084
1085 wqe_ptr = base_ptr;
1086 address += size_to_end;
1087 sgl_size -= size_to_end;
1088 }
1089
1090 memcpy(wqe_ptr, address, sgl_size);
1091 }
1092
mana_gd_post_work_request(struct gdma_queue * wq,const struct gdma_wqe_request * wqe_req,struct gdma_posted_wqe_info * wqe_info)1093 int mana_gd_post_work_request(struct gdma_queue *wq,
1094 const struct gdma_wqe_request *wqe_req,
1095 struct gdma_posted_wqe_info *wqe_info)
1096 {
1097 u32 client_oob_size = wqe_req->inline_oob_size;
1098 struct gdma_context *gc;
1099 u32 sgl_data_size;
1100 u32 max_wqe_size;
1101 u32 wqe_size;
1102 u8 *wqe_ptr;
1103
1104 if (wqe_req->num_sge == 0)
1105 return -EINVAL;
1106
1107 if (wq->type == GDMA_RQ) {
1108 if (client_oob_size != 0)
1109 return -EINVAL;
1110
1111 client_oob_size = INLINE_OOB_SMALL_SIZE;
1112
1113 max_wqe_size = GDMA_MAX_RQE_SIZE;
1114 } else {
1115 if (client_oob_size != INLINE_OOB_SMALL_SIZE &&
1116 client_oob_size != INLINE_OOB_LARGE_SIZE)
1117 return -EINVAL;
1118
1119 max_wqe_size = GDMA_MAX_SQE_SIZE;
1120 }
1121
1122 sgl_data_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
1123 wqe_size = ALIGN(sizeof(struct gdma_wqe) + client_oob_size +
1124 sgl_data_size, GDMA_WQE_BU_SIZE);
1125 if (wqe_size > max_wqe_size)
1126 return -EINVAL;
1127
1128 if (wq->monitor_avl_buf && wqe_size > mana_gd_wq_avail_space(wq)) {
1129 gc = wq->gdma_dev->gdma_context;
1130 dev_err(gc->dev, "unsuccessful flow control!\n");
1131 return -ENOSPC;
1132 }
1133
1134 if (wqe_info)
1135 wqe_info->wqe_size_in_bu = wqe_size / GDMA_WQE_BU_SIZE;
1136
1137 wqe_ptr = mana_gd_get_wqe_ptr(wq, wq->head);
1138 wqe_ptr += mana_gd_write_client_oob(wqe_req, wq->type, client_oob_size,
1139 sgl_data_size, wqe_ptr);
1140 if (wqe_ptr >= (u8 *)wq->queue_mem_ptr + wq->queue_size)
1141 wqe_ptr -= wq->queue_size;
1142
1143 mana_gd_write_sgl(wq, wqe_ptr, wqe_req);
1144
1145 wq->head += wqe_size / GDMA_WQE_BU_SIZE;
1146
1147 return 0;
1148 }
1149
mana_gd_post_and_ring(struct gdma_queue * queue,const struct gdma_wqe_request * wqe_req,struct gdma_posted_wqe_info * wqe_info)1150 int mana_gd_post_and_ring(struct gdma_queue *queue,
1151 const struct gdma_wqe_request *wqe_req,
1152 struct gdma_posted_wqe_info *wqe_info)
1153 {
1154 struct gdma_context *gc = queue->gdma_dev->gdma_context;
1155 int err;
1156
1157 err = mana_gd_post_work_request(queue, wqe_req, wqe_info);
1158 if (err)
1159 return err;
1160
1161 mana_gd_wq_ring_doorbell(gc, queue);
1162
1163 return 0;
1164 }
1165
mana_gd_read_cqe(struct gdma_queue * cq,struct gdma_comp * comp)1166 static int mana_gd_read_cqe(struct gdma_queue *cq, struct gdma_comp *comp)
1167 {
1168 unsigned int num_cqe = cq->queue_size / sizeof(struct gdma_cqe);
1169 struct gdma_cqe *cq_cqe = cq->queue_mem_ptr;
1170 u32 owner_bits, new_bits, old_bits;
1171 struct gdma_cqe *cqe;
1172
1173 cqe = &cq_cqe[cq->head % num_cqe];
1174 owner_bits = cqe->cqe_info.owner_bits;
1175
1176 old_bits = (cq->head / num_cqe - 1) & GDMA_CQE_OWNER_MASK;
1177 /* Return 0 if no more entries. */
1178 if (owner_bits == old_bits)
1179 return 0;
1180
1181 new_bits = (cq->head / num_cqe) & GDMA_CQE_OWNER_MASK;
1182 /* Return -1 if overflow detected. */
1183 if (WARN_ON_ONCE(owner_bits != new_bits))
1184 return -1;
1185
1186 /* Per GDMA spec, rmb is necessary after checking owner_bits, before
1187 * reading completion info
1188 */
1189 rmb();
1190
1191 comp->wq_num = cqe->cqe_info.wq_num;
1192 comp->is_sq = cqe->cqe_info.is_sq;
1193 memcpy(comp->cqe_data, cqe->cqe_data, GDMA_COMP_DATA_SIZE);
1194
1195 return 1;
1196 }
1197
mana_gd_poll_cq(struct gdma_queue * cq,struct gdma_comp * comp,int num_cqe)1198 int mana_gd_poll_cq(struct gdma_queue *cq, struct gdma_comp *comp, int num_cqe)
1199 {
1200 int cqe_idx;
1201 int ret;
1202
1203 for (cqe_idx = 0; cqe_idx < num_cqe; cqe_idx++) {
1204 ret = mana_gd_read_cqe(cq, &comp[cqe_idx]);
1205
1206 if (ret < 0) {
1207 cq->head -= cqe_idx;
1208 return ret;
1209 }
1210
1211 if (ret == 0)
1212 break;
1213
1214 cq->head++;
1215 }
1216
1217 return cqe_idx;
1218 }
1219
mana_gd_intr(int irq,void * arg)1220 static irqreturn_t mana_gd_intr(int irq, void *arg)
1221 {
1222 struct gdma_irq_context *gic = arg;
1223
1224 if (gic->handler)
1225 gic->handler(gic->arg);
1226
1227 return IRQ_HANDLED;
1228 }
1229
mana_gd_alloc_res_map(u32 res_avail,struct gdma_resource * r)1230 int mana_gd_alloc_res_map(u32 res_avail, struct gdma_resource *r)
1231 {
1232 r->map = bitmap_zalloc(res_avail, GFP_KERNEL);
1233 if (!r->map)
1234 return -ENOMEM;
1235
1236 r->size = res_avail;
1237 spin_lock_init(&r->lock);
1238
1239 return 0;
1240 }
1241
mana_gd_free_res_map(struct gdma_resource * r)1242 void mana_gd_free_res_map(struct gdma_resource *r)
1243 {
1244 bitmap_free(r->map);
1245 r->map = NULL;
1246 r->size = 0;
1247 }
1248
mana_gd_setup_irqs(struct pci_dev * pdev)1249 static int mana_gd_setup_irqs(struct pci_dev *pdev)
1250 {
1251 unsigned int max_queues_per_port = num_online_cpus();
1252 struct gdma_context *gc = pci_get_drvdata(pdev);
1253 struct gdma_irq_context *gic;
1254 unsigned int max_irqs, cpu;
1255 int nvec, irq;
1256 int err, i = 0, j;
1257
1258 if (max_queues_per_port > MANA_MAX_NUM_QUEUES)
1259 max_queues_per_port = MANA_MAX_NUM_QUEUES;
1260
1261 /* Need 1 interrupt for the Hardware communication Channel (HWC) */
1262 max_irqs = max_queues_per_port + 1;
1263
1264 nvec = pci_alloc_irq_vectors(pdev, 2, max_irqs, PCI_IRQ_MSIX);
1265 if (nvec < 0)
1266 return nvec;
1267
1268 gc->irq_contexts = kcalloc(nvec, sizeof(struct gdma_irq_context),
1269 GFP_KERNEL);
1270 if (!gc->irq_contexts) {
1271 err = -ENOMEM;
1272 goto free_irq_vector;
1273 }
1274
1275 for (i = 0; i < nvec; i++) {
1276 gic = &gc->irq_contexts[i];
1277 gic->handler = NULL;
1278 gic->arg = NULL;
1279
1280 if (!i)
1281 snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_hwc@pci:%s",
1282 pci_name(pdev));
1283 else
1284 snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_q%d@pci:%s",
1285 i - 1, pci_name(pdev));
1286
1287 irq = pci_irq_vector(pdev, i);
1288 if (irq < 0) {
1289 err = irq;
1290 goto free_irq;
1291 }
1292
1293 err = request_irq(irq, mana_gd_intr, 0, gic->name, gic);
1294 if (err)
1295 goto free_irq;
1296
1297 cpu = cpumask_local_spread(i, gc->numa_node);
1298 irq_set_affinity_and_hint(irq, cpumask_of(cpu));
1299 }
1300
1301 err = mana_gd_alloc_res_map(nvec, &gc->msix_resource);
1302 if (err)
1303 goto free_irq;
1304
1305 gc->max_num_msix = nvec;
1306 gc->num_msix_usable = nvec;
1307
1308 return 0;
1309
1310 free_irq:
1311 for (j = i - 1; j >= 0; j--) {
1312 irq = pci_irq_vector(pdev, j);
1313 gic = &gc->irq_contexts[j];
1314
1315 irq_update_affinity_hint(irq, NULL);
1316 free_irq(irq, gic);
1317 }
1318
1319 kfree(gc->irq_contexts);
1320 gc->irq_contexts = NULL;
1321 free_irq_vector:
1322 pci_free_irq_vectors(pdev);
1323 return err;
1324 }
1325
mana_gd_remove_irqs(struct pci_dev * pdev)1326 static void mana_gd_remove_irqs(struct pci_dev *pdev)
1327 {
1328 struct gdma_context *gc = pci_get_drvdata(pdev);
1329 struct gdma_irq_context *gic;
1330 int irq, i;
1331
1332 if (gc->max_num_msix < 1)
1333 return;
1334
1335 mana_gd_free_res_map(&gc->msix_resource);
1336
1337 for (i = 0; i < gc->max_num_msix; i++) {
1338 irq = pci_irq_vector(pdev, i);
1339 if (irq < 0)
1340 continue;
1341
1342 gic = &gc->irq_contexts[i];
1343
1344 /* Need to clear the hint before free_irq */
1345 irq_update_affinity_hint(irq, NULL);
1346 free_irq(irq, gic);
1347 }
1348
1349 pci_free_irq_vectors(pdev);
1350
1351 gc->max_num_msix = 0;
1352 gc->num_msix_usable = 0;
1353 kfree(gc->irq_contexts);
1354 gc->irq_contexts = NULL;
1355 }
1356
mana_gd_setup(struct pci_dev * pdev)1357 static int mana_gd_setup(struct pci_dev *pdev)
1358 {
1359 struct gdma_context *gc = pci_get_drvdata(pdev);
1360 int err;
1361
1362 mana_gd_init_registers(pdev);
1363 mana_smc_init(&gc->shm_channel, gc->dev, gc->shm_base);
1364
1365 err = mana_gd_setup_irqs(pdev);
1366 if (err)
1367 return err;
1368
1369 err = mana_hwc_create_channel(gc);
1370 if (err)
1371 goto remove_irq;
1372
1373 err = mana_gd_verify_vf_version(pdev);
1374 if (err)
1375 goto destroy_hwc;
1376
1377 err = mana_gd_query_max_resources(pdev);
1378 if (err)
1379 goto destroy_hwc;
1380
1381 err = mana_gd_detect_devices(pdev);
1382 if (err)
1383 goto destroy_hwc;
1384
1385 return 0;
1386
1387 destroy_hwc:
1388 mana_hwc_destroy_channel(gc);
1389 remove_irq:
1390 mana_gd_remove_irqs(pdev);
1391 return err;
1392 }
1393
mana_gd_cleanup(struct pci_dev * pdev)1394 static void mana_gd_cleanup(struct pci_dev *pdev)
1395 {
1396 struct gdma_context *gc = pci_get_drvdata(pdev);
1397
1398 mana_hwc_destroy_channel(gc);
1399
1400 mana_gd_remove_irqs(pdev);
1401 }
1402
mana_is_pf(unsigned short dev_id)1403 static bool mana_is_pf(unsigned short dev_id)
1404 {
1405 return dev_id == MANA_PF_DEVICE_ID;
1406 }
1407
mana_gd_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1408 static int mana_gd_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1409 {
1410 struct gdma_context *gc;
1411 void __iomem *bar0_va;
1412 int bar = 0;
1413 int err;
1414
1415 /* Each port has 2 CQs, each CQ has at most 1 EQE at a time */
1416 BUILD_BUG_ON(2 * MAX_PORTS_IN_MANA_DEV * GDMA_EQE_SIZE > EQ_SIZE);
1417
1418 err = pci_enable_device(pdev);
1419 if (err)
1420 return -ENXIO;
1421
1422 pci_set_master(pdev);
1423
1424 err = pci_request_regions(pdev, "mana");
1425 if (err)
1426 goto disable_dev;
1427
1428 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1429 if (err)
1430 goto release_region;
1431
1432 err = dma_set_max_seg_size(&pdev->dev, UINT_MAX);
1433 if (err) {
1434 dev_err(&pdev->dev, "Failed to set dma device segment size\n");
1435 goto release_region;
1436 }
1437
1438 err = -ENOMEM;
1439 gc = vzalloc(sizeof(*gc));
1440 if (!gc)
1441 goto release_region;
1442
1443 mutex_init(&gc->eq_test_event_mutex);
1444 pci_set_drvdata(pdev, gc);
1445 gc->bar0_pa = pci_resource_start(pdev, 0);
1446
1447 bar0_va = pci_iomap(pdev, bar, 0);
1448 if (!bar0_va)
1449 goto free_gc;
1450
1451 gc->numa_node = dev_to_node(&pdev->dev);
1452 gc->is_pf = mana_is_pf(pdev->device);
1453 gc->bar0_va = bar0_va;
1454 gc->dev = &pdev->dev;
1455
1456 err = mana_gd_setup(pdev);
1457 if (err)
1458 goto unmap_bar;
1459
1460 err = mana_probe(&gc->mana, false);
1461 if (err)
1462 goto cleanup_gd;
1463
1464 return 0;
1465
1466 cleanup_gd:
1467 mana_gd_cleanup(pdev);
1468 unmap_bar:
1469 pci_iounmap(pdev, bar0_va);
1470 free_gc:
1471 pci_set_drvdata(pdev, NULL);
1472 vfree(gc);
1473 release_region:
1474 pci_release_regions(pdev);
1475 disable_dev:
1476 pci_disable_device(pdev);
1477 dev_err(&pdev->dev, "gdma probe failed: err = %d\n", err);
1478 return err;
1479 }
1480
mana_gd_remove(struct pci_dev * pdev)1481 static void mana_gd_remove(struct pci_dev *pdev)
1482 {
1483 struct gdma_context *gc = pci_get_drvdata(pdev);
1484
1485 mana_remove(&gc->mana, false);
1486
1487 mana_gd_cleanup(pdev);
1488
1489 pci_iounmap(pdev, gc->bar0_va);
1490
1491 vfree(gc);
1492
1493 pci_release_regions(pdev);
1494 pci_disable_device(pdev);
1495 }
1496
1497 /* The 'state' parameter is not used. */
mana_gd_suspend(struct pci_dev * pdev,pm_message_t state)1498 static int mana_gd_suspend(struct pci_dev *pdev, pm_message_t state)
1499 {
1500 struct gdma_context *gc = pci_get_drvdata(pdev);
1501
1502 mana_remove(&gc->mana, true);
1503
1504 mana_gd_cleanup(pdev);
1505
1506 return 0;
1507 }
1508
1509 /* In case the NIC hardware stops working, the suspend and resume callbacks will
1510 * fail -- if this happens, it's safer to just report an error than try to undo
1511 * what has been done.
1512 */
mana_gd_resume(struct pci_dev * pdev)1513 static int mana_gd_resume(struct pci_dev *pdev)
1514 {
1515 struct gdma_context *gc = pci_get_drvdata(pdev);
1516 int err;
1517
1518 err = mana_gd_setup(pdev);
1519 if (err)
1520 return err;
1521
1522 err = mana_probe(&gc->mana, true);
1523 if (err)
1524 return err;
1525
1526 return 0;
1527 }
1528
1529 /* Quiesce the device for kexec. This is also called upon reboot/shutdown. */
mana_gd_shutdown(struct pci_dev * pdev)1530 static void mana_gd_shutdown(struct pci_dev *pdev)
1531 {
1532 struct gdma_context *gc = pci_get_drvdata(pdev);
1533
1534 dev_info(&pdev->dev, "Shutdown was called\n");
1535
1536 mana_remove(&gc->mana, true);
1537
1538 mana_gd_cleanup(pdev);
1539
1540 pci_disable_device(pdev);
1541 }
1542
1543 static const struct pci_device_id mana_id_table[] = {
1544 { PCI_DEVICE(PCI_VENDOR_ID_MICROSOFT, MANA_PF_DEVICE_ID) },
1545 { PCI_DEVICE(PCI_VENDOR_ID_MICROSOFT, MANA_VF_DEVICE_ID) },
1546 { }
1547 };
1548
1549 static struct pci_driver mana_driver = {
1550 .name = "mana",
1551 .id_table = mana_id_table,
1552 .probe = mana_gd_probe,
1553 .remove = mana_gd_remove,
1554 .suspend = mana_gd_suspend,
1555 .resume = mana_gd_resume,
1556 .shutdown = mana_gd_shutdown,
1557 };
1558
1559 module_pci_driver(mana_driver);
1560
1561 MODULE_DEVICE_TABLE(pci, mana_id_table);
1562
1563 MODULE_LICENSE("Dual BSD/GPL");
1564 MODULE_DESCRIPTION("Microsoft Azure Network Adapter driver");
1565