• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3  * SPDX-License-Identifier: MIT
4  */
5 
6 #include "r600_formats.h"
7 #include "r600_shader.h"
8 #include "r600_query.h"
9 #include "r600d_common.h"
10 #include "evergreend.h"
11 
12 #include "pipe/p_shader_tokens.h"
13 #include "util/u_endian.h"
14 #include "util/u_pack_color.h"
15 #include "util/u_memory.h"
16 #include "util/u_framebuffer.h"
17 #include "util/u_dual_blend.h"
18 #include "evergreen_compute.h"
19 #include "util/u_math.h"
20 
21 #include <assert.h>
22 
evergreen_array_mode(unsigned mode)23 static inline unsigned evergreen_array_mode(unsigned mode)
24 {
25 	switch (mode) {
26 	default:
27 	case RADEON_SURF_MODE_LINEAR_ALIGNED:	return V_028C70_ARRAY_LINEAR_ALIGNED;
28 		break;
29 	case RADEON_SURF_MODE_1D:		return V_028C70_ARRAY_1D_TILED_THIN1;
30 		break;
31 	case RADEON_SURF_MODE_2D:		return V_028C70_ARRAY_2D_TILED_THIN1;
32 	}
33 }
34 
eg_num_banks(uint32_t nbanks)35 static uint32_t eg_num_banks(uint32_t nbanks)
36 {
37 	switch (nbanks) {
38 	case 2:
39 		return 0;
40 	case 4:
41 		return 1;
42 	case 8:
43 	default:
44 		return 2;
45 	case 16:
46 		return 3;
47 	}
48 }
49 
50 
eg_tile_split(unsigned tile_split)51 static unsigned eg_tile_split(unsigned tile_split)
52 {
53 	switch (tile_split) {
54 	case 64:	tile_split = 0;	break;
55 	case 128:	tile_split = 1;	break;
56 	case 256:	tile_split = 2;	break;
57 	case 512:	tile_split = 3;	break;
58 	default:
59 	case 1024:	tile_split = 4;	break;
60 	case 2048:	tile_split = 5;	break;
61 	case 4096:	tile_split = 6;	break;
62 	}
63 	return tile_split;
64 }
65 
eg_macro_tile_aspect(unsigned macro_tile_aspect)66 static unsigned eg_macro_tile_aspect(unsigned macro_tile_aspect)
67 {
68 	switch (macro_tile_aspect) {
69 	default:
70 	case 1:	macro_tile_aspect = 0;	break;
71 	case 2:	macro_tile_aspect = 1;	break;
72 	case 4:	macro_tile_aspect = 2;	break;
73 	case 8:	macro_tile_aspect = 3;	break;
74 	}
75 	return macro_tile_aspect;
76 }
77 
eg_bank_wh(unsigned bankwh)78 static unsigned eg_bank_wh(unsigned bankwh)
79 {
80 	switch (bankwh) {
81 	default:
82 	case 1:	bankwh = 0;	break;
83 	case 2:	bankwh = 1;	break;
84 	case 4:	bankwh = 2;	break;
85 	case 8:	bankwh = 3;	break;
86 	}
87 	return bankwh;
88 }
89 
r600_translate_blend_function(int blend_func)90 static uint32_t r600_translate_blend_function(int blend_func)
91 {
92 	switch (blend_func) {
93 	case PIPE_BLEND_ADD:
94 		return V_028780_COMB_DST_PLUS_SRC;
95 	case PIPE_BLEND_SUBTRACT:
96 		return V_028780_COMB_SRC_MINUS_DST;
97 	case PIPE_BLEND_REVERSE_SUBTRACT:
98 		return V_028780_COMB_DST_MINUS_SRC;
99 	case PIPE_BLEND_MIN:
100 		return V_028780_COMB_MIN_DST_SRC;
101 	case PIPE_BLEND_MAX:
102 		return V_028780_COMB_MAX_DST_SRC;
103 	default:
104 		R600_ERR("Unknown blend function %d\n", blend_func);
105 		assert(0);
106 		break;
107 	}
108 	return 0;
109 }
110 
r600_translate_blend_factor(int blend_fact)111 static uint32_t r600_translate_blend_factor(int blend_fact)
112 {
113 	switch (blend_fact) {
114 	case PIPE_BLENDFACTOR_ONE:
115 		return V_028780_BLEND_ONE;
116 	case PIPE_BLENDFACTOR_SRC_COLOR:
117 		return V_028780_BLEND_SRC_COLOR;
118 	case PIPE_BLENDFACTOR_SRC_ALPHA:
119 		return V_028780_BLEND_SRC_ALPHA;
120 	case PIPE_BLENDFACTOR_DST_ALPHA:
121 		return V_028780_BLEND_DST_ALPHA;
122 	case PIPE_BLENDFACTOR_DST_COLOR:
123 		return V_028780_BLEND_DST_COLOR;
124 	case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
125 		return V_028780_BLEND_SRC_ALPHA_SATURATE;
126 	case PIPE_BLENDFACTOR_CONST_COLOR:
127 		return V_028780_BLEND_CONST_COLOR;
128 	case PIPE_BLENDFACTOR_CONST_ALPHA:
129 		return V_028780_BLEND_CONST_ALPHA;
130 	case PIPE_BLENDFACTOR_ZERO:
131 		return V_028780_BLEND_ZERO;
132 	case PIPE_BLENDFACTOR_INV_SRC_COLOR:
133 		return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
134 	case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
135 		return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
136 	case PIPE_BLENDFACTOR_INV_DST_ALPHA:
137 		return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
138 	case PIPE_BLENDFACTOR_INV_DST_COLOR:
139 		return V_028780_BLEND_ONE_MINUS_DST_COLOR;
140 	case PIPE_BLENDFACTOR_INV_CONST_COLOR:
141 		return V_028780_BLEND_ONE_MINUS_CONST_COLOR;
142 	case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
143 		return V_028780_BLEND_ONE_MINUS_CONST_ALPHA;
144 	case PIPE_BLENDFACTOR_SRC1_COLOR:
145 		return V_028780_BLEND_SRC1_COLOR;
146 	case PIPE_BLENDFACTOR_SRC1_ALPHA:
147 		return V_028780_BLEND_SRC1_ALPHA;
148 	case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
149 		return V_028780_BLEND_INV_SRC1_COLOR;
150 	case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
151 		return V_028780_BLEND_INV_SRC1_ALPHA;
152 	default:
153 		R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
154 		assert(0);
155 		break;
156 	}
157 	return 0;
158 }
159 
r600_tex_dim(struct r600_texture * rtex,unsigned view_target,unsigned nr_samples)160 static unsigned r600_tex_dim(struct r600_texture *rtex,
161 			     unsigned view_target, unsigned nr_samples)
162 {
163 	unsigned res_target = rtex->resource.b.b.target;
164 
165 	if (view_target == PIPE_TEXTURE_CUBE ||
166 	    view_target == PIPE_TEXTURE_CUBE_ARRAY)
167 		res_target = view_target;
168 		/* If interpreting cubemaps as something else, set 2D_ARRAY. */
169 	else if (res_target == PIPE_TEXTURE_CUBE ||
170 		 res_target == PIPE_TEXTURE_CUBE_ARRAY)
171 		res_target = PIPE_TEXTURE_2D_ARRAY;
172 
173 	switch (res_target) {
174 	default:
175 	case PIPE_TEXTURE_1D:
176 		return V_030000_SQ_TEX_DIM_1D;
177 	case PIPE_TEXTURE_1D_ARRAY:
178 		return V_030000_SQ_TEX_DIM_1D_ARRAY;
179 	case PIPE_TEXTURE_2D:
180 	case PIPE_TEXTURE_RECT:
181 		return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_MSAA :
182 					V_030000_SQ_TEX_DIM_2D;
183 	case PIPE_TEXTURE_2D_ARRAY:
184 		return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA :
185 					V_030000_SQ_TEX_DIM_2D_ARRAY;
186 	case PIPE_TEXTURE_3D:
187 		return V_030000_SQ_TEX_DIM_3D;
188 	case PIPE_TEXTURE_CUBE:
189 	case PIPE_TEXTURE_CUBE_ARRAY:
190 		return V_030000_SQ_TEX_DIM_CUBEMAP;
191 	}
192 }
193 
r600_translate_dbformat(enum pipe_format format)194 static uint32_t r600_translate_dbformat(enum pipe_format format)
195 {
196 	switch (format) {
197 	case PIPE_FORMAT_Z16_UNORM:
198 		return V_028040_Z_16;
199 	case PIPE_FORMAT_Z24X8_UNORM:
200 	case PIPE_FORMAT_Z24_UNORM_S8_UINT:
201 	case PIPE_FORMAT_X8Z24_UNORM:
202 	case PIPE_FORMAT_S8_UINT_Z24_UNORM:
203 		return V_028040_Z_24;
204 	case PIPE_FORMAT_Z32_FLOAT:
205 	case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
206 		return V_028040_Z_32_FLOAT;
207 	default:
208 		return ~0U;
209 	}
210 }
211 
r600_is_sampler_format_supported(struct pipe_screen * screen,enum pipe_format format)212 static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
213 {
214 	return r600_translate_texformat(screen, format, NULL, NULL, NULL,
215                                    false) != ~0U;
216 }
217 
r600_is_colorbuffer_format_supported(enum amd_gfx_level chip,enum pipe_format format)218 static bool r600_is_colorbuffer_format_supported(enum amd_gfx_level chip, enum pipe_format format)
219 {
220 	return r600_translate_colorformat(chip, format, false) != ~0U &&
221 		r600_translate_colorswap(format, false) != ~0U;
222 }
223 
r600_is_zs_format_supported(enum pipe_format format)224 static bool r600_is_zs_format_supported(enum pipe_format format)
225 {
226 	return r600_translate_dbformat(format) != ~0U;
227 }
228 
evergreen_is_format_supported(struct pipe_screen * screen,enum pipe_format format,enum pipe_texture_target target,unsigned sample_count,unsigned storage_sample_count,unsigned usage)229 bool evergreen_is_format_supported(struct pipe_screen *screen,
230 				   enum pipe_format format,
231 				   enum pipe_texture_target target,
232 				   unsigned sample_count,
233 				   unsigned storage_sample_count,
234 				   unsigned usage)
235 {
236 	struct r600_screen *rscreen = (struct r600_screen*)screen;
237 	unsigned retval = 0;
238 
239 	if (target >= PIPE_MAX_TEXTURE_TYPES) {
240 		R600_ERR("r600: unsupported texture type %d\n", target);
241 		return false;
242 	}
243 
244 	if (util_format_get_num_planes(format) > 1)
245 		return false;
246 
247 	if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
248 		return false;
249 
250 	if (sample_count > 1) {
251 		if (!rscreen->has_msaa)
252 			return false;
253 
254 		switch (sample_count) {
255 		case 2:
256 		case 4:
257 		case 8:
258 			break;
259 		default:
260 			return false;
261 		}
262 	}
263 
264 	if (usage & PIPE_BIND_SAMPLER_VIEW) {
265 		if (target == PIPE_BUFFER) {
266 			if (r600_is_buffer_format_supported(format, false))
267 				retval |= PIPE_BIND_SAMPLER_VIEW;
268 		} else {
269 			if (r600_is_sampler_format_supported(screen, format))
270 				retval |= PIPE_BIND_SAMPLER_VIEW;
271 		}
272 	}
273 
274 	if ((usage & (PIPE_BIND_RENDER_TARGET |
275 		      PIPE_BIND_DISPLAY_TARGET |
276 		      PIPE_BIND_SCANOUT |
277 		      PIPE_BIND_SHARED |
278 		      PIPE_BIND_BLENDABLE)) &&
279 	    r600_is_colorbuffer_format_supported(rscreen->b.gfx_level, format)) {
280 		retval |= usage &
281 			  (PIPE_BIND_RENDER_TARGET |
282 			   PIPE_BIND_DISPLAY_TARGET |
283 			   PIPE_BIND_SCANOUT |
284 			   PIPE_BIND_SHARED);
285 		if (!util_format_is_pure_integer(format) &&
286 		    !util_format_is_depth_or_stencil(format))
287 			retval |= usage & PIPE_BIND_BLENDABLE;
288 	}
289 
290 	if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
291 	    r600_is_zs_format_supported(format)) {
292 		retval |= PIPE_BIND_DEPTH_STENCIL;
293 	}
294 
295 	if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
296 	    r600_is_buffer_format_supported(format, true)) {
297 		retval |= PIPE_BIND_VERTEX_BUFFER;
298 	}
299 
300 	if (usage & PIPE_BIND_INDEX_BUFFER &&
301 	    r600_is_index_format_supported(format)) {
302 		retval |= PIPE_BIND_INDEX_BUFFER;
303 	}
304 
305 	if ((usage & PIPE_BIND_LINEAR) &&
306 	    !util_format_is_compressed(format) &&
307 	    !(usage & PIPE_BIND_DEPTH_STENCIL))
308 		retval |= PIPE_BIND_LINEAR;
309 
310 	return retval == usage;
311 }
312 
evergreen_create_blend_state_mode(struct pipe_context * ctx,const struct pipe_blend_state * state,int mode)313 static void *evergreen_create_blend_state_mode(struct pipe_context *ctx,
314 					       const struct pipe_blend_state *state, int mode)
315 {
316 	uint32_t color_control = 0, target_mask = 0;
317 	uint32_t alpha_to_mask = 0;
318 	struct r600_blend_state *blend = CALLOC_STRUCT(r600_blend_state);
319 
320 	if (!blend) {
321 		return NULL;
322 	}
323 
324 	r600_init_command_buffer(&blend->buffer, 20);
325 	r600_init_command_buffer(&blend->buffer_no_blend, 20);
326 
327 	if (state->logicop_enable) {
328 		color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
329 	} else {
330 		color_control |= (0xcc << 16);
331 	}
332 	/* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
333 	if (state->independent_blend_enable) {
334 		for (int i = 0; i < 8; i++) {
335 			target_mask |= (state->rt[i].colormask << (4 * i));
336 		}
337 	} else {
338 		for (int i = 0; i < 8; i++) {
339 			target_mask |= (state->rt[0].colormask << (4 * i));
340 		}
341 	}
342 
343 	/* only have dual source on MRT0 */
344 	blend->dual_src_blend = util_blend_state_is_dual(state, 0);
345 	blend->cb_target_mask = target_mask;
346 	blend->alpha_to_one = state->alpha_to_one;
347 
348 	if (target_mask)
349 		color_control |= S_028808_MODE(mode);
350 	else
351 		color_control |= S_028808_MODE(V_028808_CB_DISABLE);
352 
353 	r600_store_context_reg(&blend->buffer, R_028808_CB_COLOR_CONTROL, color_control);
354 
355 	if (state->alpha_to_coverage) {
356 		if (state->alpha_to_coverage_dither) {
357 			alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
358 			                S_028B70_ALPHA_TO_MASK_OFFSET0(3) |
359 			                S_028B70_ALPHA_TO_MASK_OFFSET1(1) |
360 			                S_028B70_ALPHA_TO_MASK_OFFSET2(0) |
361 			                S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
362 			                S_028B70_OFFSET_ROUND(1);
363 		} else {
364 			alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
365 			                S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
366 			                S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
367 			                S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
368 			                S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
369 			                S_028B70_OFFSET_ROUND(0);
370 		}
371 	}
372 	r600_store_context_reg(&blend->buffer, R_028B70_DB_ALPHA_TO_MASK, alpha_to_mask);
373 
374 	r600_store_context_reg_seq(&blend->buffer, R_028780_CB_BLEND0_CONTROL, 8);
375 
376 	/* Copy over the dwords set so far into buffer_no_blend.
377 	 * Only the CB_BLENDi_CONTROL registers must be set after this. */
378 	memcpy(blend->buffer_no_blend.buf, blend->buffer.buf, blend->buffer.num_dw * 4);
379 	blend->buffer_no_blend.num_dw = blend->buffer.num_dw;
380 
381 	for (int i = 0; i < 8; i++) {
382 		/* state->rt entries > 0 only written if independent blending */
383 		const int j = state->independent_blend_enable ? i : 0;
384 
385 		unsigned eqRGB = state->rt[j].rgb_func;
386 		unsigned srcRGB = state->rt[j].rgb_src_factor;
387 		unsigned dstRGB = state->rt[j].rgb_dst_factor;
388 		unsigned eqA = state->rt[j].alpha_func;
389 		unsigned srcA = state->rt[j].alpha_src_factor;
390 		unsigned dstA = state->rt[j].alpha_dst_factor;
391 		uint32_t bc = 0;
392 
393 		r600_store_value(&blend->buffer_no_blend, 0);
394 
395 		if (!state->rt[j].blend_enable) {
396 			r600_store_value(&blend->buffer, 0);
397 			continue;
398 		}
399 
400 		bc |= S_028780_BLEND_CONTROL_ENABLE(1);
401 		bc |= S_028780_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
402 		bc |= S_028780_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
403 		bc |= S_028780_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
404 
405 		if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
406 			bc |= S_028780_SEPARATE_ALPHA_BLEND(1);
407 			bc |= S_028780_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
408 			bc |= S_028780_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
409 			bc |= S_028780_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
410 		}
411 		r600_store_value(&blend->buffer, bc);
412 	}
413 	return blend;
414 }
415 
evergreen_create_blend_state(struct pipe_context * ctx,const struct pipe_blend_state * state)416 static void *evergreen_create_blend_state(struct pipe_context *ctx,
417 					const struct pipe_blend_state *state)
418 {
419 
420 	return evergreen_create_blend_state_mode(ctx, state, V_028808_CB_NORMAL);
421 }
422 
evergreen_create_dsa_state(struct pipe_context * ctx,const struct pipe_depth_stencil_alpha_state * state)423 static void *evergreen_create_dsa_state(struct pipe_context *ctx,
424 				   const struct pipe_depth_stencil_alpha_state *state)
425 {
426 	unsigned db_depth_control, alpha_test_control, alpha_ref;
427 	struct r600_dsa_state *dsa = CALLOC_STRUCT(r600_dsa_state);
428 
429 	if (!dsa) {
430 		return NULL;
431 	}
432 
433 	r600_init_command_buffer(&dsa->buffer, 3);
434 
435 	dsa->valuemask[0] = state->stencil[0].valuemask;
436 	dsa->valuemask[1] = state->stencil[1].valuemask;
437 	dsa->writemask[0] = state->stencil[0].writemask;
438 	dsa->writemask[1] = state->stencil[1].writemask;
439 	dsa->zwritemask = state->depth_writemask;
440 
441 	db_depth_control = S_028800_Z_ENABLE(state->depth_enabled) |
442 		S_028800_Z_WRITE_ENABLE(state->depth_writemask) |
443 		S_028800_ZFUNC(state->depth_func);
444 
445 	/* stencil */
446 	if (state->stencil[0].enabled) {
447 		db_depth_control |= S_028800_STENCIL_ENABLE(1);
448 		db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
449 		db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
450 		db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
451 		db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
452 
453 		if (state->stencil[1].enabled) {
454 			db_depth_control |= S_028800_BACKFACE_ENABLE(1);
455 			db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
456 			db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
457 			db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
458 			db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
459 		}
460 	}
461 
462 	/* alpha */
463 	alpha_test_control = 0;
464 	alpha_ref = 0;
465 	if (state->alpha_enabled) {
466 		alpha_test_control = S_028410_ALPHA_FUNC(state->alpha_func);
467 		alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
468 		alpha_ref = fui(state->alpha_ref_value);
469 	}
470 	dsa->sx_alpha_test_control = alpha_test_control & 0xff;
471 	dsa->alpha_ref = alpha_ref;
472 
473 	/* misc */
474 	r600_store_context_reg(&dsa->buffer, R_028800_DB_DEPTH_CONTROL, db_depth_control);
475 	return dsa;
476 }
477 
evergreen_create_rs_state(struct pipe_context * ctx,const struct pipe_rasterizer_state * state)478 static void *evergreen_create_rs_state(struct pipe_context *ctx,
479 					const struct pipe_rasterizer_state *state)
480 {
481 	struct r600_context *rctx = (struct r600_context *)ctx;
482 	unsigned tmp, spi_interp;
483 	float psize_min, psize_max;
484 	struct r600_rasterizer_state *rs = CALLOC_STRUCT(r600_rasterizer_state);
485 
486 	if (!rs) {
487 		return NULL;
488 	}
489 
490 	r600_init_command_buffer(&rs->buffer, 30);
491 
492 	rs->scissor_enable = state->scissor;
493 	rs->clip_halfz = state->clip_halfz;
494 	rs->flatshade = state->flatshade;
495 	rs->sprite_coord_enable = state->sprite_coord_enable;
496 	rs->rasterizer_discard = state->rasterizer_discard;
497 	rs->two_side = state->light_twoside;
498 	rs->clip_plane_enable = state->clip_plane_enable;
499 	rs->pa_sc_line_stipple = state->line_stipple_enable ?
500 				S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
501 				S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
502 	rs->pa_cl_clip_cntl =
503 		S_028810_DX_CLIP_SPACE_DEF(state->clip_halfz) |
504 		S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip_near) |
505 		S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip_far) |
506 		S_028810_DX_LINEAR_ATTR_CLIP_ENA(1) |
507 		S_028810_DX_RASTERIZATION_KILL(state->rasterizer_discard);
508 	rs->multisample_enable = state->multisample;
509 
510 	/* offset */
511 	rs->offset_units = state->offset_units;
512 	rs->offset_scale = state->offset_scale * 16.0f;
513 	rs->offset_enable = state->offset_point || state->offset_line || state->offset_tri;
514 	rs->offset_units_unscaled = state->offset_units_unscaled;
515 
516 	if (state->point_size_per_vertex) {
517 		psize_min = util_get_min_point_size(state);
518 		psize_max = 8192;
519 	} else {
520 		/* Force the point size to be as if the vertex output was disabled. */
521 		psize_min = state->point_size;
522 		psize_max = state->point_size;
523 	}
524 
525 	spi_interp = S_0286D4_FLAT_SHADE_ENA(1);
526 	spi_interp |= S_0286D4_PNT_SPRITE_ENA(1) |
527 		S_0286D4_PNT_SPRITE_OVRD_X(2) |
528 		S_0286D4_PNT_SPRITE_OVRD_Y(3) |
529 		S_0286D4_PNT_SPRITE_OVRD_Z(0) |
530 		S_0286D4_PNT_SPRITE_OVRD_W(1);
531 	if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
532 		spi_interp |= S_0286D4_PNT_SPRITE_TOP_1(1);
533 	}
534 
535 	r600_store_context_reg_seq(&rs->buffer, R_028A00_PA_SU_POINT_SIZE, 3);
536 	/* point size 12.4 fixed point (divide by two, because 0.5 = 1 pixel) */
537 	tmp = r600_pack_float_12p4(state->point_size/2);
538 	r600_store_value(&rs->buffer, /* R_028A00_PA_SU_POINT_SIZE */
539 			 S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
540 	r600_store_value(&rs->buffer, /* R_028A04_PA_SU_POINT_MINMAX */
541 			 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
542 			 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
543 	r600_store_value(&rs->buffer, /* R_028A08_PA_SU_LINE_CNTL */
544 			 S_028A08_WIDTH((unsigned)(state->line_width * 8)));
545 
546 	r600_store_context_reg(&rs->buffer, R_0286D4_SPI_INTERP_CONTROL_0, spi_interp);
547 	r600_store_context_reg(&rs->buffer, R_028A48_PA_SC_MODE_CNTL_0,
548 			       S_028A48_MSAA_ENABLE(state->multisample) |
549 			       S_028A48_VPORT_SCISSOR_ENABLE(1) |
550 			       S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable));
551 
552 	if (rctx->b.gfx_level == CAYMAN) {
553 		r600_store_context_reg(&rs->buffer, CM_R_028BE4_PA_SU_VTX_CNTL,
554 				       S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
555 				       S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
556 	} else {
557 		r600_store_context_reg(&rs->buffer, R_028C08_PA_SU_VTX_CNTL,
558 				       S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
559 				       S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
560 	}
561 
562 	r600_store_context_reg(&rs->buffer, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
563 	r600_store_context_reg(&rs->buffer, R_028814_PA_SU_SC_MODE_CNTL,
564 			       S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
565 			       S_028814_CULL_FRONT((state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
566 			       S_028814_CULL_BACK((state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
567 			       S_028814_FACE(!state->front_ccw) |
568 			       S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state, state->fill_front)) |
569 			       S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state, state->fill_back)) |
570 			       S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_point || state->offset_line) |
571 			       S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
572 						  state->fill_back != PIPE_POLYGON_MODE_FILL) |
573 			       S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
574 			       S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
575 	return rs;
576 }
577 
evergreen_create_sampler_state(struct pipe_context * ctx,const struct pipe_sampler_state * state)578 static void *evergreen_create_sampler_state(struct pipe_context *ctx,
579 					const struct pipe_sampler_state *state)
580 {
581 	struct r600_common_screen *rscreen = (struct r600_common_screen*)ctx->screen;
582 	struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
583 	unsigned max_aniso = rscreen->force_aniso >= 0 ? rscreen->force_aniso
584 						       : state->max_anisotropy;
585 	unsigned max_aniso_ratio = r600_tex_aniso_filter(max_aniso);
586 	bool trunc_coord = state->min_img_filter == PIPE_TEX_FILTER_NEAREST &&
587 			   state->mag_img_filter == PIPE_TEX_FILTER_NEAREST;
588 	float max_lod = state->max_lod;
589 
590 	if (!ss) {
591 		return NULL;
592 	}
593 
594 	/* If the min_mip_filter is NONE, then the texture has no mipmapping and
595 	 * MIP_FILTER will also be set to NONE. However, if more then one LOD is
596 	 * configured, then the texture lookup seems to fail for some specific texture
597 	 * formats. Forcing the number of LODs to one in this case fixes it. */
598 	if (state->min_mip_filter == PIPE_TEX_MIPFILTER_NONE &&
599 	    state->mag_img_filter == state->min_img_filter)
600 		max_lod = state->min_lod;
601 
602 	ss->border_color_use = sampler_state_needs_border_color(state);
603 
604 	/* R_03C000_SQ_TEX_SAMPLER_WORD0_0 */
605 	ss->tex_sampler_words[0] =
606 		S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
607 		S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
608 		S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
609 		S_03C000_XY_MAG_FILTER(eg_tex_filter(state->mag_img_filter, max_aniso)) |
610 		S_03C000_XY_MIN_FILTER(eg_tex_filter(state->min_img_filter, max_aniso)) |
611 		S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
612 		S_03C000_MAX_ANISO_RATIO(max_aniso_ratio) |
613 		S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
614 		S_03C000_BORDER_COLOR_TYPE(ss->border_color_use ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0);
615 	/* R_03C004_SQ_TEX_SAMPLER_WORD1_0 */
616 	ss->tex_sampler_words[1] =
617 		S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
618 		S_03C004_MAX_LOD(S_FIXED(CLAMP(max_lod, 0, 15), 8));
619 	/* R_03C008_SQ_TEX_SAMPLER_WORD2_0 */
620 	ss->tex_sampler_words[2] =
621 		S_03C008_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
622 		(state->seamless_cube_map ? 0 : S_03C008_DISABLE_CUBE_WRAP(1)) |
623 		S_03C008_TRUNCATE_COORD(trunc_coord) |
624 		S_03C008_TYPE(1);
625 
626 	if (ss->border_color_use) {
627 		memcpy(&ss->border_color, &state->border_color, sizeof(state->border_color));
628 	}
629 	return ss;
630 }
631 
632 struct eg_buf_res_params {
633 	enum pipe_format pipe_format;
634 	unsigned offset;
635 	unsigned size;
636 	unsigned char swizzle[4];
637 	bool uncached;
638 	bool force_swizzle;
639 	bool size_in_bytes;
640 };
641 
evergreen_fill_buffer_resource_words(struct r600_context * rctx,struct pipe_resource * buffer,struct eg_buf_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])642 static void evergreen_fill_buffer_resource_words(struct r600_context *rctx,
643 						 struct pipe_resource *buffer,
644 						 struct eg_buf_res_params *params,
645 						 bool *skip_mip_address_reloc,
646 						 unsigned tex_resource_words[8])
647 {
648 	struct r600_texture *tmp = (struct r600_texture*)buffer;
649 	uint64_t va;
650 	int stride = util_format_get_blocksize(params->pipe_format);
651 	unsigned format, num_format, format_comp, endian;
652 	unsigned swizzle_res;
653 	const struct util_format_description *desc;
654 
655 	r600_vertex_data_type(params->pipe_format,
656 			      &format, &num_format, &format_comp,
657 			      &endian);
658 
659 	desc = util_format_description(params->pipe_format);
660 
661 	if (params->force_swizzle)
662 		swizzle_res = r600_get_swizzle_combined(params->swizzle, NULL, true);
663 	else
664 		swizzle_res = r600_get_swizzle_combined(desc->swizzle, params->swizzle, true);
665 
666 	va = tmp->resource.gpu_address + params->offset;
667 	*skip_mip_address_reloc = true;
668 	tex_resource_words[0] = va;
669 	tex_resource_words[1] = params->size - 1;
670 	tex_resource_words[2] = S_030008_BASE_ADDRESS_HI(va >> 32UL) |
671 		S_030008_STRIDE(stride) |
672 		S_030008_DATA_FORMAT(format) |
673 		S_030008_NUM_FORMAT_ALL(num_format) |
674 		S_030008_FORMAT_COMP_ALL(format_comp) |
675 		S_030008_ENDIAN_SWAP(endian);
676 	tex_resource_words[3] = swizzle_res | S_03000C_UNCACHED(params->uncached);
677 	/*
678 	 * dword 4 is for number of elements, for use with resinfo,
679 	 * albeit the amd gpu shader analyser
680 	 * uses a const buffer to store the element sizes for buffer txq
681 	 */
682 	tex_resource_words[4] = params->size_in_bytes ? params->size : (params->size / stride);
683 
684 	tex_resource_words[5] = tex_resource_words[6] = 0;
685 	tex_resource_words[7] = S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER);
686 }
687 
688 static struct pipe_sampler_view *
texture_buffer_sampler_view(struct r600_context * rctx,struct r600_pipe_sampler_view * view,unsigned width0,unsigned height0)689 texture_buffer_sampler_view(struct r600_context *rctx,
690 			    struct r600_pipe_sampler_view *view,
691 			    unsigned width0, unsigned height0)
692 {
693 	struct r600_texture *tmp = (struct r600_texture*)view->base.texture;
694 	struct eg_buf_res_params params;
695 
696 	memset(&params, 0, sizeof(params));
697 
698 	params.pipe_format = view->base.format;
699 	params.offset = view->base.u.buf.offset;
700 	params.size = view->base.u.buf.size;
701 	params.swizzle[0] = view->base.swizzle_r;
702 	params.swizzle[1] = view->base.swizzle_g;
703 	params.swizzle[2] = view->base.swizzle_b;
704 	params.swizzle[3] = view->base.swizzle_a;
705 
706 	evergreen_fill_buffer_resource_words(rctx, view->base.texture,
707 					     &params, &view->skip_mip_address_reloc,
708 					     view->tex_resource_words);
709 	view->tex_resource = &tmp->resource;
710 
711 	if (tmp->resource.gpu_address)
712 		list_addtail(&view->list, &rctx->texture_buffers);
713 	return &view->base;
714 }
715 
716 struct eg_tex_res_params {
717 	enum pipe_format pipe_format;
718 	int force_level;
719 	unsigned width0;
720 	unsigned height0;
721 	unsigned first_level;
722 	unsigned last_level;
723 	unsigned first_layer;
724 	unsigned last_layer;
725 	unsigned target;
726 	unsigned char swizzle[4];
727 };
728 
evergreen_fill_tex_resource_words(struct r600_context * rctx,struct pipe_resource * texture,struct eg_tex_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])729 static int evergreen_fill_tex_resource_words(struct r600_context *rctx,
730 					     struct pipe_resource *texture,
731 					     struct eg_tex_res_params *params,
732 					     bool *skip_mip_address_reloc,
733 					     unsigned tex_resource_words[8])
734 {
735 	struct r600_screen *rscreen = (struct r600_screen*)rctx->b.b.screen;
736 	struct r600_texture *tmp = (struct r600_texture*)texture;
737 	unsigned format, endian;
738 	uint32_t word4 = 0, yuv_format = 0, pitch = 0;
739 	unsigned char array_mode = 0, non_disp_tiling = 0;
740 	unsigned height, depth, width;
741 	unsigned macro_aspect, tile_split, bankh, bankw, nbanks, fmask_bankh;
742 	struct legacy_surf_level *surflevel;
743 	unsigned base_level, first_level, last_level;
744 	unsigned dim, last_layer;
745 	uint64_t va;
746 	bool do_endian_swap = false;
747 
748 	tile_split = tmp->surface.u.legacy.tile_split;
749 	surflevel = tmp->surface.u.legacy.level;
750 
751 	/* Texturing with separate depth and stencil. */
752 	if (tmp->db_compatible) {
753 		switch (params->pipe_format) {
754 		case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
755 			params->pipe_format = PIPE_FORMAT_Z32_FLOAT;
756 			break;
757 		case PIPE_FORMAT_X8Z24_UNORM:
758 		case PIPE_FORMAT_S8_UINT_Z24_UNORM:
759 			/* Z24 is always stored like this for DB
760 			 * compatibility.
761 			 */
762 			params->pipe_format = PIPE_FORMAT_Z24X8_UNORM;
763 			break;
764 		case PIPE_FORMAT_X24S8_UINT:
765 		case PIPE_FORMAT_S8X24_UINT:
766 		case PIPE_FORMAT_X32_S8X24_UINT:
767 			params->pipe_format = PIPE_FORMAT_S8_UINT;
768 			tile_split = tmp->surface.u.legacy.stencil_tile_split;
769 			surflevel = tmp->surface.u.legacy.zs.stencil_level;
770 			break;
771 		default:;
772 		}
773 	}
774 
775 	if (UTIL_ARCH_BIG_ENDIAN)
776 		do_endian_swap = !tmp->db_compatible;
777 
778 	format = r600_translate_texformat(rctx->b.b.screen, params->pipe_format,
779 					  params->swizzle,
780 					  &word4, &yuv_format, do_endian_swap);
781 	assert(format != ~0);
782 	if (format == ~0) {
783 		return -1;
784 	}
785 
786 	endian = r600_colorformat_endian_swap(format, do_endian_swap);
787 
788 	base_level = 0;
789 	first_level = params->first_level;
790 	last_level = params->last_level;
791 	width = params->width0;
792 	height = params->height0;
793 	depth = texture->depth0;
794 
795 	if (params->force_level) {
796 		base_level = params->force_level;
797 		first_level = 0;
798 		last_level = 0;
799 		width = u_minify(width, params->force_level);
800 		height = u_minify(height, params->force_level);
801 		depth = u_minify(depth, params->force_level);
802 	}
803 
804 	pitch = surflevel[base_level].nblk_x * util_format_get_blockwidth(params->pipe_format);
805 	non_disp_tiling = tmp->non_disp_tiling;
806 
807 	switch (surflevel[base_level].mode) {
808 	default:
809 	case RADEON_SURF_MODE_LINEAR_ALIGNED:
810 		array_mode = V_028C70_ARRAY_LINEAR_ALIGNED;
811 		break;
812 	case RADEON_SURF_MODE_2D:
813 		array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
814 		break;
815 	case RADEON_SURF_MODE_1D:
816 		array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
817 		break;
818 	}
819 	macro_aspect = tmp->surface.u.legacy.mtilea;
820 	bankw = tmp->surface.u.legacy.bankw;
821 	bankh = tmp->surface.u.legacy.bankh;
822 	tile_split = eg_tile_split(tile_split);
823 	macro_aspect = eg_macro_tile_aspect(macro_aspect);
824 	bankw = eg_bank_wh(bankw);
825 	bankh = eg_bank_wh(bankh);
826 	fmask_bankh = eg_bank_wh(tmp->fmask.bank_height);
827 
828 	/* 128 bit formats require tile type = 1 */
829 	if (rscreen->b.gfx_level == CAYMAN) {
830 		if (util_format_get_blocksize(params->pipe_format) >= 16)
831 			non_disp_tiling = 1;
832 	}
833 	nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
834 
835 
836 	va = tmp->resource.gpu_address;
837 
838 	/* array type views and views into array types need to use layer offset */
839 	dim = r600_tex_dim(tmp, params->target, texture->nr_samples);
840 
841 	if (dim == V_030000_SQ_TEX_DIM_1D_ARRAY) {
842 	        height = 1;
843 		depth = texture->array_size;
844 	} else if (dim == V_030000_SQ_TEX_DIM_2D_ARRAY ||
845 		   dim == V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA) {
846 		depth = texture->array_size;
847 	} else if (dim == V_030000_SQ_TEX_DIM_CUBEMAP)
848 		depth = texture->array_size / 6;
849 
850 	tex_resource_words[0] = (S_030000_DIM(dim) |
851 				 S_030000_PITCH((pitch / 8) - 1) |
852 				 S_030000_TEX_WIDTH(width - 1));
853 	if (rscreen->b.gfx_level == CAYMAN)
854 		tex_resource_words[0] |= CM_S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
855 	else
856 		tex_resource_words[0] |= S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
857 	tex_resource_words[1] = (S_030004_TEX_HEIGHT(height - 1) |
858 				       S_030004_TEX_DEPTH(depth - 1) |
859 				       S_030004_ARRAY_MODE(array_mode));
860 	tex_resource_words[2] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
861 
862 	*skip_mip_address_reloc = false;
863 	/* TEX_RESOURCE_WORD3.MIP_ADDRESS */
864 	if (texture->nr_samples > 1 && rscreen->has_compressed_msaa_texturing) {
865 		if (tmp->is_depth) {
866 			/* disable FMASK (0 = disabled) */
867 			tex_resource_words[3] = 0;
868 			*skip_mip_address_reloc = true;
869 		} else {
870 			/* FMASK should be in MIP_ADDRESS for multisample textures */
871 			tex_resource_words[3] = (tmp->fmask.offset + va) >> 8;
872 		}
873 	} else if (last_level && texture->nr_samples <= 1) {
874 		tex_resource_words[3] = ((uint64_t)surflevel[1].offset_256B * 256 + va) >> 8;
875 	} else {
876 		tex_resource_words[3] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
877 	}
878 
879 	last_layer = params->last_layer;
880 	if (params->target != texture->target && depth == 1) {
881 		last_layer = params->first_layer;
882 	}
883 	tex_resource_words[4] = (word4 |
884 				 S_030010_ENDIAN_SWAP(endian));
885 	tex_resource_words[5] = S_030014_BASE_ARRAY(params->first_layer) |
886 		                S_030014_LAST_ARRAY(last_layer);
887 	tex_resource_words[6] = S_030018_TILE_SPLIT(tile_split);
888 
889 	if (texture->nr_samples > 1) {
890 		unsigned log_samples = util_logbase2(texture->nr_samples);
891 		if (rscreen->b.gfx_level == CAYMAN) {
892 			tex_resource_words[4] |= S_030010_LOG2_NUM_FRAGMENTS(log_samples);
893 		}
894 		/* LAST_LEVEL holds log2(nr_samples) for multisample textures */
895 		tex_resource_words[5] |= S_030014_LAST_LEVEL(log_samples);
896 		tex_resource_words[6] |= S_030018_FMASK_BANK_HEIGHT(fmask_bankh);
897 	} else {
898 		bool no_mip = first_level == last_level;
899 
900 		tex_resource_words[4] |= S_030010_BASE_LEVEL(first_level);
901 		tex_resource_words[5] |= S_030014_LAST_LEVEL(last_level);
902 		/* aniso max 16 samples */
903 		tex_resource_words[6] |= S_030018_MAX_ANISO_RATIO(no_mip ? 0 : 4);
904 	}
905 
906 	tex_resource_words[7] = S_03001C_DATA_FORMAT(format) |
907 				      S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_TEXTURE) |
908 				      S_03001C_BANK_WIDTH(bankw) |
909 				      S_03001C_BANK_HEIGHT(bankh) |
910 				      S_03001C_MACRO_TILE_ASPECT(macro_aspect) |
911 				      S_03001C_NUM_BANKS(nbanks) |
912 				      S_03001C_DEPTH_SAMPLE_ORDER(tmp->db_compatible);
913 	return 0;
914 }
915 
916 struct pipe_sampler_view *
evergreen_create_sampler_view_custom(struct pipe_context * ctx,struct pipe_resource * texture,const struct pipe_sampler_view * state,unsigned width0,unsigned height0,unsigned force_level)917 evergreen_create_sampler_view_custom(struct pipe_context *ctx,
918 				     struct pipe_resource *texture,
919 				     const struct pipe_sampler_view *state,
920 				     unsigned width0, unsigned height0,
921 				     unsigned force_level)
922 {
923 	struct r600_context *rctx = (struct r600_context*)ctx;
924 	struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
925 	struct r600_texture *tmp = (struct r600_texture*)texture;
926 	struct eg_tex_res_params params;
927 	int ret;
928 
929 	if (!view)
930 		return NULL;
931 
932 	/* initialize base object */
933 	view->base = *state;
934 	view->base.texture = NULL;
935 	pipe_reference(NULL, &texture->reference);
936 	view->base.texture = texture;
937 	view->base.reference.count = 1;
938 	view->base.context = ctx;
939 
940 	if (state->target == PIPE_BUFFER)
941 		return texture_buffer_sampler_view(rctx, view, width0, height0);
942 
943 	memset(&params, 0, sizeof(params));
944 	params.pipe_format = state->format;
945 	params.force_level = force_level;
946 	params.width0 = width0;
947 	params.height0 = height0;
948 	params.first_level = state->u.tex.first_level;
949 	params.last_level = state->u.tex.last_level;
950 	params.first_layer = state->u.tex.first_layer;
951 	params.last_layer = state->u.tex.last_layer;
952 	params.target = state->target;
953 	params.swizzle[0] = state->swizzle_r;
954 	params.swizzle[1] = state->swizzle_g;
955 	params.swizzle[2] = state->swizzle_b;
956 	params.swizzle[3] = state->swizzle_a;
957 
958 	ret = evergreen_fill_tex_resource_words(rctx, texture, &params,
959 						&view->skip_mip_address_reloc,
960 						view->tex_resource_words);
961 	if (ret != 0) {
962 		FREE(view);
963 		return NULL;
964 	}
965 
966 	if (state->format == PIPE_FORMAT_X24S8_UINT ||
967 	    state->format == PIPE_FORMAT_S8X24_UINT ||
968 	    state->format == PIPE_FORMAT_X32_S8X24_UINT ||
969 	    state->format == PIPE_FORMAT_S8_UINT)
970 		view->is_stencil_sampler = true;
971 
972 	view->tex_resource = &tmp->resource;
973 
974 	return &view->base;
975 }
976 
977 static struct pipe_sampler_view *
evergreen_create_sampler_view(struct pipe_context * ctx,struct pipe_resource * tex,const struct pipe_sampler_view * state)978 evergreen_create_sampler_view(struct pipe_context *ctx,
979 			      struct pipe_resource *tex,
980 			      const struct pipe_sampler_view *state)
981 {
982 	return evergreen_create_sampler_view_custom(ctx, tex, state,
983 						    tex->width0, tex->height0, 0);
984 }
985 
evergreen_emit_config_state(struct r600_context * rctx,struct r600_atom * atom)986 static void evergreen_emit_config_state(struct r600_context *rctx, struct r600_atom *atom)
987 {
988 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
989 	struct r600_config_state *a = (struct r600_config_state*)atom;
990 
991 	radeon_set_config_reg_seq(cs, R_008C04_SQ_GPR_RESOURCE_MGMT_1, 3);
992 	if (a->dyn_gpr_enabled) {
993 		radeon_emit(cs, S_008C04_NUM_CLAUSE_TEMP_GPRS(rctx->r6xx_num_clause_temp_gprs));
994 		radeon_emit(cs, 0);
995 		radeon_emit(cs, 0);
996 	} else {
997 		radeon_emit(cs, a->sq_gpr_resource_mgmt_1);
998 		radeon_emit(cs, a->sq_gpr_resource_mgmt_2);
999 		radeon_emit(cs, a->sq_gpr_resource_mgmt_3);
1000 	}
1001 	radeon_set_config_reg(cs, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (a->dyn_gpr_enabled << 8));
1002 	if (a->dyn_gpr_enabled) {
1003 		radeon_set_context_reg(cs, R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1,
1004 				       S_028838_PS_GPRS(0x1e) |
1005 				       S_028838_VS_GPRS(0x1e) |
1006 				       S_028838_GS_GPRS(0x1e) |
1007 				       S_028838_ES_GPRS(0x1e) |
1008 				       S_028838_HS_GPRS(0x1e) |
1009 				       S_028838_LS_GPRS(0x1e)); /* workaround for hw issues with dyn gpr - must set all limits to 240 instead of 0, 0x1e == 240 / 8*/
1010 	}
1011 }
1012 
evergreen_emit_clip_state(struct r600_context * rctx,struct r600_atom * atom)1013 static void evergreen_emit_clip_state(struct r600_context *rctx, struct r600_atom *atom)
1014 {
1015 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1016 	struct pipe_clip_state *state = &rctx->clip_state.state;
1017 
1018 	radeon_set_context_reg_seq(cs, R_0285BC_PA_CL_UCP0_X, 6*4);
1019 	radeon_emit_array(cs, (unsigned*)state, 6*4);
1020 }
1021 
evergreen_set_polygon_stipple(struct pipe_context * ctx,const struct pipe_poly_stipple * state)1022 static void evergreen_set_polygon_stipple(struct pipe_context *ctx,
1023 					 const struct pipe_poly_stipple *state)
1024 {
1025 }
1026 
evergreen_get_scissor_rect(struct r600_context * rctx,unsigned tl_x,unsigned tl_y,unsigned br_x,unsigned br_y,uint32_t * tl,uint32_t * br)1027 static void evergreen_get_scissor_rect(struct r600_context *rctx,
1028 				       unsigned tl_x, unsigned tl_y, unsigned br_x, unsigned br_y,
1029 				       uint32_t *tl, uint32_t *br)
1030 {
1031 	struct pipe_scissor_state scissor = {tl_x, tl_y, br_x, br_y};
1032 
1033 	evergreen_apply_scissor_bug_workaround(&rctx->b, &scissor);
1034 
1035 	*tl = S_028240_TL_X(scissor.minx) | S_028240_TL_Y(scissor.miny);
1036 	*br = S_028244_BR_X(scissor.maxx) | S_028244_BR_Y(scissor.maxy);
1037 }
1038 
1039 struct r600_tex_color_info {
1040 	unsigned info;
1041 	unsigned view;
1042 	unsigned dim;
1043 	unsigned pitch;
1044 	unsigned slice;
1045 	unsigned attrib;
1046 	unsigned ntype;
1047 	unsigned fmask;
1048 	unsigned fmask_slice;
1049 	uint64_t offset;
1050 	bool export_16bpc;
1051 };
1052 
evergreen_set_color_surface_buffer(struct r600_context * rctx,struct r600_resource * res,enum pipe_format pformat,unsigned first_element,unsigned last_element,struct r600_tex_color_info * color)1053 static void evergreen_set_color_surface_buffer(struct r600_context *rctx,
1054 					       struct r600_resource *res,
1055 					       enum pipe_format pformat,
1056 					       unsigned first_element,
1057 					       unsigned last_element,
1058 					       struct r600_tex_color_info *color)
1059 {
1060 	unsigned format, swap, ntype, endian;
1061 	const struct util_format_description *desc;
1062 	unsigned block_size = util_format_get_blocksize(res->b.b.format);
1063 	unsigned pitch_alignment =
1064 		MAX2(64, rctx->screen->b.info.pipe_interleave_bytes / block_size);
1065 	unsigned pitch = align(res->b.b.width0, pitch_alignment);
1066 	int i;
1067 	unsigned width_elements;
1068 
1069 	width_elements = last_element - first_element + 1;
1070 
1071 	format = r600_translate_colorformat(rctx->b.gfx_level, pformat, false);
1072 	swap = r600_translate_colorswap(pformat, false);
1073 
1074 	endian = r600_colorformat_endian_swap(format, false);
1075 
1076 	desc = util_format_description(pformat);
1077 	i = util_format_get_first_non_void_channel(pformat);
1078 	ntype = V_028C70_NUMBER_UNORM;
1079 	if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1080 		ntype = V_028C70_NUMBER_SRGB;
1081 	else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1082 		if (desc->channel[i].normalized)
1083 			ntype = V_028C70_NUMBER_SNORM;
1084 		else if (desc->channel[i].pure_integer)
1085 			ntype = V_028C70_NUMBER_SINT;
1086 	} else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1087 		if (desc->channel[i].normalized)
1088 			ntype = V_028C70_NUMBER_UNORM;
1089 		else if (desc->channel[i].pure_integer)
1090 			ntype = V_028C70_NUMBER_UINT;
1091 	} else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1092 		ntype = V_028C70_NUMBER_FLOAT;
1093 	}
1094 
1095 	pitch = (pitch / 8) - 1;
1096 	color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1097 
1098 	color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1099 	color->info |= S_028C70_FORMAT(format) |
1100 		       S_028C70_COMP_SWAP(swap) |
1101 		       S_028C70_BLEND_CLAMP(0) |
1102 		       S_028C70_BLEND_BYPASS(1) |
1103 		       S_028C70_NUMBER_TYPE(ntype) |
1104 		       S_028C70_ENDIAN(endian);
1105 	color->attrib = S_028C74_NON_DISP_TILING_ORDER(1);
1106 	color->ntype = ntype;
1107 	color->export_16bpc = false;
1108 	color->dim = width_elements - 1;
1109 	color->slice = 0; /* (width_elements / 64) - 1;*/
1110 	color->view = 0;
1111 	color->offset = (res->gpu_address + first_element) >> 8;
1112 
1113 	color->fmask = color->offset;
1114 	color->fmask_slice = 0;
1115 }
1116 
evergreen_set_color_surface_common(struct r600_context * rctx,struct r600_texture * rtex,unsigned level,unsigned first_layer,unsigned last_layer,enum pipe_format pformat,struct r600_tex_color_info * color)1117 static void evergreen_set_color_surface_common(struct r600_context *rctx,
1118 					       struct r600_texture *rtex,
1119 					       unsigned level,
1120 					       unsigned first_layer,
1121 					       unsigned last_layer,
1122 					       enum pipe_format pformat,
1123 					       struct r600_tex_color_info *color)
1124 {
1125 	struct r600_screen *rscreen = rctx->screen;
1126 	unsigned pitch, slice;
1127 	unsigned non_disp_tiling, macro_aspect, tile_split, bankh, bankw, fmask_bankh, nbanks;
1128 	unsigned format, swap, ntype, endian;
1129 	const struct util_format_description *desc;
1130 	bool blend_clamp = 0, blend_bypass = 0, do_endian_swap = false;
1131 	int i;
1132 
1133 	color->offset = (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1134 	color->view = S_028C6C_SLICE_START(first_layer) |
1135 			S_028C6C_SLICE_MAX(last_layer);
1136 
1137 	color->offset += rtex->resource.gpu_address;
1138 	color->offset >>= 8;
1139 
1140 	color->dim = 0;
1141 	pitch = (rtex->surface.u.legacy.level[level].nblk_x) / 8 - 1;
1142 	slice = (rtex->surface.u.legacy.level[level].nblk_x * rtex->surface.u.legacy.level[level].nblk_y) / 64;
1143 	if (slice) {
1144 		slice = slice - 1;
1145 	}
1146 
1147 	color->info = 0;
1148 	switch (rtex->surface.u.legacy.level[level].mode) {
1149 	default:
1150 	case RADEON_SURF_MODE_LINEAR_ALIGNED:
1151 		color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1152 		non_disp_tiling = 1;
1153 		break;
1154 	case RADEON_SURF_MODE_1D:
1155 		color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_1D_TILED_THIN1);
1156 		non_disp_tiling = rtex->non_disp_tiling;
1157 		break;
1158 	case RADEON_SURF_MODE_2D:
1159 		color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_2D_TILED_THIN1);
1160 		non_disp_tiling = rtex->non_disp_tiling;
1161 		break;
1162 	}
1163 	tile_split = rtex->surface.u.legacy.tile_split;
1164 	macro_aspect = rtex->surface.u.legacy.mtilea;
1165 	bankw = rtex->surface.u.legacy.bankw;
1166 	bankh = rtex->surface.u.legacy.bankh;
1167 	if (rtex->fmask.size)
1168 		fmask_bankh = rtex->fmask.bank_height;
1169 	else
1170 		fmask_bankh = rtex->surface.u.legacy.bankh;
1171 	tile_split = eg_tile_split(tile_split);
1172 	macro_aspect = eg_macro_tile_aspect(macro_aspect);
1173 	bankw = eg_bank_wh(bankw);
1174 	bankh = eg_bank_wh(bankh);
1175 	fmask_bankh = eg_bank_wh(fmask_bankh);
1176 
1177 	if (rscreen->b.gfx_level == CAYMAN) {
1178 		if (util_format_get_blocksize(pformat) >= 16)
1179 			non_disp_tiling = 1;
1180 	}
1181 	nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1182 	desc = util_format_description(pformat);
1183 	i = util_format_get_first_non_void_channel(pformat);
1184 	color->attrib = S_028C74_TILE_SPLIT(tile_split)|
1185 		S_028C74_NUM_BANKS(nbanks) |
1186 		S_028C74_BANK_WIDTH(bankw) |
1187 		S_028C74_BANK_HEIGHT(bankh) |
1188 		S_028C74_MACRO_TILE_ASPECT(macro_aspect) |
1189 		S_028C74_NON_DISP_TILING_ORDER(non_disp_tiling) |
1190 		S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
1191 
1192 	if (rctx->b.gfx_level == CAYMAN) {
1193 		color->attrib |= S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] ==
1194 							   PIPE_SWIZZLE_1);
1195 
1196 		if (rtex->resource.b.b.nr_samples > 1) {
1197 			unsigned log_samples = util_logbase2(rtex->resource.b.b.nr_samples);
1198 			color->attrib |= S_028C74_NUM_SAMPLES(log_samples) |
1199 					S_028C74_NUM_FRAGMENTS(log_samples);
1200 		}
1201 	}
1202 
1203 	ntype = V_028C70_NUMBER_UNORM;
1204 	if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1205 		ntype = V_028C70_NUMBER_SRGB;
1206 	else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1207 		if (desc->channel[i].normalized)
1208 			ntype = V_028C70_NUMBER_SNORM;
1209 		else if (desc->channel[i].pure_integer)
1210 			ntype = V_028C70_NUMBER_SINT;
1211 	} else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1212 		if (desc->channel[i].normalized)
1213 			ntype = V_028C70_NUMBER_UNORM;
1214 		else if (desc->channel[i].pure_integer)
1215 			ntype = V_028C70_NUMBER_UINT;
1216 	} else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1217 		ntype = V_028C70_NUMBER_FLOAT;
1218 	}
1219 
1220 	if (UTIL_ARCH_BIG_ENDIAN)
1221 		do_endian_swap = !rtex->db_compatible;
1222 
1223 	format = r600_translate_colorformat(rctx->b.gfx_level, pformat, do_endian_swap);
1224 	assert(format != ~0);
1225 	swap = r600_translate_colorswap(pformat, do_endian_swap);
1226 	assert(swap != ~0);
1227 
1228 	endian = r600_colorformat_endian_swap(format, do_endian_swap);
1229 
1230 	/* blend clamp should be set for all NORM/SRGB types */
1231 	if (ntype == V_028C70_NUMBER_UNORM || ntype == V_028C70_NUMBER_SNORM ||
1232 	    ntype == V_028C70_NUMBER_SRGB)
1233 		blend_clamp = 1;
1234 
1235 	/* set blend bypass according to docs if SINT/UINT or
1236 	   8/24 COLOR variants */
1237 	if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
1238 	    format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
1239 	    format == V_028C70_COLOR_X24_8_32_FLOAT) {
1240 		blend_clamp = 0;
1241 		blend_bypass = 1;
1242 	}
1243 
1244 	color->ntype = ntype;
1245 	color->info |= S_028C70_FORMAT(format) |
1246 		S_028C70_COMP_SWAP(swap) |
1247 		S_028C70_BLEND_CLAMP(blend_clamp) |
1248 		S_028C70_BLEND_BYPASS(blend_bypass) |
1249 		S_028C70_SIMPLE_FLOAT(1) |
1250 		S_028C70_NUMBER_TYPE(ntype) |
1251 		S_028C70_ENDIAN(endian);
1252 
1253 	if (rtex->fmask.size) {
1254 		color->info |= S_028C70_COMPRESSION(1);
1255 	}
1256 
1257 	/* EXPORT_NORM is an optimization that can be enabled for better
1258 	 * performance in certain cases.
1259 	 * EXPORT_NORM can be enabled if:
1260 	 * - 11-bit or smaller UNORM/SNORM/SRGB
1261 	 * - 16-bit or smaller FLOAT
1262 	 */
1263 	color->export_16bpc = false;
1264 	if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1265 	    ((desc->channel[i].size < 12 &&
1266 	      desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1267 	      ntype != V_028C70_NUMBER_UINT && ntype != V_028C70_NUMBER_SINT) ||
1268 	     (desc->channel[i].size < 17 &&
1269 	      desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
1270 		color->info |= S_028C70_SOURCE_FORMAT(V_028C70_EXPORT_4C_16BPC);
1271 		color->export_16bpc = true;
1272 	}
1273 
1274 	color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1275 	color->slice = S_028C68_SLICE_TILE_MAX(slice);
1276 
1277 	if (rtex->fmask.size) {
1278 		color->fmask = (rtex->resource.gpu_address + rtex->fmask.offset) >> 8;
1279 		color->fmask_slice = S_028C88_TILE_MAX(rtex->fmask.slice_tile_max);
1280 	} else {
1281 		color->fmask = color->offset;
1282 		color->fmask_slice = S_028C88_TILE_MAX(slice);
1283 	}
1284 }
1285 
1286 /**
1287  * This function initializes the CB* register values for RATs.  It is meant
1288  * to be used for 1D aligned buffers that do not have an associated
1289  * radeon_surf.
1290  */
evergreen_init_color_surface_rat(struct r600_context * rctx,struct r600_surface * surf)1291 void evergreen_init_color_surface_rat(struct r600_context *rctx,
1292 					struct r600_surface *surf)
1293 {
1294 	struct pipe_resource *pipe_buffer = surf->base.texture;
1295 	struct r600_tex_color_info color;
1296 
1297 	evergreen_set_color_surface_buffer(rctx, (struct r600_resource *)surf->base.texture,
1298 					   surf->base.format, 0, pipe_buffer->width0,
1299 					   &color);
1300 
1301 	surf->cb_color_base = color.offset;
1302 	surf->cb_color_dim = color.dim;
1303 	surf->cb_color_info = color.info | S_028C70_RAT(1);
1304 	surf->cb_color_pitch = color.pitch;
1305 	surf->cb_color_slice = color.slice;
1306 	surf->cb_color_view = color.view;
1307 	surf->cb_color_attrib = color.attrib;
1308 	surf->cb_color_fmask = color.fmask;
1309 	surf->cb_color_fmask_slice = color.fmask_slice;
1310 
1311 	surf->cb_color_view = 0;
1312 
1313 	/* Set the buffer range the GPU will have access to: */
1314 	util_range_add(pipe_buffer, &r600_resource(pipe_buffer)->valid_buffer_range,
1315 		       0, pipe_buffer->width0);
1316 }
1317 
1318 
evergreen_init_color_surface(struct r600_context * rctx,struct r600_surface * surf)1319 void evergreen_init_color_surface(struct r600_context *rctx,
1320 				  struct r600_surface *surf)
1321 {
1322 	struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1323 	unsigned level = surf->base.u.tex.level;
1324 	struct r600_tex_color_info color;
1325 
1326 	evergreen_set_color_surface_common(rctx, rtex, level,
1327 					   surf->base.u.tex.first_layer,
1328 					   surf->base.u.tex.last_layer,
1329 					   surf->base.format,
1330 					   &color);
1331 
1332 	surf->alphatest_bypass = color.ntype == V_028C70_NUMBER_UINT ||
1333 		color.ntype == V_028C70_NUMBER_SINT;
1334 	surf->export_16bpc = color.export_16bpc;
1335 
1336 	/* XXX handle enabling of CB beyond BASE8 which has different offset */
1337 	surf->cb_color_base = color.offset;
1338 	surf->cb_color_dim = color.dim;
1339 	surf->cb_color_info = color.info;
1340 	surf->cb_color_pitch = color.pitch;
1341 	surf->cb_color_slice = color.slice;
1342 	surf->cb_color_view = color.view;
1343 	surf->cb_color_attrib = color.attrib;
1344 	surf->cb_color_fmask = color.fmask;
1345 	surf->cb_color_fmask_slice = color.fmask_slice;
1346 
1347 	surf->color_initialized = true;
1348 }
1349 
evergreen_init_depth_surface(struct r600_context * rctx,struct r600_surface * surf)1350 static void evergreen_init_depth_surface(struct r600_context *rctx,
1351 					 struct r600_surface *surf)
1352 {
1353 	struct r600_screen *rscreen = rctx->screen;
1354 	struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1355 	unsigned level = surf->base.u.tex.level;
1356 	struct legacy_surf_level *levelinfo = &rtex->surface.u.legacy.level[level];
1357 	uint64_t offset;
1358 	unsigned format, array_mode;
1359 	unsigned macro_aspect, tile_split, bankh, bankw, nbanks;
1360 
1361 
1362 	format = r600_translate_dbformat(surf->base.format);
1363 	assert(format != ~0);
1364 
1365 	offset = rtex->resource.gpu_address;
1366 	offset += (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1367 
1368 	switch (rtex->surface.u.legacy.level[level].mode) {
1369 	case RADEON_SURF_MODE_2D:
1370 		array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
1371 		break;
1372 	case RADEON_SURF_MODE_1D:
1373 	case RADEON_SURF_MODE_LINEAR_ALIGNED:
1374 	default:
1375 		array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
1376 		break;
1377 	}
1378 	tile_split = rtex->surface.u.legacy.tile_split;
1379 	macro_aspect = rtex->surface.u.legacy.mtilea;
1380 	bankw = rtex->surface.u.legacy.bankw;
1381 	bankh = rtex->surface.u.legacy.bankh;
1382 	tile_split = eg_tile_split(tile_split);
1383 	macro_aspect = eg_macro_tile_aspect(macro_aspect);
1384 	bankw = eg_bank_wh(bankw);
1385 	bankh = eg_bank_wh(bankh);
1386 	nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1387 	offset >>= 8;
1388 
1389 	surf->db_z_info = S_028040_ARRAY_MODE(array_mode) |
1390 			  S_028040_FORMAT(format) |
1391 			  S_028040_TILE_SPLIT(tile_split)|
1392 			  S_028040_NUM_BANKS(nbanks) |
1393 			  S_028040_BANK_WIDTH(bankw) |
1394 			  S_028040_BANK_HEIGHT(bankh) |
1395 			  S_028040_MACRO_TILE_ASPECT(macro_aspect);
1396 	if (rscreen->b.gfx_level == CAYMAN && rtex->resource.b.b.nr_samples > 1) {
1397 		surf->db_z_info |= S_028040_NUM_SAMPLES(util_logbase2(rtex->resource.b.b.nr_samples));
1398 	}
1399 
1400 	assert(levelinfo->nblk_x % 8 == 0 && levelinfo->nblk_y % 8 == 0);
1401 
1402 	surf->db_depth_base = offset;
1403 	surf->db_depth_view = S_028008_SLICE_START(surf->base.u.tex.first_layer) |
1404 			      S_028008_SLICE_MAX(surf->base.u.tex.last_layer);
1405 	surf->db_depth_size = S_028058_PITCH_TILE_MAX(levelinfo->nblk_x / 8 - 1) |
1406 			      S_028058_HEIGHT_TILE_MAX(levelinfo->nblk_y / 8 - 1);
1407 	surf->db_depth_slice = S_02805C_SLICE_TILE_MAX(levelinfo->nblk_x *
1408 						       levelinfo->nblk_y / 64 - 1);
1409 
1410 	if (rtex->surface.has_stencil) {
1411 		uint64_t stencil_offset;
1412 		unsigned stile_split = rtex->surface.u.legacy.stencil_tile_split;
1413 
1414 		stile_split = eg_tile_split(stile_split);
1415 
1416 		stencil_offset = (uint64_t)rtex->surface.u.legacy.zs.stencil_level[level].offset_256B * 256;
1417 		stencil_offset += rtex->resource.gpu_address;
1418 
1419 		surf->db_stencil_base = stencil_offset >> 8;
1420 		surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_8) |
1421 					S_028044_TILE_SPLIT(stile_split);
1422 	} else {
1423 		surf->db_stencil_base = offset;
1424 		surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_INVALID);
1425 	}
1426 
1427 	if (r600_htile_enabled(rtex, level)) {
1428 		uint64_t va = rtex->resource.gpu_address + rtex->htile_offset;
1429 		surf->db_htile_data_base = va >> 8;
1430 		surf->db_htile_surface = S_028ABC_HTILE_WIDTH(1) |
1431 					 S_028ABC_HTILE_HEIGHT(1) |
1432 					 S_028ABC_FULL_CACHE(1);
1433 		surf->db_z_info |= S_028040_TILE_SURFACE_ENABLE(1);
1434 		surf->db_preload_control = 0;
1435 	}
1436 
1437 	surf->depth_initialized = true;
1438 }
1439 
evergreen_set_framebuffer_state(struct pipe_context * ctx,const struct pipe_framebuffer_state * state)1440 static void evergreen_set_framebuffer_state(struct pipe_context *ctx,
1441 					    const struct pipe_framebuffer_state *state)
1442 {
1443 	struct r600_context *rctx = (struct r600_context *)ctx;
1444 	struct r600_surface *surf;
1445 	struct r600_texture *rtex;
1446 	uint32_t i, log_samples;
1447 	uint32_t target_mask = 0;
1448 	/* Flush TC when changing the framebuffer state, because the only
1449 	 * client not using TC that can change textures is the framebuffer.
1450 	 * Other places don't typically have to flush TC.
1451 	 */
1452 	rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE |
1453 			 R600_CONTEXT_FLUSH_AND_INV |
1454 			 R600_CONTEXT_FLUSH_AND_INV_CB |
1455 			 R600_CONTEXT_FLUSH_AND_INV_CB_META |
1456 			 R600_CONTEXT_FLUSH_AND_INV_DB |
1457 			 R600_CONTEXT_FLUSH_AND_INV_DB_META |
1458 			 R600_CONTEXT_INV_TEX_CACHE;
1459 
1460 	util_copy_framebuffer_state(&rctx->framebuffer.state, state);
1461 
1462 	/* Colorbuffers. */
1463 	rctx->framebuffer.export_16bpc = state->nr_cbufs != 0;
1464 	rctx->framebuffer.cb0_is_integer = state->nr_cbufs && state->cbufs[0] &&
1465 					   util_format_is_pure_integer(state->cbufs[0]->format);
1466 	rctx->framebuffer.compressed_cb_mask = 0;
1467 	rctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
1468 
1469 	for (i = 0; i < state->nr_cbufs; i++) {
1470 		surf = (struct r600_surface*)state->cbufs[i];
1471 		if (!surf)
1472 			continue;
1473 
1474 		target_mask |= (0xf << (i * 4));
1475 
1476 		rtex = (struct r600_texture*)surf->base.texture;
1477 
1478 		r600_context_add_resource_size(ctx, state->cbufs[i]->texture);
1479 
1480 		if (!surf->color_initialized) {
1481 			evergreen_init_color_surface(rctx, surf);
1482 		}
1483 
1484 		if (!surf->export_16bpc) {
1485 			rctx->framebuffer.export_16bpc = false;
1486 		}
1487 
1488 		if (rtex->fmask.size) {
1489 			rctx->framebuffer.compressed_cb_mask |= 1 << i;
1490 		}
1491 	}
1492 
1493 	/* Update alpha-test state dependencies.
1494 	 * Alpha-test is done on the first colorbuffer only. */
1495 	if (state->nr_cbufs) {
1496 		bool alphatest_bypass = false;
1497 		bool export_16bpc = true;
1498 
1499 		surf = (struct r600_surface*)state->cbufs[0];
1500 		if (surf) {
1501 			alphatest_bypass = surf->alphatest_bypass;
1502 			export_16bpc = surf->export_16bpc;
1503 		}
1504 
1505 		if (rctx->alphatest_state.bypass != alphatest_bypass) {
1506 			rctx->alphatest_state.bypass = alphatest_bypass;
1507 			r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1508 		}
1509 		if (rctx->alphatest_state.cb0_export_16bpc != export_16bpc) {
1510 			rctx->alphatest_state.cb0_export_16bpc = export_16bpc;
1511 			r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1512 		}
1513 	}
1514 
1515 	/* ZS buffer. */
1516 	if (state->zsbuf) {
1517 		surf = (struct r600_surface*)state->zsbuf;
1518 
1519 		r600_context_add_resource_size(ctx, state->zsbuf->texture);
1520 
1521 		if (!surf->depth_initialized) {
1522 			evergreen_init_depth_surface(rctx, surf);
1523 		}
1524 
1525 		if (state->zsbuf->format != rctx->poly_offset_state.zs_format) {
1526 			rctx->poly_offset_state.zs_format = state->zsbuf->format;
1527 			r600_mark_atom_dirty(rctx, &rctx->poly_offset_state.atom);
1528 		}
1529 
1530 		if (rctx->db_state.rsurf != surf) {
1531 			rctx->db_state.rsurf = surf;
1532 			r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1533 			r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1534 		}
1535 	} else if (rctx->db_state.rsurf) {
1536 		rctx->db_state.rsurf = NULL;
1537 		r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1538 		r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1539 	}
1540 
1541 	if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs ||
1542 	    rctx->cb_misc_state.bound_cbufs_target_mask != target_mask) {
1543 		rctx->cb_misc_state.bound_cbufs_target_mask = target_mask;
1544 		rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1545 		r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1546 	}
1547 
1548 	if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1549 		rctx->alphatest_state.bypass = false;
1550 		r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1551 	}
1552 
1553 	log_samples = util_logbase2(rctx->framebuffer.nr_samples);
1554 	/* This is for Cayman to program SAMPLE_RATE, and for RV770 to fix a hw bug. */
1555 	if ((rctx->b.gfx_level == CAYMAN ||
1556 	     rctx->b.family == CHIP_RV770) &&
1557 	    rctx->db_misc_state.log_samples != log_samples) {
1558 		rctx->db_misc_state.log_samples = log_samples;
1559 		r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1560 	}
1561 
1562 
1563 	/* Calculate the CS size. */
1564 	rctx->framebuffer.atom.num_dw = 4; /* SCISSOR */
1565 
1566 	/* MSAA. */
1567 	if (rctx->b.gfx_level == EVERGREEN)
1568 		rctx->framebuffer.atom.num_dw += 17; /* Evergreen */
1569 	else
1570 		rctx->framebuffer.atom.num_dw += 28; /* Cayman */
1571 
1572 	/* Colorbuffers. */
1573 	rctx->framebuffer.atom.num_dw += state->nr_cbufs * 23;
1574 	rctx->framebuffer.atom.num_dw += state->nr_cbufs * 2;
1575 	rctx->framebuffer.atom.num_dw += (12 - state->nr_cbufs) * 3;
1576 
1577 	/* ZS buffer. */
1578 	if (state->zsbuf) {
1579 		rctx->framebuffer.atom.num_dw += 24;
1580 		rctx->framebuffer.atom.num_dw += 2;
1581 	} else {
1582 		rctx->framebuffer.atom.num_dw += 4;
1583 	}
1584 
1585 	r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1586 
1587 	r600_set_sample_locations_constant_buffer(rctx);
1588 	rctx->framebuffer.do_update_surf_dirtiness = true;
1589 }
1590 
evergreen_set_min_samples(struct pipe_context * ctx,unsigned min_samples)1591 static void evergreen_set_min_samples(struct pipe_context *ctx, unsigned min_samples)
1592 {
1593 	struct r600_context *rctx = (struct r600_context *)ctx;
1594 
1595 	if (rctx->ps_iter_samples == min_samples)
1596 		return;
1597 
1598 	rctx->ps_iter_samples = min_samples;
1599 	if (rctx->framebuffer.nr_samples > 1) {
1600 		r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1601 	}
1602 }
1603 
1604 /* 8xMSAA */
1605 static const uint32_t sample_locs_8x[] = {
1606 	FILL_SREG(-1,  1,  1,  5,  3, -5,  5,  3),
1607 	FILL_SREG(-7, -1, -3, -7,  7, -3, -5,  7),
1608 	FILL_SREG(-1,  1,  1,  5,  3, -5,  5,  3),
1609 	FILL_SREG(-7, -1, -3, -7,  7, -3, -5,  7),
1610 	FILL_SREG(-1,  1,  1,  5,  3, -5,  5,  3),
1611 	FILL_SREG(-7, -1, -3, -7,  7, -3, -5,  7),
1612 	FILL_SREG(-1,  1,  1,  5,  3, -5,  5,  3),
1613 	FILL_SREG(-7, -1, -3, -7,  7, -3, -5,  7),
1614 };
1615 static unsigned max_dist_8x = 7;
1616 
evergreen_get_sample_position(struct pipe_context * ctx,unsigned sample_count,unsigned sample_index,float * out_value)1617 static void evergreen_get_sample_position(struct pipe_context *ctx,
1618 				     unsigned sample_count,
1619 				     unsigned sample_index,
1620 				     float *out_value)
1621 {
1622 	int offset, index;
1623 	struct {
1624 		int idx:4;
1625 	} val;
1626 	switch (sample_count) {
1627 	case 1:
1628 	default:
1629 		out_value[0] = out_value[1] = 0.5;
1630 		break;
1631 	case 2:
1632 		offset = 4 * (sample_index * 2);
1633 		val.idx = (eg_sample_locs_2x[0] >> offset) & 0xf;
1634 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1635 		val.idx = (eg_sample_locs_2x[0] >> (offset + 4)) & 0xf;
1636 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1637 		break;
1638 	case 4:
1639 		offset = 4 * (sample_index * 2);
1640 		val.idx = (eg_sample_locs_4x[0] >> offset) & 0xf;
1641 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1642 		val.idx = (eg_sample_locs_4x[0] >> (offset + 4)) & 0xf;
1643 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1644 		break;
1645 	case 8:
1646 		offset = 4 * (sample_index % 4 * 2);
1647 		index = (sample_index / 4);
1648 		val.idx = (sample_locs_8x[index] >> offset) & 0xf;
1649 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1650 		val.idx = (sample_locs_8x[index] >> (offset + 4)) & 0xf;
1651 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1652 		break;
1653 	}
1654 }
1655 
evergreen_emit_msaa_state(struct r600_context * rctx,int nr_samples,int ps_iter_samples)1656 static void evergreen_emit_msaa_state(struct r600_context *rctx, int nr_samples, int ps_iter_samples)
1657 {
1658 
1659 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1660 	unsigned max_dist = 0;
1661 
1662 	switch (nr_samples) {
1663 	default:
1664 		nr_samples = 0;
1665 		break;
1666 	case 2:
1667 		radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_2x));
1668 		radeon_emit_array(cs, eg_sample_locs_2x, ARRAY_SIZE(eg_sample_locs_2x));
1669 		max_dist = eg_max_dist_2x;
1670 		break;
1671 	case 4:
1672 		radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_4x));
1673 		radeon_emit_array(cs, eg_sample_locs_4x, ARRAY_SIZE(eg_sample_locs_4x));
1674 		max_dist = eg_max_dist_4x;
1675 		break;
1676 	case 8:
1677 		radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(sample_locs_8x));
1678 		radeon_emit_array(cs, sample_locs_8x, ARRAY_SIZE(sample_locs_8x));
1679 		max_dist = max_dist_8x;
1680 		break;
1681 	}
1682 
1683 	if (nr_samples > 1) {
1684 		radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1685 		radeon_emit(cs, S_028C00_LAST_PIXEL(1) |
1686 				     S_028C00_EXPAND_LINE_WIDTH(1)); /* R_028C00_PA_SC_LINE_CNTL */
1687 		radeon_emit(cs, S_028C04_MSAA_NUM_SAMPLES(util_logbase2(nr_samples)) |
1688 				     S_028C04_MAX_SAMPLE_DIST(max_dist)); /* R_028C04_PA_SC_AA_CONFIG */
1689 		radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1690 				       EG_S_028A4C_PS_ITER_SAMPLE(ps_iter_samples > 1) |
1691 				       EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1692 				       EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1693 	} else {
1694 		radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1695 		radeon_emit(cs, S_028C00_LAST_PIXEL(1)); /* R_028C00_PA_SC_LINE_CNTL */
1696 		radeon_emit(cs, 0); /* R_028C04_PA_SC_AA_CONFIG */
1697 		radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1698 				       EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1699 				       EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1700 	}
1701 }
1702 
evergreen_emit_image_state(struct r600_context * rctx,struct r600_atom * atom,int immed_id_base,int res_id_base,int offset,uint32_t pkt_flags)1703 static void evergreen_emit_image_state(struct r600_context *rctx, struct r600_atom *atom,
1704 				       int immed_id_base, int res_id_base, int offset, uint32_t pkt_flags)
1705 {
1706 	struct r600_image_state *state = (struct r600_image_state *)atom;
1707 	struct pipe_framebuffer_state *fb_state = &rctx->framebuffer.state;
1708 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1709 	struct r600_texture *rtex;
1710 	struct r600_resource *resource;
1711 	int i;
1712 
1713 	for (i = 0; i < R600_MAX_IMAGES; i++) {
1714 		struct r600_image_view *image = &state->views[i];
1715 		unsigned reloc, immed_reloc;
1716 		int idx = i + offset;
1717 
1718 		if (!pkt_flags)
1719 			idx += fb_state->nr_cbufs + (rctx->dual_src_blend ? 1 : 0);
1720 		if (!image->base.resource)
1721 			continue;
1722 
1723 		resource = (struct r600_resource *)image->base.resource;
1724 		if (resource->b.b.target != PIPE_BUFFER)
1725 			rtex = (struct r600_texture *)image->base.resource;
1726 		else
1727 			rtex = NULL;
1728 
1729 		reloc = radeon_add_to_buffer_list(&rctx->b,
1730 						  &rctx->b.gfx,
1731 						  resource,
1732 						  RADEON_USAGE_READWRITE |
1733 						  RADEON_PRIO_SHADER_RW_BUFFER);
1734 
1735 		immed_reloc = radeon_add_to_buffer_list(&rctx->b,
1736 							&rctx->b.gfx,
1737 							resource->immed_buffer,
1738 							RADEON_USAGE_READWRITE |
1739 							RADEON_PRIO_SHADER_RW_BUFFER);
1740 
1741 		if (pkt_flags)
1742 			radeon_compute_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1743 		else
1744 			radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1745 
1746 		radeon_emit(cs, image->cb_color_base);	/* R_028C60_CB_COLOR0_BASE */
1747 		radeon_emit(cs, image->cb_color_pitch);	/* R_028C64_CB_COLOR0_PITCH */
1748 		radeon_emit(cs, image->cb_color_slice);	/* R_028C68_CB_COLOR0_SLICE */
1749 		radeon_emit(cs, image->cb_color_view);	/* R_028C6C_CB_COLOR0_VIEW */
1750 		radeon_emit(cs, image->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1751 		radeon_emit(cs, image->cb_color_attrib);	/* R_028C74_CB_COLOR0_ATTRIB */
1752 		radeon_emit(cs, image->cb_color_dim);		/* R_028C78_CB_COLOR0_DIM */
1753 		radeon_emit(cs, rtex ? rtex->cmask.base_address_reg : image->cb_color_base);	/* R_028C7C_CB_COLOR0_CMASK */
1754 		radeon_emit(cs, rtex ? rtex->cmask.slice_tile_max : 0);	/* R_028C80_CB_COLOR0_CMASK_SLICE */
1755 		radeon_emit(cs, image->cb_color_fmask);	/* R_028C84_CB_COLOR0_FMASK */
1756 		radeon_emit(cs, image->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1757 		radeon_emit(cs, rtex ? rtex->color_clear_value[0] : 0); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1758 		radeon_emit(cs, rtex ? rtex->color_clear_value[1] : 0); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1759 
1760 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1761 		radeon_emit(cs, reloc);
1762 
1763 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1764 		radeon_emit(cs, reloc);
1765 
1766 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1767 		radeon_emit(cs, reloc);
1768 
1769 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1770 		radeon_emit(cs, reloc);
1771 
1772 		if (pkt_flags)
1773 			radeon_compute_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1774 		else
1775 			radeon_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1776 
1777 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /**/
1778 		radeon_emit(cs, immed_reloc);
1779 
1780 		radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1781 		radeon_emit(cs, (immed_id_base + i + offset) * 8);
1782 		radeon_emit_array(cs, image->immed_resource_words, 8);
1783 
1784 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1785 		radeon_emit(cs, immed_reloc);
1786 
1787 		radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1788 		radeon_emit(cs, (res_id_base + i + offset) * 8);
1789 		radeon_emit_array(cs, image->resource_words, 8);
1790 
1791 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1792 		radeon_emit(cs, reloc);
1793 
1794 		if (!image->skip_mip_address_reloc) {
1795 			radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1796 			radeon_emit(cs, reloc);
1797 		}
1798 	}
1799 }
1800 
evergreen_emit_fragment_image_state(struct r600_context * rctx,struct r600_atom * atom)1801 static void evergreen_emit_fragment_image_state(struct r600_context *rctx, struct r600_atom *atom)
1802 {
1803 	evergreen_emit_image_state(rctx, atom,
1804 				   R600_IMAGE_IMMED_RESOURCE_OFFSET,
1805 				   R600_IMAGE_REAL_RESOURCE_OFFSET, 0, 0);
1806 }
1807 
evergreen_emit_compute_image_state(struct r600_context * rctx,struct r600_atom * atom)1808 static void evergreen_emit_compute_image_state(struct r600_context *rctx, struct r600_atom *atom)
1809 {
1810 	evergreen_emit_image_state(rctx, atom,
1811 				   EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1812 				   EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1813 				   0, RADEON_CP_PACKET3_COMPUTE_MODE);
1814 }
1815 
evergreen_emit_fragment_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1816 static void evergreen_emit_fragment_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1817 {
1818 	int offset = util_bitcount(rctx->fragment_images.enabled_mask);
1819 	evergreen_emit_image_state(rctx, atom,
1820 				   R600_IMAGE_IMMED_RESOURCE_OFFSET,
1821 				   R600_IMAGE_REAL_RESOURCE_OFFSET, offset, 0);
1822 }
1823 
evergreen_emit_compute_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1824 static void evergreen_emit_compute_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1825 {
1826 	int offset = util_bitcount(rctx->compute_images.enabled_mask);
1827 	evergreen_emit_image_state(rctx, atom,
1828 				   EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1829 				   EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1830 				   offset, RADEON_CP_PACKET3_COMPUTE_MODE);
1831 }
1832 
evergreen_emit_framebuffer_state(struct r600_context * rctx,struct r600_atom * atom)1833 static void evergreen_emit_framebuffer_state(struct r600_context *rctx, struct r600_atom *atom)
1834 {
1835 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1836 	struct pipe_framebuffer_state *state = &rctx->framebuffer.state;
1837 	unsigned nr_cbufs = state->nr_cbufs;
1838 	unsigned i, tl, br;
1839 	struct r600_texture *tex = NULL;
1840 	struct r600_surface *cb = NULL;
1841 
1842 	/* XXX support more colorbuffers once we need them */
1843 	assert(nr_cbufs <= 8);
1844 	if (nr_cbufs > 8)
1845 		nr_cbufs = 8;
1846 
1847 	/* Colorbuffers. */
1848 	for (i = 0; i < nr_cbufs; i++) {
1849 		unsigned reloc, cmask_reloc;
1850 
1851 		cb = (struct r600_surface*)state->cbufs[i];
1852 		if (!cb) {
1853 			radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
1854 					       S_028C70_FORMAT(V_028C70_COLOR_INVALID));
1855 			continue;
1856 		}
1857 
1858 		tex = (struct r600_texture *)cb->base.texture;
1859 		reloc = radeon_add_to_buffer_list(&rctx->b,
1860 					      &rctx->b.gfx,
1861 					      (struct r600_resource*)cb->base.texture,
1862 					      RADEON_USAGE_READWRITE |
1863 					      (tex->resource.b.b.nr_samples > 1 ?
1864 						      RADEON_PRIO_COLOR_BUFFER_MSAA :
1865 						      RADEON_PRIO_COLOR_BUFFER));
1866 
1867 		if (tex->cmask_buffer && tex->cmask_buffer != &tex->resource) {
1868 			cmask_reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1869 				tex->cmask_buffer, RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
1870 		} else {
1871 			cmask_reloc = reloc;
1872 		}
1873 
1874 		radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C, 13);
1875 		radeon_emit(cs, cb->cb_color_base);	/* R_028C60_CB_COLOR0_BASE */
1876 		radeon_emit(cs, cb->cb_color_pitch);	/* R_028C64_CB_COLOR0_PITCH */
1877 		radeon_emit(cs, cb->cb_color_slice);	/* R_028C68_CB_COLOR0_SLICE */
1878 		radeon_emit(cs, cb->cb_color_view);	/* R_028C6C_CB_COLOR0_VIEW */
1879 		radeon_emit(cs, cb->cb_color_info | tex->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1880 		radeon_emit(cs, cb->cb_color_attrib);	/* R_028C74_CB_COLOR0_ATTRIB */
1881 		radeon_emit(cs, cb->cb_color_dim);		/* R_028C78_CB_COLOR0_DIM */
1882 		radeon_emit(cs, tex->cmask.base_address_reg);	/* R_028C7C_CB_COLOR0_CMASK */
1883 		radeon_emit(cs, tex->cmask.slice_tile_max);	/* R_028C80_CB_COLOR0_CMASK_SLICE */
1884 		radeon_emit(cs, cb->cb_color_fmask);	/* R_028C84_CB_COLOR0_FMASK */
1885 		radeon_emit(cs, cb->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1886 		radeon_emit(cs, tex->color_clear_value[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1887 		radeon_emit(cs, tex->color_clear_value[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1888 
1889 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1890 		radeon_emit(cs, reloc);
1891 
1892 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1893 		radeon_emit(cs, reloc);
1894 
1895 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1896 		radeon_emit(cs, cmask_reloc);
1897 
1898 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1899 		radeon_emit(cs, reloc);
1900 	}
1901 	/* set CB_COLOR1_INFO for possible dual-src blending */
1902 	if (rctx->framebuffer.dual_src_blend && i == 1 && state->cbufs[0]) {
1903 		radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + 1 * 0x3C,
1904 				       cb->cb_color_info | tex->cb_color_info);
1905 		i++;
1906 	}
1907 	i += util_bitcount(rctx->fragment_images.enabled_mask);
1908 	i += util_bitcount(rctx->fragment_buffers.enabled_mask);
1909 	for (; i < 8 ; i++)
1910 		radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
1911 	for (; i < 12; i++)
1912 		radeon_set_context_reg(cs, R_028E50_CB_COLOR8_INFO + (i - 8) * 0x1C, 0);
1913 
1914 	/* ZS buffer. */
1915 	if (state->zsbuf) {
1916 		struct r600_surface *zb = (struct r600_surface*)state->zsbuf;
1917 		unsigned reloc = radeon_add_to_buffer_list(&rctx->b,
1918 						       &rctx->b.gfx,
1919 						       (struct r600_resource*)state->zsbuf->texture,
1920 						       RADEON_USAGE_READWRITE |
1921 						       (zb->base.texture->nr_samples > 1 ?
1922 							       RADEON_PRIO_DEPTH_BUFFER_MSAA :
1923 							       RADEON_PRIO_DEPTH_BUFFER));
1924 
1925 		radeon_set_context_reg(cs, R_028008_DB_DEPTH_VIEW, zb->db_depth_view);
1926 
1927 		radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 8);
1928 		radeon_emit(cs, zb->db_z_info);		/* R_028040_DB_Z_INFO */
1929 		radeon_emit(cs, zb->db_stencil_info);	/* R_028044_DB_STENCIL_INFO */
1930 		radeon_emit(cs, zb->db_depth_base);	/* R_028048_DB_Z_READ_BASE */
1931 		radeon_emit(cs, zb->db_stencil_base);	/* R_02804C_DB_STENCIL_READ_BASE */
1932 		radeon_emit(cs, zb->db_depth_base);	/* R_028050_DB_Z_WRITE_BASE */
1933 		radeon_emit(cs, zb->db_stencil_base);	/* R_028054_DB_STENCIL_WRITE_BASE */
1934 		radeon_emit(cs, zb->db_depth_size);	/* R_028058_DB_DEPTH_SIZE */
1935 		radeon_emit(cs, zb->db_depth_slice);	/* R_02805C_DB_DEPTH_SLICE */
1936 
1937 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028048_DB_Z_READ_BASE */
1938 		radeon_emit(cs, reloc);
1939 
1940 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_02804C_DB_STENCIL_READ_BASE */
1941 		radeon_emit(cs, reloc);
1942 
1943 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028050_DB_Z_WRITE_BASE */
1944 		radeon_emit(cs, reloc);
1945 
1946 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028054_DB_STENCIL_WRITE_BASE */
1947 		radeon_emit(cs, reloc);
1948 	} else {
1949 		radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 2);
1950 		radeon_emit(cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
1951 		radeon_emit(cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
1952 	}
1953 
1954 	/* Framebuffer dimensions. */
1955 	evergreen_get_scissor_rect(rctx, 0, 0, state->width, state->height, &tl, &br);
1956 
1957 	radeon_set_context_reg_seq(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL, 2);
1958 	radeon_emit(cs, tl); /* R_028204_PA_SC_WINDOW_SCISSOR_TL */
1959 	radeon_emit(cs, br); /* R_028208_PA_SC_WINDOW_SCISSOR_BR */
1960 
1961 	if (rctx->b.gfx_level == EVERGREEN) {
1962 		evergreen_emit_msaa_state(rctx, rctx->framebuffer.nr_samples, rctx->ps_iter_samples);
1963 	} else {
1964 		cayman_emit_msaa_state(cs, rctx->framebuffer.nr_samples,
1965 				       rctx->ps_iter_samples, 0);
1966 	}
1967 }
1968 
evergreen_emit_polygon_offset(struct r600_context * rctx,struct r600_atom * a)1969 static void evergreen_emit_polygon_offset(struct r600_context *rctx, struct r600_atom *a)
1970 {
1971 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1972 	struct r600_poly_offset_state *state = (struct r600_poly_offset_state*)a;
1973 	float offset_units = state->offset_units;
1974 	float offset_scale = state->offset_scale;
1975 	uint32_t pa_su_poly_offset_db_fmt_cntl = 0;
1976 
1977 	if (!state->offset_units_unscaled) {
1978 		switch (state->zs_format) {
1979 		case PIPE_FORMAT_Z24X8_UNORM:
1980 		case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1981 		case PIPE_FORMAT_X8Z24_UNORM:
1982 		case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1983 			offset_units *= 2.0f;
1984 			pa_su_poly_offset_db_fmt_cntl =
1985 				S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-24);
1986 			break;
1987 		case PIPE_FORMAT_Z16_UNORM:
1988 			offset_units *= 4.0f;
1989 			pa_su_poly_offset_db_fmt_cntl =
1990 				S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-16);
1991 			break;
1992 		default:
1993 			pa_su_poly_offset_db_fmt_cntl =
1994 				S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-23) |
1995 				S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
1996 		}
1997 	}
1998 
1999 	radeon_set_context_reg_seq(cs, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
2000 	radeon_emit(cs, fui(offset_scale));
2001 	radeon_emit(cs, fui(offset_units));
2002 	radeon_emit(cs, fui(offset_scale));
2003 	radeon_emit(cs, fui(offset_units));
2004 
2005 	radeon_set_context_reg(cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
2006 			       pa_su_poly_offset_db_fmt_cntl);
2007 }
2008 
evergreen_construct_rat_mask(struct r600_context * rctx,struct r600_cb_misc_state * a,unsigned nr_cbufs)2009 uint32_t evergreen_construct_rat_mask(struct r600_context *rctx, struct r600_cb_misc_state *a,
2010 				      unsigned nr_cbufs)
2011 {
2012 	unsigned base_mask = 0;
2013 	unsigned dirty_mask = a->image_rat_enabled_mask;
2014 	while (dirty_mask) {
2015 		unsigned idx = u_bit_scan(&dirty_mask);
2016 		base_mask |= (0xf << (idx * 4));
2017 	}
2018 	unsigned offset = util_last_bit(a->image_rat_enabled_mask);
2019 	dirty_mask = a->buffer_rat_enabled_mask;
2020 	while (dirty_mask) {
2021 		unsigned idx = u_bit_scan(&dirty_mask);
2022 		base_mask |= (0xf << (idx + offset) * 4);
2023 	}
2024 	return base_mask << (nr_cbufs * 4);
2025 }
2026 
evergreen_emit_cb_misc_state(struct r600_context * rctx,struct r600_atom * atom)2027 static void evergreen_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2028 {
2029 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2030 	struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
2031 	unsigned fb_colormask = a->bound_cbufs_target_mask;
2032 	unsigned ps_colormask = a->ps_color_export_mask;
2033 	unsigned rat_colormask = evergreen_construct_rat_mask(rctx, a, a->nr_cbufs);
2034 	radeon_set_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
2035 	radeon_emit(cs, (a->blend_colormask & fb_colormask) | rat_colormask); /* R_028238_CB_TARGET_MASK */
2036 	/* This must match the used export instructions exactly.
2037 	 * Other values may lead to undefined behavior and hangs.
2038 	 */
2039 	radeon_emit(cs, ps_colormask); /* R_02823C_CB_SHADER_MASK */
2040 }
2041 
evergreen_emit_db_state(struct r600_context * rctx,struct r600_atom * atom)2042 static void evergreen_emit_db_state(struct r600_context *rctx, struct r600_atom *atom)
2043 {
2044 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2045 	struct r600_db_state *a = (struct r600_db_state*)atom;
2046 
2047 	if (a->rsurf && a->rsurf->db_htile_surface) {
2048 		struct r600_texture *rtex = (struct r600_texture *)a->rsurf->base.texture;
2049 		unsigned reloc_idx;
2050 
2051 		radeon_set_context_reg(cs, R_02802C_DB_DEPTH_CLEAR, fui(rtex->depth_clear_value));
2052 		radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, a->rsurf->db_htile_surface);
2053 		radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, a->rsurf->db_preload_control);
2054 		radeon_set_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, a->rsurf->db_htile_data_base);
2055 		reloc_idx = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, &rtex->resource,
2056 						  RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
2057 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2058 		radeon_emit(cs, reloc_idx);
2059 	} else {
2060 		radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, 0);
2061 		radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, 0);
2062 	}
2063 }
2064 
evergreen_emit_db_misc_state(struct r600_context * rctx,struct r600_atom * atom)2065 static void evergreen_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2066 {
2067 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2068 	struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
2069 	unsigned db_render_control = 0;
2070 	unsigned db_count_control = 0;
2071 	unsigned db_render_override =
2072 		S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
2073 		S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE);
2074 
2075 	if (rctx->b.num_occlusion_queries > 0 &&
2076 	    !a->occlusion_queries_disabled) {
2077 		db_count_control |= S_028004_PERFECT_ZPASS_COUNTS(1);
2078 		if (rctx->b.gfx_level == CAYMAN) {
2079 			db_count_control |= S_028004_SAMPLE_RATE(a->log_samples);
2080 		}
2081 		db_render_override |= S_02800C_NOOP_CULL_DISABLE(1);
2082 	} else {
2083 		db_count_control |= S_028004_ZPASS_INCREMENT_DISABLE(1);
2084 	}
2085 
2086 	/* This is to fix a lockup when hyperz and alpha test are enabled at
2087 	 * the same time somehow GPU get confuse on which order to pick for
2088 	 * z test
2089 	 */
2090 	if (rctx->alphatest_state.sx_alpha_test_control)
2091 		db_render_override |= S_02800C_FORCE_SHADER_Z_ORDER(1);
2092 
2093 	if (a->flush_depthstencil_through_cb) {
2094 		assert(a->copy_depth || a->copy_stencil);
2095 
2096 		db_render_control |= S_028000_DEPTH_COPY_ENABLE(a->copy_depth) |
2097 				     S_028000_STENCIL_COPY_ENABLE(a->copy_stencil) |
2098 				     S_028000_COPY_CENTROID(1) |
2099 				     S_028000_COPY_SAMPLE(a->copy_sample);
2100 	} else if (a->flush_depth_inplace || a->flush_stencil_inplace) {
2101 		db_render_control |= S_028000_DEPTH_COMPRESS_DISABLE(a->flush_depth_inplace) |
2102 				     S_028000_STENCIL_COMPRESS_DISABLE(a->flush_stencil_inplace);
2103 		db_render_override |= S_02800C_DISABLE_PIXEL_RATE_TILES(1);
2104 	}
2105 	if (a->htile_clear) {
2106 		/* FIXME we might want to disable cliprect here */
2107 		db_render_control |= S_028000_DEPTH_CLEAR_ENABLE(1);
2108 	}
2109 
2110 	radeon_set_context_reg_seq(cs, R_028000_DB_RENDER_CONTROL, 2);
2111 	radeon_emit(cs, db_render_control); /* R_028000_DB_RENDER_CONTROL */
2112 	radeon_emit(cs, db_count_control); /* R_028004_DB_COUNT_CONTROL */
2113 	radeon_set_context_reg(cs, R_02800C_DB_RENDER_OVERRIDE, db_render_override);
2114 	radeon_set_context_reg(cs, R_02880C_DB_SHADER_CONTROL, a->db_shader_control);
2115 }
2116 
evergreen_emit_vertex_buffers(struct r600_context * rctx,struct r600_vertexbuf_state * state,unsigned resource_offset,unsigned pkt_flags)2117 static void evergreen_emit_vertex_buffers(struct r600_context *rctx,
2118 					  struct r600_vertexbuf_state *state,
2119 					  unsigned resource_offset,
2120 					  unsigned pkt_flags)
2121 {
2122 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2123 	struct r600_fetch_shader *shader = (struct r600_fetch_shader*)rctx->vertex_fetch_shader.cso;
2124 	uint32_t buffer_mask = shader ? shader->buffer_mask : ~0;
2125 	uint32_t dirty_mask = state->dirty_mask & buffer_mask;
2126 
2127 	while (dirty_mask) {
2128 		struct pipe_vertex_buffer *vb;
2129 		struct r600_resource *rbuffer;
2130 		uint64_t va;
2131 		unsigned buffer_index = u_bit_scan(&dirty_mask);
2132 		unsigned stride = pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE ?
2133 				  1 : shader->strides[buffer_index];
2134 
2135 		vb = &state->vb[buffer_index];
2136 		rbuffer = (struct r600_resource*)vb->buffer.resource;
2137 		assert(rbuffer);
2138 
2139 		va = rbuffer->gpu_address + vb->buffer_offset;
2140 
2141 		/* fetch resources start at index 992 */
2142 		radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2143 		radeon_emit(cs, (resource_offset + buffer_index) * 8);
2144 		radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2145 		radeon_emit(cs, rbuffer->b.b.width0 - vb->buffer_offset - 1 +
2146 			    (shader ? shader->width_correction[buffer_index] : 0)); /* RESOURCEi_WORD1 */
2147 		radeon_emit(cs, /* RESOURCEi_WORD2 */
2148 				 S_030008_ENDIAN_SWAP(r600_endian_swap(32)) |
2149 				 S_030008_STRIDE(stride) |
2150 				 S_030008_BASE_ADDRESS_HI(va >> 32UL));
2151 		radeon_emit(cs, /* RESOURCEi_WORD3 */
2152 				 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2153 				 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2154 				 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2155 				 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2156 		radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2157 		radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2158 		radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2159 		radeon_emit(cs, 0xc0000000); /* RESOURCEi_WORD7 */
2160 
2161 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2162 		radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2163 						      RADEON_USAGE_READ | RADEON_PRIO_VERTEX_BUFFER));
2164 	}
2165 	state->dirty_mask &= ~buffer_mask;
2166 }
2167 
evergreen_fs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2168 static void evergreen_fs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2169 {
2170 	evergreen_emit_vertex_buffers(rctx, &rctx->vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_FS, 0);
2171 }
2172 
evergreen_cs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2173 static void evergreen_cs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2174 {
2175 	evergreen_emit_vertex_buffers(rctx, &rctx->cs_vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_CS,
2176 				      RADEON_CP_PACKET3_COMPUTE_MODE);
2177 }
2178 
evergreen_emit_constant_buffers(struct r600_context * rctx,struct r600_constbuf_state * state,unsigned buffer_id_base,unsigned reg_alu_constbuf_size,unsigned reg_alu_const_cache,unsigned pkt_flags)2179 static void evergreen_emit_constant_buffers(struct r600_context *rctx,
2180 					    struct r600_constbuf_state *state,
2181 					    unsigned buffer_id_base,
2182 					    unsigned reg_alu_constbuf_size,
2183 					    unsigned reg_alu_const_cache,
2184 					    unsigned pkt_flags)
2185 {
2186 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2187 	uint32_t dirty_mask = state->dirty_mask;
2188 
2189 	while (dirty_mask) {
2190 		struct pipe_constant_buffer *cb;
2191 		struct r600_resource *rbuffer;
2192 		uint64_t va;
2193 		unsigned buffer_index = ffs(dirty_mask) - 1;
2194 		unsigned gs_ring_buffer = (buffer_index == R600_GS_RING_CONST_BUFFER);
2195 
2196 		cb = &state->cb[buffer_index];
2197 		rbuffer = (struct r600_resource*)cb->buffer;
2198 		assert(rbuffer);
2199 
2200 		va = rbuffer->gpu_address + cb->buffer_offset;
2201 
2202 		if (buffer_index < R600_MAX_ALU_CONST_BUFFERS) {
2203 			radeon_set_context_reg_flag(cs, reg_alu_constbuf_size + buffer_index * 4,
2204 						    DIV_ROUND_UP(cb->buffer_size, 256), pkt_flags);
2205 			radeon_set_context_reg_flag(cs, reg_alu_const_cache + buffer_index * 4, va >> 8,
2206 						    pkt_flags);
2207 			radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2208 			radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2209 								  RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2210 		}
2211 
2212 		radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2213 		radeon_emit(cs, (buffer_id_base + buffer_index) * 8);
2214 		radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2215 		radeon_emit(cs, cb->buffer_size -1); /* RESOURCEi_WORD1 */
2216 		radeon_emit(cs, /* RESOURCEi_WORD2 */
2217 			    S_030008_ENDIAN_SWAP(gs_ring_buffer ? ENDIAN_NONE : r600_endian_swap(32)) |
2218 			    S_030008_STRIDE(gs_ring_buffer ? 4 : 16) |
2219 			    S_030008_BASE_ADDRESS_HI(va >> 32UL) |
2220 			    S_030008_DATA_FORMAT(FMT_32_32_32_32_FLOAT));
2221 		radeon_emit(cs, /* RESOURCEi_WORD3 */
2222 			         S_03000C_UNCACHED(gs_ring_buffer ? 1 : 0) |
2223 				 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2224 				 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2225 				 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2226 				 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2227 		radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2228 		radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2229 		radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2230 		radeon_emit(cs, /* RESOURCEi_WORD7 */
2231 			    S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER));
2232 
2233 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2234 		radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2235 						      RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2236 
2237 		dirty_mask &= ~(1 << buffer_index);
2238 	}
2239 	state->dirty_mask = 0;
2240 }
2241 
2242 /* VS constants can be in VS/ES (same space) or LS if tess is enabled */
evergreen_emit_vs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2243 static void evergreen_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2244 {
2245 	if (rctx->vs_shader->current->shader.vs_as_ls) {
2246 		evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2247 						EG_FETCH_CONSTANTS_OFFSET_LS,
2248 						R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2249 						R_028F40_ALU_CONST_CACHE_LS_0,
2250 						0 /* PKT3 flags */);
2251 	} else {
2252 		evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2253 						EG_FETCH_CONSTANTS_OFFSET_VS,
2254 						R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2255 						R_028980_ALU_CONST_CACHE_VS_0,
2256 						0 /* PKT3 flags */);
2257 	}
2258 }
2259 
evergreen_emit_gs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2260 static void evergreen_emit_gs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2261 {
2262 	evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY],
2263 					EG_FETCH_CONSTANTS_OFFSET_GS,
2264 					R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0,
2265 					R_0289C0_ALU_CONST_CACHE_GS_0,
2266 					0 /* PKT3 flags */);
2267 }
2268 
evergreen_emit_ps_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2269 static void evergreen_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2270 {
2271 	evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT],
2272 					EG_FETCH_CONSTANTS_OFFSET_PS,
2273 					R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
2274 					R_028940_ALU_CONST_CACHE_PS_0,
2275 					0 /* PKT3 flags */);
2276 }
2277 
evergreen_emit_cs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2278 static void evergreen_emit_cs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2279 {
2280 	evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE],
2281 					EG_FETCH_CONSTANTS_OFFSET_CS,
2282 					R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2283 					R_028F40_ALU_CONST_CACHE_LS_0,
2284 					RADEON_CP_PACKET3_COMPUTE_MODE);
2285 }
2286 
2287 /* tes constants can be emitted to VS or ES - which are common */
evergreen_emit_tes_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2288 static void evergreen_emit_tes_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2289 {
2290 	if (!rctx->tes_shader)
2291 		return;
2292 	evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL],
2293 					EG_FETCH_CONSTANTS_OFFSET_VS,
2294 					R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2295 					R_028980_ALU_CONST_CACHE_VS_0,
2296 					0);
2297 }
2298 
evergreen_emit_tcs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2299 static void evergreen_emit_tcs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2300 {
2301 	if (!rctx->tes_shader)
2302 		return;
2303 	evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL],
2304 					EG_FETCH_CONSTANTS_OFFSET_HS,
2305 					R_028F80_ALU_CONST_BUFFER_SIZE_HS_0,
2306 					R_028F00_ALU_CONST_CACHE_HS_0,
2307 					0);
2308 }
2309 
evergreen_setup_scratch_buffers(struct r600_context * rctx)2310 void evergreen_setup_scratch_buffers(struct r600_context *rctx) {
2311 	static const struct {
2312 		unsigned ring_base;
2313 		unsigned item_size;
2314 		unsigned ring_size;
2315 	} regs[EG_NUM_HW_STAGES] = {
2316 		[R600_HW_STAGE_PS] = { R_008C68_SQ_PSTMP_RING_BASE, R_028914_SQ_PSTMP_RING_ITEMSIZE, R_008C6C_SQ_PSTMP_RING_SIZE },
2317 		[R600_HW_STAGE_VS] = { R_008C60_SQ_VSTMP_RING_BASE, R_028910_SQ_VSTMP_RING_ITEMSIZE, R_008C64_SQ_VSTMP_RING_SIZE },
2318 		[R600_HW_STAGE_GS] = { R_008C58_SQ_GSTMP_RING_BASE, R_02890C_SQ_GSTMP_RING_ITEMSIZE, R_008C5C_SQ_GSTMP_RING_SIZE },
2319 		[R600_HW_STAGE_ES] = { R_008C50_SQ_ESTMP_RING_BASE, R_028908_SQ_ESTMP_RING_ITEMSIZE, R_008C54_SQ_ESTMP_RING_SIZE },
2320 		[EG_HW_STAGE_LS] = { R_008E10_SQ_LSTMP_RING_BASE, R_028830_SQ_LSTMP_RING_ITEMSIZE, R_008E14_SQ_LSTMP_RING_SIZE },
2321 		[EG_HW_STAGE_HS] = { R_008E18_SQ_HSTMP_RING_BASE, R_028834_SQ_HSTMP_RING_ITEMSIZE, R_008E1C_SQ_HSTMP_RING_SIZE }
2322 	};
2323 
2324 	for (unsigned i = 0; i < EG_NUM_HW_STAGES; i++) {
2325 		struct r600_pipe_shader *stage = rctx->hw_shader_stages[i].shader;
2326 
2327 		if (stage && unlikely(stage->scratch_space_needed)) {
2328 			r600_setup_scratch_area_for_shader(rctx, stage,
2329 				&rctx->scratch_buffers[i], regs[i].ring_base, regs[i].item_size, regs[i].ring_size);
2330 		}
2331 	}
2332 }
2333 
evergreen_emit_sampler_views(struct r600_context * rctx,struct r600_samplerview_state * state,unsigned resource_id_base,unsigned pkt_flags)2334 static void evergreen_emit_sampler_views(struct r600_context *rctx,
2335 					 struct r600_samplerview_state *state,
2336 					 unsigned resource_id_base, unsigned pkt_flags)
2337 {
2338 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2339 	uint32_t dirty_mask = state->dirty_mask;
2340 
2341 	while (dirty_mask) {
2342 		struct r600_pipe_sampler_view *rview;
2343 		unsigned resource_index = u_bit_scan(&dirty_mask);
2344 		unsigned reloc;
2345 
2346 		rview = state->views[resource_index];
2347 		assert(rview);
2348 
2349 		radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2350 		radeon_emit(cs, (resource_id_base + resource_index) * 8);
2351 		radeon_emit_array(cs, rview->tex_resource_words, 8);
2352 
2353 		reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rview->tex_resource,
2354 					      RADEON_USAGE_READ |
2355 					      r600_get_sampler_view_priority(rview->tex_resource));
2356 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2357 		radeon_emit(cs, reloc);
2358 
2359 		if (!rview->skip_mip_address_reloc) {
2360 			radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2361 			radeon_emit(cs, reloc);
2362 		}
2363 	}
2364 	state->dirty_mask = 0;
2365 }
2366 
evergreen_emit_vs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2367 static void evergreen_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2368 {
2369 	if (rctx->vs_shader->current->shader.vs_as_ls) {
2370 		evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2371 					     EG_FETCH_CONSTANTS_OFFSET_LS + R600_MAX_CONST_BUFFERS, 0);
2372 	} else {
2373 		evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2374 					     EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2375 	}
2376 }
2377 
evergreen_emit_gs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2378 static void evergreen_emit_gs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2379 {
2380 	evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views,
2381 	                             EG_FETCH_CONSTANTS_OFFSET_GS + R600_MAX_CONST_BUFFERS, 0);
2382 }
2383 
evergreen_emit_tcs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2384 static void evergreen_emit_tcs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2385 {
2386 	evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views,
2387 	                             EG_FETCH_CONSTANTS_OFFSET_HS + R600_MAX_CONST_BUFFERS, 0);
2388 }
2389 
evergreen_emit_tes_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2390 static void evergreen_emit_tes_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2391 {
2392 	if (!rctx->tes_shader)
2393 		return;
2394 	evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views,
2395 	                             EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2396 }
2397 
evergreen_emit_ps_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2398 static void evergreen_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2399 {
2400 	evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views,
2401 	                             EG_FETCH_CONSTANTS_OFFSET_PS + R600_MAX_CONST_BUFFERS, 0);
2402 }
2403 
evergreen_emit_cs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2404 static void evergreen_emit_cs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2405 {
2406 	evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views,
2407 	                             EG_FETCH_CONSTANTS_OFFSET_CS + R600_MAX_CONST_BUFFERS, RADEON_CP_PACKET3_COMPUTE_MODE);
2408 }
2409 
cayman_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2410 static void cayman_convert_border_color(union pipe_color_union *in,
2411                                         union pipe_color_union *out,
2412                                         struct pipe_sampler_view *view)
2413 {
2414    enum  pipe_format format = view->format;
2415    const struct util_format_description *d = util_format_description(format);
2416 
2417    if ((!util_format_is_alpha(format) &&
2418         !util_format_is_luminance(format) &&
2419         !util_format_is_luminance_alpha(format) &&
2420         !util_format_is_intensity(format) &&
2421         //!util_format_is_depth_or_stencil(format) &&
2422         (format != PIPE_FORMAT_RGTC1_SNORM) &&
2423         (format != PIPE_FORMAT_RGTC1_UNORM) &&
2424         (format != PIPE_FORMAT_RGTC2_SNORM) &&
2425         (format != PIPE_FORMAT_RGTC2_UNORM) &&
2426         !(d->channel[0].size < 8) &&
2427         (d->nr_channels > 2)) ||
2428        (util_format_is_srgb(format) ||
2429         util_format_is_s3tc(format))
2430        ) {
2431                 const float values[PIPE_SWIZZLE_MAX] = {
2432                    in->f[0], in->f[1], in->f[2], in->f[3], 0.0f, 1.0f, 0.0f /* none */
2433                 };
2434 
2435                 STATIC_ASSERT(PIPE_SWIZZLE_0 == 4);
2436                 STATIC_ASSERT(PIPE_SWIZZLE_1 == 5);
2437                 STATIC_ASSERT(PIPE_SWIZZLE_NONE == 6);
2438                 STATIC_ASSERT(PIPE_SWIZZLE_MAX == 7);
2439 
2440                 out->f[0] = values[view->swizzle_r];
2441                 out->f[1] = values[view->swizzle_g];
2442                 out->f[2] = values[view->swizzle_b];
2443                 out->f[3] = values[view->swizzle_a];
2444    } else {
2445       memcpy(out->f, in->f, 4 * sizeof(float));
2446    }
2447 }
2448 
evergreen_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2449 static void evergreen_convert_border_color(union pipe_color_union *in,
2450                                            union pipe_color_union *out,
2451                                            struct pipe_sampler_view *view)
2452 {
2453    enum  pipe_format format = view->format;
2454    const struct util_format_description *d = util_format_description(format);
2455 
2456    int swizzle[4] = { view->swizzle_r, view->swizzle_g, view->swizzle_b,
2457                       view->swizzle_a };
2458 
2459    bool is_lai = util_format_is_alpha(format) ||
2460                  util_format_is_luminance(format) ||
2461                  util_format_is_luminance_alpha(format) ||
2462                  util_format_is_intensity(format) ||
2463                  d->channel[0].size < 8;
2464 
2465    if (is_lai) {
2466          for (int i = 0; i < 4; ++i) {
2467             swizzle[i] = i;
2468          }
2469    }
2470 
2471    if (!util_format_is_depth_or_stencil(format)) {
2472 
2473       for (int i = 0; i < 4; ++i) {
2474 
2475          if (swizzle[i] == 4) {
2476             out->f[i] = 0.0f;
2477             continue;
2478          }
2479 
2480          if (swizzle[i] == 5) {
2481             out->f[i] = 1.0f;
2482             continue;
2483          }
2484 
2485          if (util_format_is_pure_integer(format)) {
2486             int cs = d->channel[d->swizzle[i]].size;
2487             if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_SIGNED)
2488                out->f[i] = ((double)(in->i[swizzle[i]])) / ((1ul << (cs - 1)) - 1 );
2489             else if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_UNSIGNED)
2490                out->f[i] = ((double)(in->ui[swizzle[i]])) / ((1ul << cs) - 1 );
2491             else
2492                out->f[i] = 0;
2493          } else {
2494             out->f[i] = in->f[swizzle[i]];
2495          }
2496       }
2497 
2498    } else {
2499 		switch (format) {
2500 		case PIPE_FORMAT_X24S8_UINT:
2501 		case PIPE_FORMAT_X32_S8X24_UINT:
2502 			out->f[0] = (double)(in->ui[0]) / 255.0;
2503 			out->f[1] = out->f[2] = out->f[3] = 0.0f;
2504 			break;
2505 		default:
2506 			memcpy(out->f, in->f, 4 * sizeof(float));
2507 		}
2508 	}
2509 }
2510 
evergreen_emit_sampler_states(struct r600_context * rctx,struct r600_textures_info * texinfo,unsigned resource_id_base,unsigned border_index_reg,unsigned pkt_flags)2511 static void evergreen_emit_sampler_states(struct r600_context *rctx,
2512 				struct r600_textures_info *texinfo,
2513 				unsigned resource_id_base,
2514 				unsigned border_index_reg,
2515 				unsigned pkt_flags)
2516 {
2517 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2518 	uint32_t dirty_mask = texinfo->states.dirty_mask;
2519 	union pipe_color_union border_color = {{0,0,0,1}};
2520 	union pipe_color_union *border_color_ptr = &border_color;
2521 
2522 	while (dirty_mask) {
2523 		struct r600_pipe_sampler_state *rstate;
2524 		unsigned i = u_bit_scan(&dirty_mask);
2525 
2526 		rstate = texinfo->states.states[i];
2527 		assert(rstate);
2528 
2529 		if (rstate->border_color_use) {
2530 			struct r600_pipe_sampler_view	*rview = texinfo->views.views[i];
2531          if (rview) {
2532             if (rctx->b.gfx_level < CAYMAN) {
2533                evergreen_convert_border_color(&rstate->border_color,
2534                                               &border_color, &rview->base);
2535             } else {
2536                cayman_convert_border_color(&rstate->border_color,
2537                                            &border_color, &rview->base);
2538             }
2539          } else {
2540             border_color_ptr = &rstate->border_color;
2541 			}
2542 		}
2543 
2544 		radeon_emit(cs, PKT3(PKT3_SET_SAMPLER, 3, 0) | pkt_flags);
2545 		radeon_emit(cs, (resource_id_base + i) * 3);
2546 		radeon_emit_array(cs, rstate->tex_sampler_words, 3);
2547 
2548 		if (rstate->border_color_use) {
2549 			radeon_set_config_reg_seq(cs, border_index_reg, 5);
2550 			radeon_emit(cs, i);
2551 			radeon_emit_array(cs, border_color_ptr->ui, 4);
2552 		}
2553 	}
2554 	texinfo->states.dirty_mask = 0;
2555 }
2556 
evergreen_emit_vs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2557 static void evergreen_emit_vs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2558 {
2559 	if (rctx->vs_shader->current->shader.vs_as_ls) {
2560 		evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 72,
2561 					      R_00A450_TD_LS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2562 	} else {
2563 		evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 18,
2564 					      R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2565 	}
2566 }
2567 
evergreen_emit_gs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2568 static void evergreen_emit_gs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2569 {
2570 	evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY], 36,
2571 	                              R_00A428_TD_GS_SAMPLER0_BORDER_INDEX, 0);
2572 }
2573 
evergreen_emit_tcs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2574 static void evergreen_emit_tcs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2575 {
2576 	evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL], 54,
2577 	                              R_00A43C_TD_HS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2578 }
2579 
evergreen_emit_tes_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2580 static void evergreen_emit_tes_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2581 {
2582 	if (!rctx->tes_shader)
2583 		return;
2584 	evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL], 18,
2585 				      R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2586 }
2587 
evergreen_emit_ps_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2588 static void evergreen_emit_ps_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2589 {
2590 	evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT], 0,
2591 	                              R_00A400_TD_PS_SAMPLER0_BORDER_INDEX, 0);
2592 }
2593 
evergreen_emit_cs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2594 static void evergreen_emit_cs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2595 {
2596 	evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE], 90,
2597 	                              R_00A464_TD_CS_SAMPLER0_BORDER_INDEX,
2598 	                              RADEON_CP_PACKET3_COMPUTE_MODE);
2599 }
2600 
evergreen_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2601 static void evergreen_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2602 {
2603 	struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2604 	uint8_t mask = s->sample_mask;
2605 
2606 	radeon_set_context_reg(&rctx->b.gfx.cs, R_028C3C_PA_SC_AA_MASK,
2607 			       mask | (mask << 8) | (mask << 16) | (mask << 24));
2608 }
2609 
cayman_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2610 static void cayman_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2611 {
2612 	struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2613 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2614 	uint16_t mask = s->sample_mask;
2615 
2616 	radeon_set_context_reg_seq(cs, CM_R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
2617 	radeon_emit(cs, mask | (mask << 16)); /* X0Y0_X1Y0 */
2618 	radeon_emit(cs, mask | (mask << 16)); /* X0Y1_X1Y1 */
2619 }
2620 
evergreen_emit_vertex_fetch_shader(struct r600_context * rctx,struct r600_atom * a)2621 static void evergreen_emit_vertex_fetch_shader(struct r600_context *rctx, struct r600_atom *a)
2622 {
2623 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2624 	struct r600_cso_state *state = (struct r600_cso_state*)a;
2625 	struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state->cso;
2626 
2627 	if (!shader)
2628 		return;
2629 
2630 	radeon_set_context_reg(cs, R_0288A4_SQ_PGM_START_FS,
2631 			       (shader->buffer->gpu_address + shader->offset) >> 8);
2632 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2633 	radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, shader->buffer,
2634                                                   RADEON_USAGE_READ |
2635                                                   RADEON_PRIO_SHADER_BINARY));
2636 }
2637 
evergreen_emit_shader_stages(struct r600_context * rctx,struct r600_atom * a)2638 static void evergreen_emit_shader_stages(struct r600_context *rctx, struct r600_atom *a)
2639 {
2640 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2641 	struct r600_shader_stages_state *state = (struct r600_shader_stages_state*)a;
2642 
2643 	uint32_t v = 0, v2 = 0, primid = 0, tf_param = 0;
2644 
2645 	if (rctx->vs_shader->current->shader.vs_as_gs_a) {
2646 		v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_A);
2647 		primid = 1;
2648 	}
2649 
2650 	if (state->geom_enable) {
2651 		uint32_t cut_val;
2652 
2653 		if (rctx->gs_shader->gs_max_out_vertices <= 128)
2654 			cut_val = V_028A40_GS_CUT_128;
2655 		else if (rctx->gs_shader->gs_max_out_vertices <= 256)
2656 			cut_val = V_028A40_GS_CUT_256;
2657 		else if (rctx->gs_shader->gs_max_out_vertices <= 512)
2658 			cut_val = V_028A40_GS_CUT_512;
2659 		else
2660 			cut_val = V_028A40_GS_CUT_1024;
2661 
2662 		v = S_028B54_GS_EN(1) |
2663 		    S_028B54_VS_EN(V_028B54_VS_STAGE_COPY_SHADER);
2664 		if (!rctx->tes_shader)
2665 			v |= S_028B54_ES_EN(V_028B54_ES_STAGE_REAL);
2666 
2667 		v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_G) |
2668 			S_028A40_CUT_MODE(cut_val);
2669 
2670 		if (rctx->gs_shader->current->shader.gs_prim_id_input)
2671 			primid = 1;
2672 	}
2673 
2674 	if (rctx->tes_shader) {
2675 		uint32_t type, partitioning, topology;
2676 		struct tgsi_shader_info *info = &rctx->tes_shader->current->selector->info;
2677 		unsigned tes_prim_mode = info->properties[TGSI_PROPERTY_TES_PRIM_MODE];
2678 		unsigned tes_spacing = info->properties[TGSI_PROPERTY_TES_SPACING];
2679 		bool tes_vertex_order_cw = info->properties[TGSI_PROPERTY_TES_VERTEX_ORDER_CW];
2680 		bool tes_point_mode = info->properties[TGSI_PROPERTY_TES_POINT_MODE];
2681 		switch (tes_prim_mode) {
2682 		case MESA_PRIM_LINES:
2683 			type = V_028B6C_TESS_ISOLINE;
2684 			break;
2685 		case MESA_PRIM_TRIANGLES:
2686 			type = V_028B6C_TESS_TRIANGLE;
2687 			break;
2688 		case MESA_PRIM_QUADS:
2689 			type = V_028B6C_TESS_QUAD;
2690 			break;
2691 		default:
2692 			assert(0);
2693 			return;
2694 		}
2695 
2696 		switch (tes_spacing) {
2697 		case PIPE_TESS_SPACING_FRACTIONAL_ODD:
2698 			partitioning = V_028B6C_PART_FRAC_ODD;
2699 			break;
2700 		case PIPE_TESS_SPACING_FRACTIONAL_EVEN:
2701 			partitioning = V_028B6C_PART_FRAC_EVEN;
2702 			break;
2703 		case PIPE_TESS_SPACING_EQUAL:
2704 			partitioning = V_028B6C_PART_INTEGER;
2705 			break;
2706 		default:
2707 			assert(0);
2708 			return;
2709 		}
2710 
2711 		if (tes_point_mode)
2712 			topology = V_028B6C_OUTPUT_POINT;
2713 		else if (tes_prim_mode == MESA_PRIM_LINES)
2714 			topology = V_028B6C_OUTPUT_LINE;
2715 		else if (tes_vertex_order_cw)
2716 			/* XXX follow radeonsi and invert */
2717 			topology = V_028B6C_OUTPUT_TRIANGLE_CCW;
2718 		else
2719 			topology = V_028B6C_OUTPUT_TRIANGLE_CW;
2720 
2721 		tf_param = S_028B6C_TYPE(type) |
2722 			S_028B6C_PARTITIONING(partitioning) |
2723 			S_028B6C_TOPOLOGY(topology);
2724 	}
2725 
2726 	if (rctx->tes_shader) {
2727 		v |= S_028B54_LS_EN(V_028B54_LS_STAGE_ON) |
2728 		     S_028B54_HS_EN(1);
2729 		if (!state->geom_enable)
2730 			v |= S_028B54_VS_EN(V_028B54_VS_STAGE_DS);
2731 		else
2732 			v |= S_028B54_ES_EN(V_028B54_ES_STAGE_DS);
2733 	}
2734 
2735 	radeon_set_context_reg(cs, R_028AB8_VGT_VTX_CNT_EN, v ? 1 : 0 );
2736 	radeon_set_context_reg(cs, R_028B54_VGT_SHADER_STAGES_EN, v);
2737 	radeon_set_context_reg(cs, R_028A40_VGT_GS_MODE, v2);
2738 	radeon_set_context_reg(cs, R_028A84_VGT_PRIMITIVEID_EN, primid);
2739 	radeon_set_context_reg(cs, R_028B6C_VGT_TF_PARAM, tf_param);
2740 }
2741 
evergreen_emit_gs_rings(struct r600_context * rctx,struct r600_atom * a)2742 static void evergreen_emit_gs_rings(struct r600_context *rctx, struct r600_atom *a)
2743 {
2744 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2745 	struct r600_gs_rings_state *state = (struct r600_gs_rings_state*)a;
2746 	struct r600_resource *rbuffer;
2747 
2748 	radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2749 	radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2750 	radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2751 
2752 	if (state->enable) {
2753 		rbuffer =(struct r600_resource*)state->esgs_ring.buffer;
2754 		radeon_set_config_reg(cs, R_008C40_SQ_ESGS_RING_BASE,
2755 				rbuffer->gpu_address >> 8);
2756 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2757 		radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2758 						      RADEON_USAGE_READWRITE |
2759 						      RADEON_PRIO_SHADER_RINGS));
2760 		radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE,
2761 				state->esgs_ring.buffer_size >> 8);
2762 
2763 		rbuffer =(struct r600_resource*)state->gsvs_ring.buffer;
2764 		radeon_set_config_reg(cs, R_008C48_SQ_GSVS_RING_BASE,
2765 				rbuffer->gpu_address >> 8);
2766 		radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2767 		radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2768 						      RADEON_USAGE_READWRITE |
2769 						      RADEON_PRIO_SHADER_RINGS));
2770 		radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE,
2771 				state->gsvs_ring.buffer_size >> 8);
2772 	} else {
2773 		radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE, 0);
2774 		radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE, 0);
2775 	}
2776 
2777 	radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2778 	radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2779 	radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2780 }
2781 
cayman_init_common_regs(struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2782 void cayman_init_common_regs(struct r600_command_buffer *cb,
2783 			     enum amd_gfx_level gfx_level,
2784 			     enum radeon_family ctx_family,
2785 			     int ctx_drm_minor)
2786 {
2787 	r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 2);
2788 	r600_store_value(cb, S_008C00_EXPORT_SRC_C(1)); /* R_008C00_SQ_CONFIG */
2789 	/* always set the temp clauses */
2790 	r600_store_value(cb, S_008C04_NUM_CLAUSE_TEMP_GPRS(4)); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
2791 
2792 	r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
2793 	r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
2794 	r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
2795 
2796 	r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (1 << 8));
2797 
2798 	r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
2799 	r600_store_value(cb, 0);
2800 	r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
2801 
2802 	r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2803 }
2804 
cayman_init_atom_start_cs(struct r600_context * rctx)2805 static void cayman_init_atom_start_cs(struct r600_context *rctx)
2806 {
2807 	struct r600_command_buffer *cb = &rctx->start_cs_cmd;
2808 	int i;
2809 
2810 	r600_init_command_buffer(cb, 338);
2811 
2812 	/* This must be first. */
2813 	r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2814 	r600_store_value(cb, 0x80000000);
2815 	r600_store_value(cb, 0x80000000);
2816 
2817 	/* We're setting config registers here. */
2818 	r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2819 	r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2820 
2821 	/* This enables pipeline stat & streamout queries.
2822 	 * They are only disabled by blits.
2823 	 */
2824 	r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2825 	r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
2826 
2827 	cayman_init_common_regs(cb, rctx->b.gfx_level,
2828 				rctx->b.family, rctx->screen->b.info.drm_minor);
2829 
2830 	r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
2831 	r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
2832 
2833 	/* remove LS/HS from one SIMD for hw workaround */
2834 	r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
2835 	r600_store_value(cb, 0xffffffff);
2836 	r600_store_value(cb, 0xffffffff);
2837 	r600_store_value(cb, 0xfffffffe);
2838 
2839 	r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
2840 	r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
2841 	r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
2842 	r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
2843 	r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
2844 	r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
2845 	r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
2846 
2847 	r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
2848 	r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
2849 	r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
2850 	r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
2851 	r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
2852 
2853 	r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2854 	r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2855 	r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2856 	r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2857 	r600_store_value(cb, fui(0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2858 	r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2859 	r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2860 	r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2861 	r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2862 	r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2863 	r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2864 	r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2865 	r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2866 	r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
2867 
2868 	r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
2869 
2870 	r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
2871 
2872 	r600_store_context_reg_seq(cb, CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0, 2);
2873 	r600_store_value(cb, 0x76543210); /* CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0 */
2874 	r600_store_value(cb, 0xfedcba98); /* CM_R_028BD8_PA_SC_CENTROID_PRIORITY_1 */
2875 
2876 	r600_store_context_reg(cb, R_028724_GDS_ADDR_SIZE, 0x3fff);
2877 	r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
2878 	r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
2879 	r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
2880 
2881         r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
2882 
2883         r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
2884 	r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2885 	r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2886 
2887 	r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2888 
2889 	r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
2890 
2891 	r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
2892 
2893 	r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
2894 	r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
2895 	r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
2896 	r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
2897 
2898 	r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2899 	r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2900 
2901 	r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2902 	r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2903 
2904 	r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2905 	r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2906 	r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2907 
2908 	r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2909 	r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2910 	r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2911 
2912 	r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2913 	r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2914 	r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2915 	r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2916 	r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2917 	r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2918 
2919 	r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
2920 
2921 	/* to avoid GPU doing any preloading of constant from random address */
2922 	r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
2923 	for (i = 0; i < 16; i++)
2924 		r600_store_value(cb, 0);
2925 
2926 	r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
2927 	for (i = 0; i < 16; i++)
2928 		r600_store_value(cb, 0);
2929 
2930 	r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
2931 	for (i = 0; i < 16; i++)
2932 		r600_store_value(cb, 0);
2933 
2934 	r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
2935 	for (i = 0; i < 16; i++)
2936 		r600_store_value(cb, 0);
2937 
2938 	r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
2939 	for (i = 0; i < 16; i++)
2940 		r600_store_value(cb, 0);
2941 
2942 	if (rctx->screen->b.has_streamout) {
2943 		r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2944 	}
2945 
2946 	r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
2947 	r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
2948 	r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
2949 	r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
2950 	r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
2951 	r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
2952 
2953 	r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
2954 	r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
2955 	r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
2956 	r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
2957 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
2958 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
2959 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
2960 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
2961 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
2962 }
2963 
evergreen_init_common_regs(struct r600_context * rctx,struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2964 void evergreen_init_common_regs(struct r600_context *rctx, struct r600_command_buffer *cb,
2965 				enum amd_gfx_level gfx_level,
2966 				enum radeon_family ctx_family,
2967 				int ctx_drm_minor)
2968 {
2969 	int ps_prio;
2970 	int vs_prio;
2971 	int gs_prio;
2972 	int es_prio;
2973 
2974 	int hs_prio;
2975 	int cs_prio;
2976 	int ls_prio;
2977 
2978 	unsigned tmp;
2979 
2980 	ps_prio = 0;
2981 	vs_prio = 1;
2982 	gs_prio = 2;
2983 	es_prio = 3;
2984 	hs_prio = 3;
2985 	ls_prio = 3;
2986 	cs_prio = 0;
2987 
2988 	rctx->default_gprs[R600_HW_STAGE_PS] = 93;
2989 	rctx->default_gprs[R600_HW_STAGE_VS] = 46;
2990 	rctx->r6xx_num_clause_temp_gprs = 4;
2991 	rctx->default_gprs[R600_HW_STAGE_GS] = 31;
2992 	rctx->default_gprs[R600_HW_STAGE_ES] = 31;
2993 	rctx->default_gprs[EG_HW_STAGE_HS] = 23;
2994 	rctx->default_gprs[EG_HW_STAGE_LS] = 23;
2995 
2996 	tmp = 0;
2997 	switch (ctx_family) {
2998 	case CHIP_CEDAR:
2999 	case CHIP_PALM:
3000 	case CHIP_SUMO:
3001 	case CHIP_SUMO2:
3002 	case CHIP_CAICOS:
3003 		break;
3004 	default:
3005 		tmp |= S_008C00_VC_ENABLE(1);
3006 		break;
3007 	}
3008 	tmp |= S_008C00_EXPORT_SRC_C(1);
3009 	tmp |= S_008C00_CS_PRIO(cs_prio);
3010 	tmp |= S_008C00_LS_PRIO(ls_prio);
3011 	tmp |= S_008C00_HS_PRIO(hs_prio);
3012 	tmp |= S_008C00_PS_PRIO(ps_prio);
3013 	tmp |= S_008C00_VS_PRIO(vs_prio);
3014 	tmp |= S_008C00_GS_PRIO(gs_prio);
3015 	tmp |= S_008C00_ES_PRIO(es_prio);
3016 
3017 	r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 1);
3018 	r600_store_value(cb, tmp); /* R_008C00_SQ_CONFIG */
3019 
3020 	r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
3021 	r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
3022 	r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
3023 
3024 	/* The cs checker requires this register to be set. */
3025 	r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
3026 
3027 	r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
3028 	r600_store_value(cb, 0);
3029 	r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
3030 
3031 	return;
3032 }
3033 
evergreen_init_atom_start_cs(struct r600_context * rctx)3034 void evergreen_init_atom_start_cs(struct r600_context *rctx)
3035 {
3036 	struct r600_command_buffer *cb = &rctx->start_cs_cmd;
3037 	int num_ps_threads;
3038 	int num_vs_threads;
3039 	int num_gs_threads;
3040 	int num_es_threads;
3041 	int num_hs_threads;
3042 	int num_ls_threads;
3043 
3044 	int num_ps_stack_entries;
3045 	int num_vs_stack_entries;
3046 	int num_gs_stack_entries;
3047 	int num_es_stack_entries;
3048 	int num_hs_stack_entries;
3049 	int num_ls_stack_entries;
3050 	enum radeon_family family;
3051 	unsigned tmp, i;
3052 
3053 	if (rctx->b.gfx_level == CAYMAN) {
3054 		cayman_init_atom_start_cs(rctx);
3055 		return;
3056 	}
3057 
3058 	r600_init_command_buffer(cb, 338);
3059 
3060 	/* This must be first. */
3061 	r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
3062 	r600_store_value(cb, 0x80000000);
3063 	r600_store_value(cb, 0x80000000);
3064 
3065 	/* We're setting config registers here. */
3066 	r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3067 	r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
3068 
3069 	/* This enables pipeline stat & streamout queries.
3070 	 * They are only disabled by blits.
3071 	 */
3072 	r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3073 	r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
3074 
3075 	evergreen_init_common_regs(rctx, cb, rctx->b.gfx_level,
3076 				   rctx->b.family, rctx->screen->b.info.drm_minor);
3077 
3078 	family = rctx->b.family;
3079 	switch (family) {
3080 	case CHIP_CEDAR:
3081 	default:
3082 		num_ps_threads = 96;
3083 		num_vs_threads = 16;
3084 		num_gs_threads = 16;
3085 		num_es_threads = 16;
3086 		num_hs_threads = 16;
3087 		num_ls_threads = 16;
3088 		num_ps_stack_entries = 42;
3089 		num_vs_stack_entries = 42;
3090 		num_gs_stack_entries = 42;
3091 		num_es_stack_entries = 42;
3092 		num_hs_stack_entries = 42;
3093 		num_ls_stack_entries = 42;
3094 		break;
3095 	case CHIP_REDWOOD:
3096 		num_ps_threads = 128;
3097 		num_vs_threads = 20;
3098 		num_gs_threads = 20;
3099 		num_es_threads = 20;
3100 		num_hs_threads = 20;
3101 		num_ls_threads = 20;
3102 		num_ps_stack_entries = 42;
3103 		num_vs_stack_entries = 42;
3104 		num_gs_stack_entries = 42;
3105 		num_es_stack_entries = 42;
3106 		num_hs_stack_entries = 42;
3107 		num_ls_stack_entries = 42;
3108 		break;
3109 	case CHIP_JUNIPER:
3110 		num_ps_threads = 128;
3111 		num_vs_threads = 20;
3112 		num_gs_threads = 20;
3113 		num_es_threads = 20;
3114 		num_hs_threads = 20;
3115 		num_ls_threads = 20;
3116 		num_ps_stack_entries = 85;
3117 		num_vs_stack_entries = 85;
3118 		num_gs_stack_entries = 85;
3119 		num_es_stack_entries = 85;
3120 		num_hs_stack_entries = 85;
3121 		num_ls_stack_entries = 85;
3122 		break;
3123 	case CHIP_CYPRESS:
3124 	case CHIP_HEMLOCK:
3125 		num_ps_threads = 128;
3126 		num_vs_threads = 20;
3127 		num_gs_threads = 20;
3128 		num_es_threads = 20;
3129 		num_hs_threads = 20;
3130 		num_ls_threads = 20;
3131 		num_ps_stack_entries = 85;
3132 		num_vs_stack_entries = 85;
3133 		num_gs_stack_entries = 85;
3134 		num_es_stack_entries = 85;
3135 		num_hs_stack_entries = 85;
3136 		num_ls_stack_entries = 85;
3137 		break;
3138 	case CHIP_PALM:
3139 		num_ps_threads = 96;
3140 		num_vs_threads = 16;
3141 		num_gs_threads = 16;
3142 		num_es_threads = 16;
3143 		num_hs_threads = 16;
3144 		num_ls_threads = 16;
3145 		num_ps_stack_entries = 42;
3146 		num_vs_stack_entries = 42;
3147 		num_gs_stack_entries = 42;
3148 		num_es_stack_entries = 42;
3149 		num_hs_stack_entries = 42;
3150 		num_ls_stack_entries = 42;
3151 		break;
3152 	case CHIP_SUMO:
3153 		num_ps_threads = 96;
3154 		num_vs_threads = 25;
3155 		num_gs_threads = 25;
3156 		num_es_threads = 25;
3157 		num_hs_threads = 16;
3158 		num_ls_threads = 16;
3159 		num_ps_stack_entries = 42;
3160 		num_vs_stack_entries = 42;
3161 		num_gs_stack_entries = 42;
3162 		num_es_stack_entries = 42;
3163 		num_hs_stack_entries = 42;
3164 		num_ls_stack_entries = 42;
3165 		break;
3166 	case CHIP_SUMO2:
3167 		num_ps_threads = 96;
3168 		num_vs_threads = 25;
3169 		num_gs_threads = 25;
3170 		num_es_threads = 25;
3171 		num_hs_threads = 16;
3172 		num_ls_threads = 16;
3173 		num_ps_stack_entries = 85;
3174 		num_vs_stack_entries = 85;
3175 		num_gs_stack_entries = 85;
3176 		num_es_stack_entries = 85;
3177 		num_hs_stack_entries = 85;
3178 		num_ls_stack_entries = 85;
3179 		break;
3180 	case CHIP_BARTS:
3181 		num_ps_threads = 128;
3182 		num_vs_threads = 20;
3183 		num_gs_threads = 20;
3184 		num_es_threads = 20;
3185 		num_hs_threads = 20;
3186 		num_ls_threads = 20;
3187 		num_ps_stack_entries = 85;
3188 		num_vs_stack_entries = 85;
3189 		num_gs_stack_entries = 85;
3190 		num_es_stack_entries = 85;
3191 		num_hs_stack_entries = 85;
3192 		num_ls_stack_entries = 85;
3193 		break;
3194 	case CHIP_TURKS:
3195 		num_ps_threads = 128;
3196 		num_vs_threads = 20;
3197 		num_gs_threads = 20;
3198 		num_es_threads = 20;
3199 		num_hs_threads = 20;
3200 		num_ls_threads = 20;
3201 		num_ps_stack_entries = 42;
3202 		num_vs_stack_entries = 42;
3203 		num_gs_stack_entries = 42;
3204 		num_es_stack_entries = 42;
3205 		num_hs_stack_entries = 42;
3206 		num_ls_stack_entries = 42;
3207 		break;
3208 	case CHIP_CAICOS:
3209 		num_ps_threads = 96;
3210 		num_vs_threads = 10;
3211 		num_gs_threads = 10;
3212 		num_es_threads = 10;
3213 		num_hs_threads = 10;
3214 		num_ls_threads = 10;
3215 		num_ps_stack_entries = 42;
3216 		num_vs_stack_entries = 42;
3217 		num_gs_stack_entries = 42;
3218 		num_es_stack_entries = 42;
3219 		num_hs_stack_entries = 42;
3220 		num_ls_stack_entries = 42;
3221 		break;
3222 	}
3223 
3224 	tmp = S_008C18_NUM_PS_THREADS(num_ps_threads);
3225 	tmp |= S_008C18_NUM_VS_THREADS(num_vs_threads);
3226 	tmp |= S_008C18_NUM_GS_THREADS(num_gs_threads);
3227 	tmp |= S_008C18_NUM_ES_THREADS(num_es_threads);
3228 
3229 	r600_store_config_reg_seq(cb, R_008C18_SQ_THREAD_RESOURCE_MGMT_1, 5);
3230 	r600_store_value(cb, tmp); /* R_008C18_SQ_THREAD_RESOURCE_MGMT_1 */
3231 
3232 	tmp = S_008C1C_NUM_HS_THREADS(num_hs_threads);
3233 	tmp |= S_008C1C_NUM_LS_THREADS(num_ls_threads);
3234 	r600_store_value(cb, tmp); /* R_008C1C_SQ_THREAD_RESOURCE_MGMT_2 */
3235 
3236 	tmp = S_008C20_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
3237 	tmp |= S_008C20_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
3238 	r600_store_value(cb, tmp); /* R_008C20_SQ_STACK_RESOURCE_MGMT_1 */
3239 
3240 	tmp = S_008C24_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
3241 	tmp |= S_008C24_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
3242 	r600_store_value(cb, tmp); /* R_008C24_SQ_STACK_RESOURCE_MGMT_2 */
3243 
3244 	tmp = S_008C28_NUM_HS_STACK_ENTRIES(num_hs_stack_entries);
3245 	tmp |= S_008C28_NUM_LS_STACK_ENTRIES(num_ls_stack_entries);
3246 	r600_store_value(cb, tmp); /* R_008C28_SQ_STACK_RESOURCE_MGMT_3 */
3247 
3248 	r600_store_config_reg(cb, R_008E2C_SQ_LDS_RESOURCE_MGMT,
3249 			      S_008E2C_NUM_PS_LDS(0x1000) | S_008E2C_NUM_LS_LDS(0x1000));
3250 
3251 	/* remove LS/HS from one SIMD for hw workaround */
3252 	r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
3253 	r600_store_value(cb, 0xffffffff);
3254 	r600_store_value(cb, 0xffffffff);
3255 	r600_store_value(cb, 0xfffffffe);
3256 
3257 	r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
3258 	r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
3259 
3260 	r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
3261 	r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
3262 	r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
3263 	r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
3264 	r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
3265 	r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
3266 	r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
3267 
3268 	r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3269 	r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
3270 	r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
3271 	r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
3272 	r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
3273 
3274 	r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
3275 	r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
3276 	r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
3277 	r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
3278 	r600_store_value(cb, fui(1.0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
3279 	r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
3280 	r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
3281 	r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
3282 	r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
3283 	r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
3284 	r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
3285 	r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
3286 	r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
3287 	r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
3288 
3289 	r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
3290 
3291         r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
3292 
3293         r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
3294 	r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
3295 	r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
3296 
3297 	r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
3298 
3299 	r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
3300 
3301 	r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
3302 	r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
3303 	r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
3304 
3305 	r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
3306 	r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
3307 
3308 	r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
3309 	r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
3310 	r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
3311 	r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
3312 
3313 	r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
3314 	r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
3315 	r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
3316 
3317 	r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
3318 	r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
3319 	r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
3320 
3321 	r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3322 	r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3323 	r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3324 	r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3325 	r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
3326 	r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3327 	r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3328 
3329 	/* to avoid GPU doing any preloading of constant from random address */
3330 	r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
3331 	for (i = 0; i < 16; i++)
3332 		r600_store_value(cb, 0);
3333 
3334 	r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
3335 	for (i = 0; i < 16; i++)
3336 		r600_store_value(cb, 0);
3337 
3338 	r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
3339 	for (i = 0; i < 16; i++)
3340 		r600_store_value(cb, 0);
3341 
3342 	r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
3343 	for (i = 0; i < 16; i++)
3344 		r600_store_value(cb, 0);
3345 
3346 	r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
3347 	for (i = 0; i < 16; i++)
3348 		r600_store_value(cb, 0);
3349 
3350 	r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
3351 
3352 	if (rctx->screen->b.has_streamout) {
3353 		r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
3354 	}
3355 
3356 	r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
3357 	r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
3358 	r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
3359 	r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
3360 	r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
3361 	r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
3362 
3363 	r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
3364 	r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
3365 	r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
3366 
3367 	if (rctx->b.family == CHIP_CAICOS) {
3368 		r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
3369 		r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3370 		r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3371 		r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
3372 	} else {
3373 		r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 7);
3374 		r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3375 		r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3376 		r600_store_value(cb, 0); /* R028B5C_VGT_LS_SIZE */
3377 		r600_store_value(cb, 0); /* R028B60_VGT_HS_SIZE */
3378 		r600_store_value(cb, 0); /* R028B64_VGT_LS_HS_ALLOC */
3379 		r600_store_value(cb, 0); /* R028B68_VGT_HS_PATCH_CONST */
3380 		r600_store_value(cb, 0); /* R028B68_VGT_TF_PARAM */
3381 	}
3382 
3383 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
3384 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
3385 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
3386 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
3387 	eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
3388 }
3389 
evergreen_update_ps_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3390 void evergreen_update_ps_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3391 {
3392 	struct r600_context *rctx = (struct r600_context *)ctx;
3393 	struct r600_command_buffer *cb = &shader->command_buffer;
3394 	struct r600_shader *rshader = &shader->shader;
3395 	unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control = 0;
3396 	int pos_index = -1, face_index = -1, fixed_pt_position_index = -1;
3397 	int ninterp = 0;
3398 	bool have_perspective = false, have_linear = false;
3399 	static const unsigned spi_baryc_enable_bit[6] = {
3400 		S_0286E0_PERSP_SAMPLE_ENA(1),
3401 		S_0286E0_PERSP_CENTER_ENA(1),
3402 		S_0286E0_PERSP_CENTROID_ENA(1),
3403 		S_0286E0_LINEAR_SAMPLE_ENA(1),
3404 		S_0286E0_LINEAR_CENTER_ENA(1),
3405 		S_0286E0_LINEAR_CENTROID_ENA(1)
3406 	};
3407 	unsigned spi_baryc_cntl = 0, sid, tmp, num = 0;
3408 	unsigned z_export = 0, stencil_export = 0, mask_export = 0;
3409 	uint32_t spi_ps_input_cntl[32];
3410 
3411 	/* Pull any state we use out of rctx.  Make sure that any additional
3412 	 * state added to this list is also checked in the caller in
3413 	 * r600_update_derived_state().
3414 	 */
3415 	bool sprite_coord_enable = rctx->rasterizer ? rctx->rasterizer->sprite_coord_enable : 0;
3416 	bool flatshade = rctx->rasterizer ? rctx->rasterizer->flatshade : 0;
3417 	bool msaa = rctx->framebuffer.nr_samples > 1 && rctx->ps_iter_samples > 0;
3418 
3419 	if (!cb->buf) {
3420 		r600_init_command_buffer(cb, 64);
3421 	} else {
3422 		cb->num_dw = 0;
3423 	}
3424 
3425 	for (i = 0; i < rshader->ninput; i++) {
3426 		const gl_varying_slot varying_slot = rshader->input[i].varying_slot;
3427 
3428 		/* evergreen NUM_INTERP only contains values interpolated into the LDS,
3429 		   POSITION goes via GPRs from the SC so isn't counted */
3430 		if (varying_slot == VARYING_SLOT_POS)
3431 			pos_index = i;
3432 		else if (varying_slot == VARYING_SLOT_FACE) {
3433 			if (face_index == -1)
3434 				face_index = i;
3435 		}
3436 		else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_MASK_IN) {
3437 			if (face_index == -1)
3438 				face_index = i; /* lives in same register, same enable bit */
3439 		}
3440 		else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_ID) {
3441 			fixed_pt_position_index = i;
3442 		}
3443 		else {
3444 			ninterp++;
3445 			int k = eg_get_interpolator_index(
3446 				rshader->input[i].interpolate,
3447 				rshader->input[i].interpolate_location);
3448 			if (k >= 0) {
3449 				spi_baryc_cntl |= spi_baryc_enable_bit[k];
3450 				have_perspective |= k < 3;
3451 				have_linear |= !(k < 3);
3452 				if (rshader->input[i].uses_interpolate_at_centroid) {
3453 					k = eg_get_interpolator_index(
3454 						rshader->input[i].interpolate,
3455 						TGSI_INTERPOLATE_LOC_CENTROID);
3456 					spi_baryc_cntl |= spi_baryc_enable_bit[k];
3457 				}
3458 			}
3459 		}
3460 
3461 		sid = rshader->input[i].spi_sid;
3462 
3463 		if (sid) {
3464 			tmp = S_028644_SEMANTIC(sid);
3465 
3466 			/* D3D 9 behaviour. GL is undefined */
3467 			if (varying_slot == VARYING_SLOT_COL0)
3468 				tmp |= S_028644_DEFAULT_VAL(3);
3469 
3470 			if (varying_slot == VARYING_SLOT_POS ||
3471 				rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
3472 				(rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR && flatshade)) {
3473 				tmp |= S_028644_FLAT_SHADE(1);
3474 			}
3475 
3476 			if (varying_slot == VARYING_SLOT_PNTC ||
3477 			    (varying_slot >= VARYING_SLOT_TEX0 && varying_slot <= VARYING_SLOT_TEX7 &&
3478 			     (sprite_coord_enable & (1 << ((int)varying_slot - (int)VARYING_SLOT_TEX0))))) {
3479 				tmp |= S_028644_PT_SPRITE_TEX(1);
3480 			}
3481 
3482 			spi_ps_input_cntl[num++] = tmp;
3483 		}
3484 	}
3485 
3486 	r600_store_context_reg_seq(cb, R_028644_SPI_PS_INPUT_CNTL_0, num);
3487 	r600_store_array(cb, num, spi_ps_input_cntl);
3488 
3489 	exports_ps = 0;
3490 	for (i = 0; i < rshader->noutput; i++) {
3491 		switch (rshader->output[i].frag_result) {
3492 		case FRAG_RESULT_DEPTH:
3493 			z_export = 1;
3494 			exports_ps |= 1;
3495 			break;
3496 		case FRAG_RESULT_STENCIL:
3497 			stencil_export = 1;
3498 			exports_ps |= 1;
3499 			break;
3500 		case FRAG_RESULT_SAMPLE_MASK:
3501 			if (msaa)
3502 				mask_export = 1;
3503 			exports_ps |= 1;
3504 			break;
3505 		default:
3506 			break;
3507 		}
3508 	}
3509 	if (rshader->uses_kill)
3510 		db_shader_control |= S_02880C_KILL_ENABLE(1);
3511 
3512 	db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
3513 	db_shader_control |= S_02880C_STENCIL_EXPORT_ENABLE(stencil_export);
3514 	db_shader_control |= S_02880C_MASK_EXPORT_ENABLE(mask_export);
3515 
3516 	if (shader->selector->info.properties[TGSI_PROPERTY_FS_EARLY_DEPTH_STENCIL]) {
3517 		db_shader_control |= S_02880C_DEPTH_BEFORE_SHADER(1) |
3518 			S_02880C_EXEC_ON_NOOP(shader->selector->info.writes_memory);
3519 	} else if (shader->selector->info.writes_memory) {
3520 		db_shader_control |= S_02880C_EXEC_ON_HIER_FAIL(1);
3521 	}
3522 
3523 	switch (rshader->ps_conservative_z) {
3524 	default: /* fall through */
3525 	case FRAG_DEPTH_LAYOUT_ANY:
3526 		db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_ANY_Z);
3527 		break;
3528 	case FRAG_DEPTH_LAYOUT_GREATER:
3529 		db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_GREATER_THAN_Z);
3530 		break;
3531 	case FRAG_DEPTH_LAYOUT_LESS:
3532 		db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_LESS_THAN_Z);
3533 		break;
3534 	}
3535 
3536 	num_cout = rshader->ps_export_highest + 1;
3537 
3538 	exports_ps |= S_02884C_EXPORT_COLORS(num_cout);
3539 	if (!exports_ps) {
3540 		/* always at least export 1 component per pixel */
3541 		exports_ps = 2;
3542 	}
3543 	shader->nr_ps_color_outputs = num_cout;
3544 	shader->ps_color_export_mask = rshader->ps_color_export_mask;
3545 	if (ninterp == 0) {
3546 		ninterp = 1;
3547 		have_perspective = true;
3548 	}
3549 	if (!spi_baryc_cntl)
3550 		spi_baryc_cntl |= spi_baryc_enable_bit[0];
3551 
3552 	if (!have_perspective && !have_linear)
3553 		have_perspective = true;
3554 
3555 	spi_ps_in_control_0 = S_0286CC_NUM_INTERP(ninterp) |
3556 		              S_0286CC_PERSP_GRADIENT_ENA(have_perspective) |
3557 		              S_0286CC_LINEAR_GRADIENT_ENA(have_linear);
3558 	spi_input_z = 0;
3559 	if (pos_index != -1) {
3560 		spi_ps_in_control_0 |=  S_0286CC_POSITION_ENA(1) |
3561 			S_0286CC_POSITION_CENTROID(rshader->input[pos_index].interpolate_location == TGSI_INTERPOLATE_LOC_CENTROID) |
3562 			S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr);
3563 		spi_input_z |= S_0286D8_PROVIDE_Z_TO_SPI(1);
3564 	}
3565 
3566 	spi_ps_in_control_1 = 0;
3567 	if (face_index != -1) {
3568 		spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
3569 			S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
3570 	}
3571 	if (fixed_pt_position_index != -1) {
3572 		spi_ps_in_control_1 |= S_0286D0_FIXED_PT_POSITION_ENA(1) |
3573 			S_0286D0_FIXED_PT_POSITION_ADDR(rshader->input[fixed_pt_position_index].gpr);
3574 	}
3575 
3576 	r600_store_context_reg_seq(cb, R_0286CC_SPI_PS_IN_CONTROL_0, 2);
3577 	r600_store_value(cb, spi_ps_in_control_0); /* R_0286CC_SPI_PS_IN_CONTROL_0 */
3578 	r600_store_value(cb, spi_ps_in_control_1); /* R_0286D0_SPI_PS_IN_CONTROL_1 */
3579 
3580 	r600_store_context_reg(cb, R_0286E0_SPI_BARYC_CNTL, spi_baryc_cntl);
3581 	r600_store_context_reg(cb, R_0286D8_SPI_INPUT_Z, spi_input_z);
3582 	r600_store_context_reg(cb, R_02884C_SQ_PGM_EXPORTS_PS, exports_ps);
3583 
3584 	r600_store_context_reg_seq(cb, R_028840_SQ_PGM_START_PS, 2);
3585 	r600_store_value(cb, shader->bo->gpu_address >> 8);
3586 	r600_store_value(cb, /* R_028844_SQ_PGM_RESOURCES_PS */
3587 			 S_028844_NUM_GPRS(rshader->bc.ngpr) |
3588 			 S_028844_PRIME_CACHE_ON_DRAW(1) |
3589 			 S_028844_DX10_CLAMP(1) |
3590 			 S_028844_STACK_SIZE(rshader->bc.nstack));
3591 	/* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3592 
3593 	shader->db_shader_control = db_shader_control;
3594 	shader->ps_depth_export = z_export | stencil_export | mask_export;
3595 
3596 	shader->sprite_coord_enable = sprite_coord_enable;
3597 	shader->flatshade = flatshade;
3598 	shader->msaa = msaa;
3599 }
3600 
evergreen_update_es_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3601 void evergreen_update_es_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3602 {
3603 	struct r600_command_buffer *cb = &shader->command_buffer;
3604 	struct r600_shader *rshader = &shader->shader;
3605 
3606 	r600_init_command_buffer(cb, 32);
3607 
3608 	r600_store_context_reg(cb, R_028890_SQ_PGM_RESOURCES_ES,
3609 			       S_028890_NUM_GPRS(rshader->bc.ngpr) |
3610 			       S_028890_DX10_CLAMP(1) |
3611 			       S_028890_STACK_SIZE(rshader->bc.nstack));
3612 	r600_store_context_reg(cb, R_02888C_SQ_PGM_START_ES,
3613 			       shader->bo->gpu_address >> 8);
3614 	/* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3615 }
3616 
evergreen_update_gs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3617 void evergreen_update_gs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3618 {
3619 	struct r600_command_buffer *cb = &shader->command_buffer;
3620 	struct r600_shader *rshader = &shader->shader;
3621 	struct r600_shader *cp_shader = &shader->gs_copy_shader->shader;
3622 	unsigned gsvs_itemsizes[4] = {
3623 			(cp_shader->ring_item_sizes[0] * shader->selector->gs_max_out_vertices) >> 2,
3624 			(cp_shader->ring_item_sizes[1] * shader->selector->gs_max_out_vertices) >> 2,
3625 			(cp_shader->ring_item_sizes[2] * shader->selector->gs_max_out_vertices) >> 2,
3626 			(cp_shader->ring_item_sizes[3] * shader->selector->gs_max_out_vertices) >> 2
3627 	};
3628 
3629 	r600_init_command_buffer(cb, 64);
3630 
3631 	/* VGT_GS_MODE is written by evergreen_emit_shader_stages */
3632 
3633 
3634 	r600_store_context_reg(cb, R_028B38_VGT_GS_MAX_VERT_OUT,
3635 			       S_028B38_MAX_VERT_OUT(shader->selector->gs_max_out_vertices));
3636 	r600_store_context_reg(cb, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
3637 			       r600_conv_prim_to_gs_out(shader->selector->gs_output_prim));
3638 
3639 	r600_store_context_reg(cb, R_028B90_VGT_GS_INSTANCE_CNT,
3640 				S_028B90_CNT(MIN2(shader->selector->gs_num_invocations, 127)) |
3641 				S_028B90_ENABLE(shader->selector->gs_num_invocations > 0));
3642 	r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3643 	r600_store_value(cb, cp_shader->ring_item_sizes[0] >> 2);
3644 	r600_store_value(cb, cp_shader->ring_item_sizes[1] >> 2);
3645 	r600_store_value(cb, cp_shader->ring_item_sizes[2] >> 2);
3646 	r600_store_value(cb, cp_shader->ring_item_sizes[3] >> 2);
3647 
3648 	r600_store_context_reg(cb, R_028900_SQ_ESGS_RING_ITEMSIZE,
3649 			       (rshader->ring_item_sizes[0]) >> 2);
3650 
3651 	r600_store_context_reg(cb, R_028904_SQ_GSVS_RING_ITEMSIZE,
3652 			       gsvs_itemsizes[0] +
3653 			       gsvs_itemsizes[1] +
3654 			       gsvs_itemsizes[2] +
3655 			       gsvs_itemsizes[3]);
3656 
3657 	r600_store_context_reg_seq(cb, R_02892C_SQ_GSVS_RING_OFFSET_1, 3);
3658 	r600_store_value(cb, gsvs_itemsizes[0]);
3659 	r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1]);
3660 	r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1] + gsvs_itemsizes[2]);
3661 
3662 	/* FIXME calculate these values somehow ??? */
3663 	r600_store_context_reg_seq(cb, R_028A54_GS_PER_ES, 3);
3664 	r600_store_value(cb, 0x80); /* GS_PER_ES */
3665 	r600_store_value(cb, 0x100); /* ES_PER_GS */
3666 	r600_store_value(cb, 0x2); /* GS_PER_VS */
3667 
3668 	r600_store_context_reg(cb, R_028878_SQ_PGM_RESOURCES_GS,
3669 			       S_028878_NUM_GPRS(rshader->bc.ngpr) |
3670 			       S_028878_DX10_CLAMP(1) |
3671 			       S_028878_STACK_SIZE(rshader->bc.nstack));
3672 	r600_store_context_reg(cb, R_028874_SQ_PGM_START_GS,
3673 			       shader->bo->gpu_address >> 8);
3674 	/* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3675 }
3676 
3677 
evergreen_update_vs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3678 void evergreen_update_vs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3679 {
3680 	struct r600_command_buffer *cb = &shader->command_buffer;
3681 	struct r600_shader *rshader = &shader->shader;
3682 	unsigned spi_vs_out_id[10] = {};
3683 	unsigned i;
3684 
3685 	for (i = 0; i < rshader->noutput; i++) {
3686 		const int param = rshader->output[i].export_param;
3687 		if (param < 0)
3688 			continue;
3689 		unsigned *const param_spi_vs_out_id = &spi_vs_out_id[param / 4];
3690 		const unsigned param_shift = (param & 3) * 8;
3691 		assert(!(*param_spi_vs_out_id & (0xFFu << param_shift)));
3692 		*param_spi_vs_out_id |= (unsigned)rshader->output[i].spi_sid << param_shift;
3693 	}
3694 
3695 	r600_init_command_buffer(cb, 32);
3696 
3697 	r600_store_context_reg_seq(cb, R_02861C_SPI_VS_OUT_ID_0, 10);
3698 	for (i = 0; i < 10; i++) {
3699 		r600_store_value(cb, spi_vs_out_id[i]);
3700 	}
3701 
3702 	r600_store_context_reg(cb, R_0286C4_SPI_VS_OUT_CONFIG,
3703 			       S_0286C4_VS_EXPORT_COUNT(rshader->highest_export_param));
3704 	r600_store_context_reg(cb, R_028860_SQ_PGM_RESOURCES_VS,
3705 			       S_028860_NUM_GPRS(rshader->bc.ngpr) |
3706 			       S_028860_DX10_CLAMP(1) |
3707 			       S_028860_STACK_SIZE(rshader->bc.nstack));
3708 	if (rshader->vs_position_window_space) {
3709 		r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3710 			S_028818_VTX_XY_FMT(1) | S_028818_VTX_Z_FMT(1));
3711 	} else {
3712 		r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3713 			S_028818_VTX_W0_FMT(1) |
3714 			S_028818_VPORT_X_SCALE_ENA(1) | S_028818_VPORT_X_OFFSET_ENA(1) |
3715 			S_028818_VPORT_Y_SCALE_ENA(1) | S_028818_VPORT_Y_OFFSET_ENA(1) |
3716 			S_028818_VPORT_Z_SCALE_ENA(1) | S_028818_VPORT_Z_OFFSET_ENA(1));
3717 
3718 	}
3719 	r600_store_context_reg(cb, R_02885C_SQ_PGM_START_VS,
3720 			       shader->bo->gpu_address >> 8);
3721 	/* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3722 
3723 	shader->pa_cl_vs_out_cntl =
3724 		S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->cc_dist_mask & 0x0F) != 0) |
3725 		S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->cc_dist_mask & 0xF0) != 0) |
3726 		S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
3727 		S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size) |
3728 		S_02881C_USE_VTX_EDGE_FLAG(rshader->vs_out_edgeflag) |
3729 		S_02881C_USE_VTX_VIEWPORT_INDX(rshader->vs_out_viewport) |
3730 		S_02881C_USE_VTX_RENDER_TARGET_INDX(rshader->vs_out_layer);
3731 }
3732 
evergreen_update_hs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3733 void evergreen_update_hs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3734 {
3735 	struct r600_command_buffer *cb = &shader->command_buffer;
3736 	struct r600_shader *rshader = &shader->shader;
3737 
3738 	r600_init_command_buffer(cb, 32);
3739 	r600_store_context_reg(cb, R_0288BC_SQ_PGM_RESOURCES_HS,
3740 			       S_0288BC_NUM_GPRS(rshader->bc.ngpr) |
3741 			       S_0288BC_DX10_CLAMP(1) |
3742 			       S_0288BC_STACK_SIZE(rshader->bc.nstack));
3743 	r600_store_context_reg(cb, R_0288B8_SQ_PGM_START_HS,
3744 			       shader->bo->gpu_address >> 8);
3745 }
3746 
evergreen_update_ls_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3747 void evergreen_update_ls_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3748 {
3749 	struct r600_command_buffer *cb = &shader->command_buffer;
3750 	struct r600_shader *rshader = &shader->shader;
3751 
3752 	r600_init_command_buffer(cb, 32);
3753 	r600_store_context_reg(cb, R_0288D4_SQ_PGM_RESOURCES_LS,
3754 			       S_0288D4_NUM_GPRS(rshader->bc.ngpr) |
3755 			       S_0288D4_DX10_CLAMP(1) |
3756 			       S_0288D4_STACK_SIZE(rshader->bc.nstack));
3757 	r600_store_context_reg(cb, R_0288D0_SQ_PGM_START_LS,
3758 			       shader->bo->gpu_address >> 8);
3759 }
evergreen_create_resolve_blend(struct r600_context * rctx)3760 void *evergreen_create_resolve_blend(struct r600_context *rctx)
3761 {
3762 	struct pipe_blend_state blend;
3763 
3764 	memset(&blend, 0, sizeof(blend));
3765 	blend.independent_blend_enable = true;
3766 	blend.rt[0].colormask = 0xf;
3767 	return evergreen_create_blend_state_mode(&rctx->b.b, &blend, V_028808_CB_RESOLVE);
3768 }
3769 
evergreen_create_decompress_blend(struct r600_context * rctx)3770 void *evergreen_create_decompress_blend(struct r600_context *rctx)
3771 {
3772 	struct pipe_blend_state blend;
3773 	unsigned mode = rctx->screen->has_compressed_msaa_texturing ?
3774 			V_028808_CB_FMASK_DECOMPRESS : V_028808_CB_DECOMPRESS;
3775 
3776 	memset(&blend, 0, sizeof(blend));
3777 	blend.independent_blend_enable = true;
3778 	blend.rt[0].colormask = 0xf;
3779 	return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3780 }
3781 
evergreen_create_fastclear_blend(struct r600_context * rctx)3782 void *evergreen_create_fastclear_blend(struct r600_context *rctx)
3783 {
3784 	struct pipe_blend_state blend;
3785 	unsigned mode = V_028808_CB_ELIMINATE_FAST_CLEAR;
3786 
3787 	memset(&blend, 0, sizeof(blend));
3788 	blend.independent_blend_enable = true;
3789 	blend.rt[0].colormask = 0xf;
3790 	return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3791 }
3792 
evergreen_create_db_flush_dsa(struct r600_context * rctx)3793 void *evergreen_create_db_flush_dsa(struct r600_context *rctx)
3794 {
3795 	struct pipe_depth_stencil_alpha_state dsa = {{{0}}};
3796 
3797 	return rctx->b.b.create_depth_stencil_alpha_state(&rctx->b.b, &dsa);
3798 }
3799 
evergreen_update_db_shader_control(struct r600_context * rctx)3800 void evergreen_update_db_shader_control(struct r600_context * rctx)
3801 {
3802 	bool dual_export;
3803 	unsigned db_shader_control;
3804 
3805 	if (!rctx->ps_shader) {
3806 		return;
3807 	}
3808 
3809 	dual_export = rctx->framebuffer.export_16bpc &&
3810 		      !rctx->ps_shader->current->ps_depth_export;
3811 
3812 	db_shader_control = rctx->ps_shader->current->db_shader_control |
3813 			    S_02880C_DUAL_EXPORT_ENABLE(dual_export) |
3814 			    S_02880C_DB_SOURCE_FORMAT(dual_export ? V_02880C_EXPORT_DB_TWO :
3815 								    V_02880C_EXPORT_DB_FULL) |
3816 			    S_02880C_ALPHA_TO_MASK_DISABLE(rctx->framebuffer.cb0_is_integer);
3817 
3818 	/* When alpha test is enabled we can't trust the hw to make the proper
3819 	 * decision on the order in which ztest should be run related to fragment
3820 	 * shader execution.
3821 	 *
3822 	 * If alpha test is enabled perform early z rejection (RE_Z) but don't early
3823 	 * write to the zbuffer. Write to zbuffer is delayed after fragment shader
3824 	 * execution and thus after alpha test so if discarded by the alpha test
3825 	 * the z value is not written.
3826 	 * If ReZ is enabled, and the zfunc/zenable/zwrite values change you can
3827 	 * get a hang unless you flush the DB in between.  For now just use
3828 	 * LATE_Z.
3829 	 */
3830 	if (rctx->alphatest_state.sx_alpha_test_control || rctx->ps_shader->info.writes_memory) {
3831 		db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
3832 	} else {
3833 		db_shader_control |= S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
3834 	}
3835 
3836 	if (db_shader_control != rctx->db_misc_state.db_shader_control) {
3837 		rctx->db_misc_state.db_shader_control = db_shader_control;
3838 		r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
3839 	}
3840 }
3841 
evergreen_dma_copy_tile(struct r600_context * rctx,struct pipe_resource * dst,unsigned dst_level,unsigned dst_x,unsigned dst_y,unsigned dst_z,struct pipe_resource * src,unsigned src_level,unsigned src_x,unsigned src_y,unsigned src_z,unsigned copy_height,unsigned pitch,unsigned bpp)3842 static void evergreen_dma_copy_tile(struct r600_context *rctx,
3843 				struct pipe_resource *dst,
3844 				unsigned dst_level,
3845 				unsigned dst_x,
3846 				unsigned dst_y,
3847 				unsigned dst_z,
3848 				struct pipe_resource *src,
3849 				unsigned src_level,
3850 				unsigned src_x,
3851 				unsigned src_y,
3852 				unsigned src_z,
3853 				unsigned copy_height,
3854 				unsigned pitch,
3855 				unsigned bpp)
3856 {
3857 	struct radeon_cmdbuf *cs = &rctx->b.dma.cs;
3858 	struct r600_texture *rsrc = (struct r600_texture*)src;
3859 	struct r600_texture *rdst = (struct r600_texture*)dst;
3860 	unsigned array_mode, lbpp, pitch_tile_max, slice_tile_max, size;
3861 	unsigned ncopy, height, cheight, detile, i, x, y, z, src_mode, dst_mode;
3862 	unsigned sub_cmd, bank_h, bank_w, mt_aspect, nbanks, tile_split, non_disp_tiling = 0;
3863 	uint64_t base, addr;
3864 
3865 	dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
3866 	src_mode = rsrc->surface.u.legacy.level[src_level].mode;
3867 	assert(dst_mode != src_mode);
3868 
3869 	/* non_disp_tiling bit needs to be set for depth, stencil, and fmask surfaces */
3870 	if (util_format_has_depth(util_format_description(src->format)))
3871 		non_disp_tiling = 1;
3872 
3873 	y = 0;
3874 	sub_cmd = EG_DMA_COPY_TILED;
3875 	lbpp = util_logbase2(bpp);
3876 	pitch_tile_max = ((pitch / bpp) / 8) - 1;
3877 	nbanks = eg_num_banks(rctx->screen->b.info.r600_num_banks);
3878 
3879 	if (dst_mode == RADEON_SURF_MODE_LINEAR_ALIGNED) {
3880 		/* T2L */
3881 		array_mode = evergreen_array_mode(src_mode);
3882 		slice_tile_max = (rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.u.legacy.level[src_level].nblk_y) / (8*8);
3883 		slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3884 		/* linear height must be the same as the slice tile max height, it's ok even
3885 		 * if the linear destination/source have smaller height as the size of the
3886 		 * dma packet will be using the copy_height which is always smaller or equal
3887 		 * to the linear height
3888 		 */
3889 		height = u_minify(rsrc->resource.b.b.height0, src_level);
3890 		detile = 1;
3891 		x = src_x;
3892 		y = src_y;
3893 		z = src_z;
3894 		base = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3895 		addr = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3896 		addr += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
3897 		addr += dst_y * pitch + dst_x * bpp;
3898 		bank_h = eg_bank_wh(rsrc->surface.u.legacy.bankh);
3899 		bank_w = eg_bank_wh(rsrc->surface.u.legacy.bankw);
3900 		mt_aspect = eg_macro_tile_aspect(rsrc->surface.u.legacy.mtilea);
3901 		tile_split = eg_tile_split(rsrc->surface.u.legacy.tile_split);
3902 		base += rsrc->resource.gpu_address;
3903 		addr += rdst->resource.gpu_address;
3904 	} else {
3905 		/* L2T */
3906 		array_mode = evergreen_array_mode(dst_mode);
3907 		slice_tile_max = (rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.u.legacy.level[dst_level].nblk_y) / (8*8);
3908 		slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3909 		/* linear height must be the same as the slice tile max height, it's ok even
3910 		 * if the linear destination/source have smaller height as the size of the
3911 		 * dma packet will be using the copy_height which is always smaller or equal
3912 		 * to the linear height
3913 		 */
3914 		height = u_minify(rdst->resource.b.b.height0, dst_level);
3915 		detile = 0;
3916 		x = dst_x;
3917 		y = dst_y;
3918 		z = dst_z;
3919 		base = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3920 		addr = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3921 		addr += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_z;
3922 		addr += src_y * pitch + src_x * bpp;
3923 		bank_h = eg_bank_wh(rdst->surface.u.legacy.bankh);
3924 		bank_w = eg_bank_wh(rdst->surface.u.legacy.bankw);
3925 		mt_aspect = eg_macro_tile_aspect(rdst->surface.u.legacy.mtilea);
3926 		tile_split = eg_tile_split(rdst->surface.u.legacy.tile_split);
3927 		base += rdst->resource.gpu_address;
3928 		addr += rsrc->resource.gpu_address;
3929 	}
3930 
3931 	size = (copy_height * pitch) / 4;
3932 	ncopy = (size / EG_DMA_COPY_MAX_SIZE) + !!(size % EG_DMA_COPY_MAX_SIZE);
3933 	r600_need_dma_space(&rctx->b, ncopy * 9, &rdst->resource, &rsrc->resource);
3934 
3935 	for (i = 0; i < ncopy; i++) {
3936 		cheight = copy_height;
3937 		if (((cheight * pitch) / 4) > EG_DMA_COPY_MAX_SIZE) {
3938 			cheight = (EG_DMA_COPY_MAX_SIZE * 4) / pitch;
3939 		}
3940 		size = (cheight * pitch) / 4;
3941 		/* emit reloc before writing cs so that cs is always in consistent state */
3942 		radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rsrc->resource,
3943 				      RADEON_USAGE_READ);
3944 		radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rdst->resource,
3945 				      RADEON_USAGE_WRITE);
3946 		radeon_emit(cs, DMA_PACKET(DMA_PACKET_COPY, sub_cmd, size));
3947 		radeon_emit(cs, base >> 8);
3948 		radeon_emit(cs, (detile << 31) | (array_mode << 27) |
3949 				(lbpp << 24) | (bank_h << 21) |
3950 				(bank_w << 18) | (mt_aspect << 16));
3951 		radeon_emit(cs, (pitch_tile_max << 0) | ((height - 1) << 16));
3952 		radeon_emit(cs, (slice_tile_max << 0));
3953 		radeon_emit(cs, (x << 0) | (z << 18));
3954 		radeon_emit(cs, (y << 0) | (tile_split << 21) | (nbanks << 25) | (non_disp_tiling << 28));
3955 		radeon_emit(cs, addr & 0xfffffffc);
3956 		radeon_emit(cs, (addr >> 32UL) & 0xff);
3957 		copy_height -= cheight;
3958 		addr += cheight * pitch;
3959 		y += cheight;
3960 	}
3961 }
3962 
evergreen_dma_copy(struct pipe_context * ctx,struct pipe_resource * dst,unsigned dst_level,unsigned dstx,unsigned dsty,unsigned dstz,struct pipe_resource * src,unsigned src_level,const struct pipe_box * src_box)3963 static void evergreen_dma_copy(struct pipe_context *ctx,
3964 			       struct pipe_resource *dst,
3965 			       unsigned dst_level,
3966 			       unsigned dstx, unsigned dsty, unsigned dstz,
3967 			       struct pipe_resource *src,
3968 			       unsigned src_level,
3969 			       const struct pipe_box *src_box)
3970 {
3971 	struct r600_context *rctx = (struct r600_context *)ctx;
3972 	struct r600_texture *rsrc = (struct r600_texture*)src;
3973 	struct r600_texture *rdst = (struct r600_texture*)dst;
3974 	unsigned dst_pitch, src_pitch, bpp, dst_mode, src_mode, copy_height;
3975 	unsigned src_w, dst_w;
3976 	unsigned src_x, src_y;
3977 	unsigned dst_x = dstx, dst_y = dsty, dst_z = dstz;
3978 
3979 	if (rctx->b.dma.cs.priv == NULL) {
3980 		goto fallback;
3981 	}
3982 
3983 	if (rctx->cmd_buf_is_compute) {
3984 		rctx->b.gfx.flush(rctx, PIPE_FLUSH_ASYNC, NULL);
3985 		rctx->cmd_buf_is_compute = false;
3986 	}
3987 
3988 	if (dst->target == PIPE_BUFFER && src->target == PIPE_BUFFER) {
3989 		evergreen_dma_copy_buffer(rctx, dst, src, dst_x, src_box->x, src_box->width);
3990 		return;
3991 	}
3992 
3993 	if (src_box->depth > 1 ||
3994 	    !r600_prepare_for_dma_blit(&rctx->b, rdst, dst_level, dstx, dsty,
3995 					dstz, rsrc, src_level, src_box))
3996 		goto fallback;
3997 
3998 	src_x = util_format_get_nblocksx(src->format, src_box->x);
3999 	dst_x = util_format_get_nblocksx(src->format, dst_x);
4000 	src_y = util_format_get_nblocksy(src->format, src_box->y);
4001 	dst_y = util_format_get_nblocksy(src->format, dst_y);
4002 
4003 	bpp = rdst->surface.bpe;
4004 	dst_pitch = rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.bpe;
4005 	src_pitch = rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.bpe;
4006 	src_w = u_minify(rsrc->resource.b.b.width0, src_level);
4007 	dst_w = u_minify(rdst->resource.b.b.width0, dst_level);
4008 	copy_height = src_box->height / rsrc->surface.blk_h;
4009 
4010 	dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
4011 	src_mode = rsrc->surface.u.legacy.level[src_level].mode;
4012 
4013 	if (src_pitch != dst_pitch || src_box->x || dst_x || src_w != dst_w) {
4014 		/* FIXME evergreen can do partial blit */
4015 		goto fallback;
4016 	}
4017 	/* the x test here are currently useless (because we don't support partial blit)
4018 	 * but keep them around so we don't forget about those
4019 	 */
4020 	if (src_pitch % 8 || src_box->x % 8 || dst_x % 8 || src_box->y % 8 || dst_y % 8) {
4021 		goto fallback;
4022 	}
4023 
4024 	/* 128 bpp surfaces require non_disp_tiling for both
4025 	 * tiled and linear buffers on cayman.  However, async
4026 	 * DMA only supports it on the tiled side.  As such
4027 	 * the tile order is backwards after a L2T/T2L packet.
4028 	 */
4029 	if ((rctx->b.gfx_level == CAYMAN) &&
4030 	    (src_mode != dst_mode) &&
4031 	    (util_format_get_blocksize(src->format) >= 16)) {
4032 		goto fallback;
4033 	}
4034 
4035 	if (src_mode == dst_mode) {
4036 		uint64_t dst_offset, src_offset;
4037 		/* simple dma blit would do NOTE code here assume :
4038 		 *   src_box.x/y == 0
4039 		 *   dst_x/y == 0
4040 		 *   dst_pitch == src_pitch
4041 		 */
4042 		src_offset= (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
4043 		src_offset += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_box->z;
4044 		src_offset += src_y * src_pitch + src_x * bpp;
4045 		dst_offset = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
4046 		dst_offset += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
4047 		dst_offset += dst_y * dst_pitch + dst_x * bpp;
4048 		evergreen_dma_copy_buffer(rctx, dst, src, dst_offset, src_offset,
4049 					src_box->height * src_pitch);
4050 	} else {
4051 		evergreen_dma_copy_tile(rctx, dst, dst_level, dst_x, dst_y, dst_z,
4052 					src, src_level, src_x, src_y, src_box->z,
4053 					copy_height, dst_pitch, bpp);
4054 	}
4055 	return;
4056 
4057 fallback:
4058 	r600_resource_copy_region(ctx, dst, dst_level, dstx, dsty, dstz,
4059 				  src, src_level, src_box);
4060 }
4061 
evergreen_set_tess_state(struct pipe_context * ctx,const float default_outer_level[4],const float default_inner_level[2])4062 static void evergreen_set_tess_state(struct pipe_context *ctx,
4063 				     const float default_outer_level[4],
4064 				     const float default_inner_level[2])
4065 {
4066 	struct r600_context *rctx = (struct r600_context *)ctx;
4067 
4068 	memcpy(rctx->tess_state, default_outer_level, sizeof(float) * 4);
4069 	memcpy(rctx->tess_state+4, default_inner_level, sizeof(float) * 2);
4070 	rctx->driver_consts[PIPE_SHADER_TESS_CTRL].tcs_default_levels_dirty = true;
4071 }
4072 
evergreen_set_patch_vertices(struct pipe_context * ctx,uint8_t patch_vertices)4073 static void evergreen_set_patch_vertices(struct pipe_context *ctx, uint8_t patch_vertices)
4074 {
4075 	struct r600_context *rctx = (struct r600_context *)ctx;
4076 
4077 	rctx->patch_vertices = patch_vertices;
4078 }
4079 
evergreen_setup_immed_buffer(struct r600_context * rctx,struct r600_image_view * rview,enum pipe_format pformat)4080 static void evergreen_setup_immed_buffer(struct r600_context *rctx,
4081 					 struct r600_image_view *rview,
4082 					 enum pipe_format pformat)
4083 {
4084 	struct r600_screen *rscreen = (struct r600_screen *)rctx->b.b.screen;
4085 	uint32_t immed_size = rscreen->b.info.max_se * 256 * 64 * util_format_get_blocksize(pformat);
4086 	struct eg_buf_res_params buf_params;
4087 	bool skip_reloc = false;
4088 	struct r600_resource *resource = (struct r600_resource *)rview->base.resource;
4089 	if (!resource->immed_buffer) {
4090 		eg_resource_alloc_immed(&rscreen->b, resource, immed_size);
4091 	}
4092 
4093 	memset(&buf_params, 0, sizeof(buf_params));
4094 	buf_params.pipe_format = pformat;
4095 	buf_params.size = resource->immed_buffer->b.b.width0;
4096 	buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4097 	buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4098 	buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4099 	buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4100 	buf_params.uncached = 1;
4101 	evergreen_fill_buffer_resource_words(rctx, &resource->immed_buffer->b.b,
4102 					     &buf_params, &skip_reloc,
4103 					     rview->immed_resource_words);
4104 }
4105 
evergreen_set_hw_atomic_buffers(struct pipe_context * ctx,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers)4106 static void evergreen_set_hw_atomic_buffers(struct pipe_context *ctx,
4107 					    unsigned start_slot,
4108 					    unsigned count,
4109 					    const struct pipe_shader_buffer *buffers)
4110 {
4111 	struct r600_context *rctx = (struct r600_context *)ctx;
4112 	struct r600_atomic_buffer_state *astate;
4113 	unsigned i, idx;
4114 
4115 	astate = &rctx->atomic_buffer_state;
4116 
4117 	/* we'd probably like to expand this to 8 later so put the logic in */
4118 	for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4119 		const struct pipe_shader_buffer *buf;
4120 		struct pipe_shader_buffer *abuf;
4121 
4122 		abuf = &astate->buffer[i];
4123 
4124 		if (!buffers || !buffers[idx].buffer) {
4125 			pipe_resource_reference(&abuf->buffer, NULL);
4126 			continue;
4127 		}
4128 		buf = &buffers[idx];
4129 
4130 		pipe_resource_reference(&abuf->buffer, buf->buffer);
4131 		abuf->buffer_offset = buf->buffer_offset;
4132 		abuf->buffer_size = buf->buffer_size;
4133 	}
4134 }
4135 
evergreen_set_shader_buffers(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers,unsigned writable_bitmask)4136 static void evergreen_set_shader_buffers(struct pipe_context *ctx,
4137 					 enum pipe_shader_type shader, unsigned start_slot,
4138 					 unsigned count,
4139 					 const struct pipe_shader_buffer *buffers,
4140 					 unsigned writable_bitmask)
4141 {
4142 	struct r600_context *rctx = (struct r600_context *)ctx;
4143 	struct r600_image_state *istate = NULL;
4144 	struct r600_image_view *rview;
4145 	struct r600_tex_color_info color;
4146 	struct eg_buf_res_params buf_params;
4147 	struct r600_resource *resource;
4148 	unsigned i, idx;
4149 	unsigned old_mask;
4150 
4151 	if ((shader != PIPE_SHADER_FRAGMENT &&
4152         shader != PIPE_SHADER_COMPUTE) || count == 0)
4153 		return;
4154 
4155 	if (shader == PIPE_SHADER_FRAGMENT)
4156 		istate = &rctx->fragment_buffers;
4157 	else if (shader == PIPE_SHADER_COMPUTE)
4158 		istate = &rctx->compute_buffers;
4159 
4160 	old_mask = istate->enabled_mask;
4161 	for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4162 		const struct pipe_shader_buffer *buf;
4163 		unsigned res_type;
4164 
4165 		rview = &istate->views[i];
4166 
4167 		if (!buffers || !buffers[idx].buffer) {
4168 			pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4169 			istate->enabled_mask &= ~(1 << i);
4170 			continue;
4171 		}
4172 
4173 		buf = &buffers[idx];
4174 		pipe_resource_reference((struct pipe_resource **)&rview->base.resource, buf->buffer);
4175 
4176 		resource = (struct r600_resource *)rview->base.resource;
4177 
4178 		evergreen_setup_immed_buffer(rctx, rview, PIPE_FORMAT_R32_UINT);
4179 
4180 		color.offset = 0;
4181 		color.view = 0;
4182 		evergreen_set_color_surface_buffer(rctx, resource,
4183 						   PIPE_FORMAT_R32_UINT,
4184 						   buf->buffer_offset,
4185 						   buf->buffer_offset + buf->buffer_size,
4186 						   &color);
4187 
4188 		res_type = V_028C70_BUFFER;
4189 
4190 		rview->cb_color_base = color.offset;
4191 		rview->cb_color_dim = color.dim;
4192 		rview->cb_color_info = color.info |
4193 			S_028C70_RAT(1) |
4194 			S_028C70_RESOURCE_TYPE(res_type);
4195 		rview->cb_color_pitch = color.pitch;
4196 		rview->cb_color_slice = color.slice;
4197 		rview->cb_color_view = color.view;
4198 		rview->cb_color_attrib = color.attrib;
4199 		rview->cb_color_fmask = color.fmask;
4200 		rview->cb_color_fmask_slice = color.fmask_slice;
4201 
4202 		memset(&buf_params, 0, sizeof(buf_params));
4203 		buf_params.pipe_format = PIPE_FORMAT_R32_UINT;
4204 		buf_params.offset = buf->buffer_offset;
4205 		buf_params.size = buf->buffer_size;
4206 		buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4207 		buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4208 		buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4209 		buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4210 		buf_params.force_swizzle = true;
4211 		buf_params.uncached = 1;
4212 		buf_params.size_in_bytes = true;
4213 		evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4214 						     &buf_params,
4215 						     &rview->skip_mip_address_reloc,
4216 						     rview->resource_words);
4217 
4218 		istate->enabled_mask |= (1 << i);
4219 	}
4220 
4221 	istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4222 
4223 	if (old_mask != istate->enabled_mask)
4224 		r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4225 
4226 	/* construct the target mask */
4227 	if (rctx->cb_misc_state.buffer_rat_enabled_mask != istate->enabled_mask) {
4228 		rctx->cb_misc_state.buffer_rat_enabled_mask = istate->enabled_mask;
4229 		r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4230 	}
4231 
4232 	if (shader == PIPE_SHADER_FRAGMENT)
4233 		r600_mark_atom_dirty(rctx, &istate->atom);
4234 }
4235 
evergreen_set_shader_images(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,unsigned unbind_num_trailing_slots,const struct pipe_image_view * images)4236 static void evergreen_set_shader_images(struct pipe_context *ctx,
4237 					enum pipe_shader_type shader, unsigned start_slot,
4238 					unsigned count, unsigned unbind_num_trailing_slots,
4239 					const struct pipe_image_view *images)
4240 {
4241 	struct r600_context *rctx = (struct r600_context *)ctx;
4242 	unsigned i;
4243 	struct r600_image_view *rview;
4244 	struct pipe_resource *image;
4245 	struct r600_resource *resource;
4246 	struct r600_tex_color_info color;
4247 	struct eg_buf_res_params buf_params;
4248 	struct eg_tex_res_params tex_params;
4249 	unsigned old_mask;
4250 	struct r600_image_state *istate = NULL;
4251 	int idx;
4252 	if (shader != PIPE_SHADER_FRAGMENT && shader != PIPE_SHADER_COMPUTE)
4253 		return;
4254 	if (!count && !unbind_num_trailing_slots)
4255 		return;
4256 
4257 	if (shader == PIPE_SHADER_FRAGMENT)
4258 		istate = &rctx->fragment_images;
4259 	else if (shader == PIPE_SHADER_COMPUTE)
4260 		istate = &rctx->compute_images;
4261 
4262 	assert (shader == PIPE_SHADER_FRAGMENT || shader == PIPE_SHADER_COMPUTE);
4263 
4264 	old_mask = istate->enabled_mask;
4265 	for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4266 		unsigned res_type;
4267 		const struct pipe_image_view *iview;
4268 		rview = &istate->views[i];
4269 
4270 		if (!images || !images[idx].resource) {
4271 			pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4272 			istate->enabled_mask &= ~(1 << i);
4273 			istate->compressed_colortex_mask &= ~(1 << i);
4274 			istate->compressed_depthtex_mask &= ~(1 << i);
4275 			continue;
4276 		}
4277 
4278 		iview = &images[idx];
4279 		image = iview->resource;
4280 		resource = (struct r600_resource *)image;
4281 
4282 		r600_context_add_resource_size(ctx, image);
4283 
4284 		struct pipe_resource *const pipe_saved = rview->base.resource;
4285 		rview->base = *iview;
4286 		rview->base.resource = pipe_saved;
4287 		pipe_resource_reference((struct pipe_resource **)&rview->base.resource, image);
4288 
4289 		evergreen_setup_immed_buffer(rctx, rview, iview->format);
4290 
4291 		bool is_buffer = image->target == PIPE_BUFFER;
4292 		struct r600_texture *rtex = (struct r600_texture *)image;
4293 		if (!is_buffer && rtex->db_compatible)
4294 			istate->compressed_depthtex_mask |= 1 << i;
4295 		else
4296 			istate->compressed_depthtex_mask &= ~(1 << i);
4297 
4298 		if (!is_buffer && rtex->cmask.size)
4299 			istate->compressed_colortex_mask |= 1 << i;
4300 		else
4301 			istate->compressed_colortex_mask &= ~(1 << i);
4302 		if (!is_buffer) {
4303 
4304 			evergreen_set_color_surface_common(rctx, rtex,
4305 							   iview->u.tex.level,
4306 							   iview->u.tex.first_layer,
4307 							   iview->u.tex.last_layer,
4308 							   iview->format,
4309 							   &color);
4310 			color.dim = S_028C78_WIDTH_MAX(u_minify(image->width0, iview->u.tex.level) - 1) |
4311 			  S_028C78_HEIGHT_MAX(u_minify(image->height0, iview->u.tex.level) - 1);
4312 		} else {
4313 			color.offset = 0;
4314 			color.view = 0;
4315 			evergreen_set_color_surface_buffer(rctx, resource,
4316 							   iview->format,
4317 							   iview->u.buf.offset,
4318 							   iview->u.buf.size,
4319 							   &color);
4320 		}
4321 
4322 		switch (image->target) {
4323 		case PIPE_BUFFER:
4324 			res_type = V_028C70_BUFFER;
4325 			break;
4326 		case PIPE_TEXTURE_1D:
4327 			res_type = V_028C70_TEXTURE1D;
4328 			break;
4329 		case PIPE_TEXTURE_1D_ARRAY:
4330 			res_type = V_028C70_TEXTURE1DARRAY;
4331 			break;
4332 		case PIPE_TEXTURE_2D:
4333 		case PIPE_TEXTURE_RECT:
4334 			res_type = V_028C70_TEXTURE2D;
4335 			break;
4336 		case PIPE_TEXTURE_3D:
4337 			res_type = V_028C70_TEXTURE3D;
4338 			break;
4339 		case PIPE_TEXTURE_2D_ARRAY:
4340 		case PIPE_TEXTURE_CUBE:
4341 		case PIPE_TEXTURE_CUBE_ARRAY:
4342 			res_type = V_028C70_TEXTURE2DARRAY;
4343 			break;
4344 		default:
4345 			assert(0);
4346 			res_type = 0;
4347 			break;
4348 		}
4349 
4350 		rview->cb_color_base = color.offset;
4351 		rview->cb_color_dim = color.dim;
4352 		rview->cb_color_info = color.info |
4353 			S_028C70_RAT(1) |
4354 			S_028C70_RESOURCE_TYPE(res_type);
4355 		rview->cb_color_pitch = color.pitch;
4356 		rview->cb_color_slice = color.slice;
4357 		rview->cb_color_view = color.view;
4358 		rview->cb_color_attrib = color.attrib;
4359 		rview->cb_color_fmask = color.fmask;
4360 		rview->cb_color_fmask_slice = color.fmask_slice;
4361 
4362 		if (image->target != PIPE_BUFFER) {
4363 			memset(&tex_params, 0, sizeof(tex_params));
4364 			tex_params.pipe_format = iview->format;
4365 			tex_params.force_level = 0;
4366 			tex_params.width0 = image->width0;
4367 			tex_params.height0 = image->height0;
4368 			tex_params.first_level = iview->u.tex.level;
4369 			tex_params.last_level = iview->u.tex.level;
4370 			tex_params.first_layer = iview->u.tex.first_layer;
4371 			tex_params.last_layer = iview->u.tex.last_layer;
4372 			tex_params.target = image->target;
4373 			tex_params.swizzle[0] = PIPE_SWIZZLE_X;
4374 			tex_params.swizzle[1] = PIPE_SWIZZLE_Y;
4375 			tex_params.swizzle[2] = PIPE_SWIZZLE_Z;
4376 			tex_params.swizzle[3] = PIPE_SWIZZLE_W;
4377 			evergreen_fill_tex_resource_words(rctx, &resource->b.b, &tex_params,
4378 							  &rview->skip_mip_address_reloc,
4379 							  rview->resource_words);
4380 
4381 		} else {
4382 			memset(&buf_params, 0, sizeof(buf_params));
4383 			buf_params.pipe_format = iview->format;
4384 			buf_params.size = iview->u.buf.size;
4385 			buf_params.offset = iview->u.buf.offset;
4386 			buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4387 			buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4388 			buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4389 			buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4390 			evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4391 							     &buf_params,
4392 							     &rview->skip_mip_address_reloc,
4393 							     rview->resource_words);
4394 		}
4395 		istate->enabled_mask |= (1 << i);
4396 	}
4397 
4398 	for (i = start_slot + count, idx = 0;
4399 	     i < start_slot + count + unbind_num_trailing_slots; i++, idx++) {
4400 		rview = &istate->views[i];
4401 
4402 		pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4403 		istate->enabled_mask &= ~(1 << i);
4404 		istate->compressed_colortex_mask &= ~(1 << i);
4405 		istate->compressed_depthtex_mask &= ~(1 << i);
4406 	}
4407 
4408 	istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4409 	istate->dirty_buffer_constants = true;
4410 	rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE | R600_CONTEXT_FLUSH_AND_INV;
4411 	rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_CB |
4412 		R600_CONTEXT_FLUSH_AND_INV_CB_META;
4413 
4414 	if (old_mask != istate->enabled_mask)
4415 		r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4416 
4417 	if (rctx->cb_misc_state.image_rat_enabled_mask != istate->enabled_mask) {
4418 		rctx->cb_misc_state.image_rat_enabled_mask = istate->enabled_mask;
4419 		r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4420 	}
4421 
4422 	if (shader == PIPE_SHADER_FRAGMENT)
4423 		r600_mark_atom_dirty(rctx, &istate->atom);
4424 }
4425 
evergreen_get_pipe_constant_buffer(struct r600_context * rctx,enum pipe_shader_type shader,uint slot,struct pipe_constant_buffer * cbuf)4426 static void evergreen_get_pipe_constant_buffer(struct r600_context *rctx,
4427 					       enum pipe_shader_type shader, uint slot,
4428 					       struct pipe_constant_buffer *cbuf)
4429 {
4430 	struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
4431 	struct pipe_constant_buffer *cb;
4432 	cbuf->user_buffer = NULL;
4433 
4434 	cb = &state->cb[slot];
4435 
4436 	cbuf->buffer_size = cb->buffer_size;
4437 	pipe_resource_reference(&cbuf->buffer, cb->buffer);
4438 }
4439 
evergreen_get_shader_buffers(struct r600_context * rctx,enum pipe_shader_type shader,uint start_slot,uint count,struct pipe_shader_buffer * sbuf)4440 static void evergreen_get_shader_buffers(struct r600_context *rctx,
4441 					 enum pipe_shader_type shader,
4442 					 uint start_slot, uint count,
4443 					 struct pipe_shader_buffer *sbuf)
4444 {
4445 	assert(shader == PIPE_SHADER_COMPUTE);
4446 	int idx, i;
4447 	struct r600_image_state *istate = &rctx->compute_buffers;
4448 	struct r600_image_view *rview;
4449 
4450 	for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4451 
4452 		rview = &istate->views[i];
4453 
4454 		pipe_resource_reference(&sbuf[idx].buffer, rview->base.resource);
4455 		if (rview->base.resource) {
4456 			uint64_t rview_va = ((struct r600_resource *)rview->base.resource)->gpu_address;
4457 
4458 			uint64_t prog_va = rview->resource_words[0];
4459 
4460 			prog_va += ((uint64_t)G_030008_BASE_ADDRESS_HI(rview->resource_words[2])) << 32;
4461 			prog_va -= rview_va;
4462 
4463 			sbuf[idx].buffer_offset = prog_va & 0xffffffff;
4464 			sbuf[idx].buffer_size = rview->resource_words[1] + 1;;
4465 		} else {
4466 			sbuf[idx].buffer_offset = 0;
4467 			sbuf[idx].buffer_size = 0;
4468 		}
4469 	}
4470 }
4471 
evergreen_save_qbo_state(struct pipe_context * ctx,struct r600_qbo_state * st)4472 static void evergreen_save_qbo_state(struct pipe_context *ctx, struct r600_qbo_state *st)
4473 {
4474 	struct r600_context *rctx = (struct r600_context *)ctx;
4475 	st->saved_compute = rctx->cs_shader_state.shader;
4476 
4477 	/* save constant buffer 0 */
4478 	evergreen_get_pipe_constant_buffer(rctx, PIPE_SHADER_COMPUTE, 0, &st->saved_const0);
4479 	/* save ssbo 0 */
4480 	evergreen_get_shader_buffers(rctx, PIPE_SHADER_COMPUTE, 0, 3, st->saved_ssbo);
4481 }
4482 
4483 
evergreen_init_state_functions(struct r600_context * rctx)4484 void evergreen_init_state_functions(struct r600_context *rctx)
4485 {
4486 	unsigned id = 1;
4487 	unsigned i;
4488 	/* !!!
4489 	 *  To avoid GPU lockup registers must be emitted in a specific order
4490 	 * (no kidding ...). The order below is important and have been
4491 	 * partially inferred from analyzing fglrx command stream.
4492 	 *
4493 	 * Don't reorder atom without carefully checking the effect (GPU lockup
4494 	 * or piglit regression).
4495 	 * !!!
4496 	 */
4497 	if (rctx->b.gfx_level == EVERGREEN) {
4498 		r600_init_atom(rctx, &rctx->config_state.atom, id++, evergreen_emit_config_state, 11);
4499 		rctx->config_state.dyn_gpr_enabled = true;
4500 	}
4501 	r600_init_atom(rctx, &rctx->framebuffer.atom, id++, evergreen_emit_framebuffer_state, 0);
4502 	r600_init_atom(rctx, &rctx->fragment_images.atom, id++, evergreen_emit_fragment_image_state, 0);
4503 	r600_init_atom(rctx, &rctx->compute_images.atom, id++, evergreen_emit_compute_image_state, 0);
4504 	r600_init_atom(rctx, &rctx->fragment_buffers.atom, id++, evergreen_emit_fragment_buffer_state, 0);
4505 	r600_init_atom(rctx, &rctx->compute_buffers.atom, id++, evergreen_emit_compute_buffer_state, 0);
4506 	/* shader const */
4507 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX].atom, id++, evergreen_emit_vs_constant_buffers, 0);
4508 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY].atom, id++, evergreen_emit_gs_constant_buffers, 0);
4509 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT].atom, id++, evergreen_emit_ps_constant_buffers, 0);
4510 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL].atom, id++, evergreen_emit_tcs_constant_buffers, 0);
4511 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL].atom, id++, evergreen_emit_tes_constant_buffers, 0);
4512 	r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE].atom, id++, evergreen_emit_cs_constant_buffers, 0);
4513 	/* shader program */
4514 	r600_init_atom(rctx, &rctx->cs_shader_state.atom, id++, evergreen_emit_cs_shader, 0);
4515 	/* sampler */
4516 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].states.atom, id++, evergreen_emit_vs_sampler_states, 0);
4517 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].states.atom, id++, evergreen_emit_gs_sampler_states, 0);
4518 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].states.atom, id++, evergreen_emit_tcs_sampler_states, 0);
4519 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].states.atom, id++, evergreen_emit_tes_sampler_states, 0);
4520 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].states.atom, id++, evergreen_emit_ps_sampler_states, 0);
4521 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].states.atom, id++, evergreen_emit_cs_sampler_states, 0);
4522 	/* resources */
4523 	r600_init_atom(rctx, &rctx->vertex_buffer_state.atom, id++, evergreen_fs_emit_vertex_buffers, 0);
4524 	r600_init_atom(rctx, &rctx->cs_vertex_buffer_state.atom, id++, evergreen_cs_emit_vertex_buffers, 0);
4525 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views.atom, id++, evergreen_emit_vs_sampler_views, 0);
4526 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views.atom, id++, evergreen_emit_gs_sampler_views, 0);
4527 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views.atom, id++, evergreen_emit_tcs_sampler_views, 0);
4528 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views.atom, id++, evergreen_emit_tes_sampler_views, 0);
4529 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views.atom, id++, evergreen_emit_ps_sampler_views, 0);
4530 	r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views.atom, id++, evergreen_emit_cs_sampler_views, 0);
4531 
4532 	r600_init_atom(rctx, &rctx->vgt_state.atom, id++, r600_emit_vgt_state, 10);
4533 
4534 	if (rctx->b.gfx_level == EVERGREEN) {
4535 		r600_init_atom(rctx, &rctx->sample_mask.atom, id++, evergreen_emit_sample_mask, 3);
4536 	} else {
4537 		r600_init_atom(rctx, &rctx->sample_mask.atom, id++, cayman_emit_sample_mask, 4);
4538 	}
4539 	rctx->sample_mask.sample_mask = ~0;
4540 
4541 	r600_init_atom(rctx, &rctx->alphatest_state.atom, id++, r600_emit_alphatest_state, 6);
4542 	r600_init_atom(rctx, &rctx->blend_color.atom, id++, r600_emit_blend_color, 6);
4543 	r600_init_atom(rctx, &rctx->blend_state.atom, id++, r600_emit_cso_state, 0);
4544 	r600_init_atom(rctx, &rctx->cb_misc_state.atom, id++, evergreen_emit_cb_misc_state, 4);
4545 	r600_init_atom(rctx, &rctx->clip_misc_state.atom, id++, r600_emit_clip_misc_state, 9);
4546 	r600_init_atom(rctx, &rctx->clip_state.atom, id++, evergreen_emit_clip_state, 26);
4547 	r600_init_atom(rctx, &rctx->db_misc_state.atom, id++, evergreen_emit_db_misc_state, 10);
4548 	r600_init_atom(rctx, &rctx->db_state.atom, id++, evergreen_emit_db_state, 14);
4549 	r600_init_atom(rctx, &rctx->dsa_state.atom, id++, r600_emit_cso_state, 0);
4550 	r600_init_atom(rctx, &rctx->poly_offset_state.atom, id++, evergreen_emit_polygon_offset, 9);
4551 	r600_init_atom(rctx, &rctx->rasterizer_state.atom, id++, r600_emit_cso_state, 0);
4552 	r600_add_atom(rctx, &rctx->b.scissors.atom, id++);
4553 	r600_add_atom(rctx, &rctx->b.viewports.atom, id++);
4554 	r600_init_atom(rctx, &rctx->stencil_ref.atom, id++, r600_emit_stencil_ref, 4);
4555 	r600_init_atom(rctx, &rctx->vertex_fetch_shader.atom, id++, evergreen_emit_vertex_fetch_shader, 5);
4556 	r600_add_atom(rctx, &rctx->b.render_cond_atom, id++);
4557 	r600_add_atom(rctx, &rctx->b.streamout.begin_atom, id++);
4558 	r600_add_atom(rctx, &rctx->b.streamout.enable_atom, id++);
4559 	for (i = 0; i < EG_NUM_HW_STAGES; i++)
4560 		r600_init_atom(rctx, &rctx->hw_shader_stages[i].atom, id++, r600_emit_shader, 0);
4561 	r600_init_atom(rctx, &rctx->shader_stages.atom, id++, evergreen_emit_shader_stages, 15);
4562 	r600_init_atom(rctx, &rctx->gs_rings.atom, id++, evergreen_emit_gs_rings, 26);
4563 
4564 	rctx->b.b.create_blend_state = evergreen_create_blend_state;
4565 	rctx->b.b.create_depth_stencil_alpha_state = evergreen_create_dsa_state;
4566 	rctx->b.b.create_rasterizer_state = evergreen_create_rs_state;
4567 	rctx->b.b.create_sampler_state = evergreen_create_sampler_state;
4568 	rctx->b.b.create_sampler_view = evergreen_create_sampler_view;
4569 	rctx->b.b.set_framebuffer_state = evergreen_set_framebuffer_state;
4570 	rctx->b.b.set_polygon_stipple = evergreen_set_polygon_stipple;
4571 	rctx->b.b.set_min_samples = evergreen_set_min_samples;
4572 	rctx->b.b.set_tess_state = evergreen_set_tess_state;
4573 	rctx->b.b.set_patch_vertices = evergreen_set_patch_vertices;
4574 	rctx->b.b.set_hw_atomic_buffers = evergreen_set_hw_atomic_buffers;
4575 	rctx->b.b.set_shader_images = evergreen_set_shader_images;
4576 	rctx->b.b.set_shader_buffers = evergreen_set_shader_buffers;
4577 	if (rctx->b.gfx_level == EVERGREEN)
4578                 rctx->b.b.get_sample_position = evergreen_get_sample_position;
4579         else
4580                 rctx->b.b.get_sample_position = cayman_get_sample_position;
4581 	rctx->b.dma_copy = evergreen_dma_copy;
4582 	rctx->b.save_qbo_state = evergreen_save_qbo_state;
4583 
4584 	evergreen_init_compute_state_functions(rctx);
4585 }
4586 
4587 /**
4588  * This calculates the LDS size for tessellation shaders (VS, TCS, TES).
4589  *
4590  * The information about LDS and other non-compile-time parameters is then
4591  * written to the const buffer.
4592 
4593  * const buffer contains -
4594  * uint32_t input_patch_size
4595  * uint32_t input_vertex_size
4596  * uint32_t num_tcs_input_cp
4597  * uint32_t num_tcs_output_cp;
4598  * uint32_t output_patch_size
4599  * uint32_t output_vertex_size
4600  * uint32_t output_patch0_offset
4601  * uint32_t perpatch_output_offset
4602  * and the same constbuf is bound to LS/HS/VS(ES).
4603  */
evergreen_setup_tess_constants(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned * num_patches)4604 void evergreen_setup_tess_constants(struct r600_context *rctx, const struct pipe_draw_info *info, unsigned *num_patches)
4605 {
4606 	struct pipe_constant_buffer constbuf = {0};
4607 	struct r600_pipe_shader_selector *tcs = rctx->tcs_shader ? rctx->tcs_shader : rctx->tes_shader;
4608 	struct r600_pipe_shader_selector *ls = rctx->vs_shader;
4609 	unsigned num_tcs_input_cp = rctx->patch_vertices;
4610 	unsigned num_tcs_outputs;
4611 	unsigned num_tcs_output_cp;
4612 	unsigned num_tcs_patch_outputs;
4613 	unsigned num_tcs_inputs;
4614 	unsigned input_vertex_size, output_vertex_size;
4615 	unsigned input_patch_size, pervertex_output_patch_size, output_patch_size;
4616 	unsigned output_patch0_offset, perpatch_output_offset, lds_size;
4617 	uint32_t values[8];
4618 	unsigned num_waves;
4619 	unsigned num_pipes = rctx->screen->b.info.r600_max_quad_pipes;
4620 	unsigned wave_divisor = (16 * num_pipes);
4621 
4622 	*num_patches = 1;
4623 
4624 	if (!rctx->tes_shader) {
4625 		rctx->lds_alloc = 0;
4626 		rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4627 					      R600_LDS_INFO_CONST_BUFFER, false, NULL);
4628 		rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4629 					      R600_LDS_INFO_CONST_BUFFER, false, NULL);
4630 		rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4631 					      R600_LDS_INFO_CONST_BUFFER, false, NULL);
4632 		return;
4633 	}
4634 
4635 	if (rctx->lds_alloc != 0 &&
4636 	    rctx->last_ls == ls &&
4637 	    rctx->last_num_tcs_input_cp == num_tcs_input_cp &&
4638 	    rctx->last_tcs == tcs)
4639 		return;
4640 
4641 	num_tcs_inputs = util_last_bit64(ls->lds_outputs_written_mask);
4642 
4643 	if (rctx->tcs_shader) {
4644 		num_tcs_outputs = util_last_bit64(tcs->lds_outputs_written_mask);
4645 		num_tcs_output_cp = tcs->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT];
4646 		num_tcs_patch_outputs = util_last_bit64(tcs->lds_patch_outputs_written_mask);
4647 	} else {
4648 		num_tcs_outputs = num_tcs_inputs;
4649 		num_tcs_output_cp = num_tcs_input_cp;
4650 		num_tcs_patch_outputs = 2; /* TESSINNER + TESSOUTER */
4651 	}
4652 
4653 	/* size in bytes */
4654 	input_vertex_size = num_tcs_inputs * 16;
4655 	output_vertex_size = num_tcs_outputs * 16;
4656 
4657 	input_patch_size = num_tcs_input_cp * input_vertex_size;
4658 
4659 	pervertex_output_patch_size = num_tcs_output_cp * output_vertex_size;
4660 	output_patch_size = pervertex_output_patch_size + num_tcs_patch_outputs * 16;
4661 
4662 	output_patch0_offset = rctx->tcs_shader ? input_patch_size * *num_patches : 0;
4663 	perpatch_output_offset = output_patch0_offset + pervertex_output_patch_size;
4664 
4665 	lds_size = output_patch0_offset + output_patch_size * *num_patches;
4666 
4667 	values[0] = input_patch_size;
4668 	values[1] = input_vertex_size;
4669 	values[2] = num_tcs_input_cp;
4670 	values[3] = num_tcs_output_cp;
4671 
4672 	values[4] = output_patch_size;
4673 	values[5] = output_vertex_size;
4674 	values[6] = output_patch0_offset;
4675 	values[7] = perpatch_output_offset;
4676 
4677 	/* docs say HS_NUM_WAVES - CEIL((LS_HS_CONFIG.NUM_PATCHES *
4678 	   LS_HS_CONFIG.HS_NUM_OUTPUT_CP) / (NUM_GOOD_PIPES * 16)) */
4679 	num_waves = ceilf((float)(*num_patches * num_tcs_output_cp) / (float)wave_divisor);
4680 
4681 	rctx->lds_alloc = (lds_size | (num_waves << 14));
4682 
4683 	rctx->last_ls = ls;
4684 	rctx->last_tcs = tcs;
4685 	rctx->last_num_tcs_input_cp = num_tcs_input_cp;
4686 
4687 	constbuf.user_buffer = values;
4688 	constbuf.buffer_size = 8 * 4;
4689 
4690 	rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4691 				      R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4692 	rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4693 				      R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4694 	rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4695 				      R600_LDS_INFO_CONST_BUFFER, true, &constbuf);
4696 }
4697 
evergreen_get_ls_hs_config(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned num_patches)4698 uint32_t evergreen_get_ls_hs_config(struct r600_context *rctx,
4699 				    const struct pipe_draw_info *info,
4700 				    unsigned num_patches)
4701 {
4702 	unsigned num_output_cp;
4703 
4704 	if (!rctx->tes_shader)
4705 		return 0;
4706 
4707 	num_output_cp = rctx->tcs_shader ?
4708 		rctx->tcs_shader->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT] :
4709 		rctx->patch_vertices;
4710 
4711 	return S_028B58_NUM_PATCHES(num_patches) |
4712 		S_028B58_HS_NUM_INPUT_CP(rctx->patch_vertices) |
4713 		S_028B58_HS_NUM_OUTPUT_CP(num_output_cp);
4714 }
4715 
evergreen_set_ls_hs_config(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t ls_hs_config)4716 void evergreen_set_ls_hs_config(struct r600_context *rctx,
4717 				struct radeon_cmdbuf *cs,
4718 				uint32_t ls_hs_config)
4719 {
4720 	radeon_set_context_reg(cs, R_028B58_VGT_LS_HS_CONFIG, ls_hs_config);
4721 }
4722 
evergreen_set_lds_alloc(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t lds_alloc)4723 void evergreen_set_lds_alloc(struct r600_context *rctx,
4724 			     struct radeon_cmdbuf *cs,
4725 			     uint32_t lds_alloc)
4726 {
4727 	radeon_set_context_reg(cs, R_0288E8_SQ_LDS_ALLOC, lds_alloc);
4728 }
4729 
4730 /* on evergreen if you are running tessellation you need to disable dynamic
4731    GPRs to workaround a hardware bug.*/
evergreen_adjust_gprs(struct r600_context * rctx)4732 bool evergreen_adjust_gprs(struct r600_context *rctx)
4733 {
4734 	unsigned num_gprs[EG_NUM_HW_STAGES];
4735 	unsigned def_gprs[EG_NUM_HW_STAGES];
4736 	unsigned cur_gprs[EG_NUM_HW_STAGES];
4737 	unsigned new_gprs[EG_NUM_HW_STAGES];
4738 	unsigned def_num_clause_temp_gprs = rctx->r6xx_num_clause_temp_gprs;
4739 	unsigned max_gprs;
4740 	unsigned i;
4741 	unsigned total_gprs;
4742 	unsigned tmp[3];
4743 	bool rework = false, set_default = false, set_dirty = false;
4744 	max_gprs = 0;
4745 	for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4746 		def_gprs[i] = rctx->default_gprs[i];
4747 		max_gprs += def_gprs[i];
4748 	}
4749 	max_gprs += def_num_clause_temp_gprs * 2;
4750 
4751 	/* if we have no TESS and dyn gpr is enabled then do nothing. */
4752 	if (!rctx->hw_shader_stages[EG_HW_STAGE_HS].shader) {
4753 		if (rctx->config_state.dyn_gpr_enabled)
4754 			return true;
4755 
4756 		/* transition back to dyn gpr enabled state */
4757 		rctx->config_state.dyn_gpr_enabled = true;
4758 		r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4759 		rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4760 		return true;
4761 	}
4762 
4763 
4764 	/* gather required shader gprs */
4765 	for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4766 		if (rctx->hw_shader_stages[i].shader)
4767 			num_gprs[i] = rctx->hw_shader_stages[i].shader->shader.bc.ngpr;
4768 		else
4769 			num_gprs[i] = 0;
4770 	}
4771 
4772 	cur_gprs[R600_HW_STAGE_PS] = G_008C04_NUM_PS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4773 	cur_gprs[R600_HW_STAGE_VS] = G_008C04_NUM_VS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4774 	cur_gprs[R600_HW_STAGE_GS] = G_008C08_NUM_GS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4775 	cur_gprs[R600_HW_STAGE_ES] = G_008C08_NUM_ES_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4776 	cur_gprs[EG_HW_STAGE_LS] = G_008C0C_NUM_LS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4777 	cur_gprs[EG_HW_STAGE_HS] = G_008C0C_NUM_HS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4778 
4779 	total_gprs = 0;
4780 	for (i = 0; i < EG_NUM_HW_STAGES; i++)	{
4781 		new_gprs[i] = num_gprs[i];
4782 		total_gprs += num_gprs[i];
4783 	}
4784 
4785 	if (total_gprs > (max_gprs - (2 * def_num_clause_temp_gprs)))
4786 		return false;
4787 
4788 	for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4789 		if (new_gprs[i] > cur_gprs[i]) {
4790 			rework = true;
4791 			break;
4792 		}
4793 	}
4794 
4795 	if (rctx->config_state.dyn_gpr_enabled) {
4796 		set_dirty = true;
4797 		rctx->config_state.dyn_gpr_enabled = false;
4798 	}
4799 
4800 	if (rework) {
4801 		set_default = true;
4802 		for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4803 			if (new_gprs[i] > def_gprs[i])
4804 				set_default = false;
4805 		}
4806 
4807 		if (set_default) {
4808 			for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4809 				new_gprs[i] = def_gprs[i];
4810 			}
4811 		} else {
4812 			unsigned ps_value = max_gprs;
4813 
4814 			ps_value -= (def_num_clause_temp_gprs * 2);
4815 			for (i = R600_HW_STAGE_VS; i < EG_NUM_HW_STAGES; i++)
4816 				ps_value -= new_gprs[i];
4817 
4818 			new_gprs[R600_HW_STAGE_PS] = ps_value;
4819 		}
4820 
4821 		tmp[0] = S_008C04_NUM_PS_GPRS(new_gprs[R600_HW_STAGE_PS]) |
4822 			S_008C04_NUM_VS_GPRS(new_gprs[R600_HW_STAGE_VS]) |
4823 			S_008C04_NUM_CLAUSE_TEMP_GPRS(def_num_clause_temp_gprs);
4824 
4825 		tmp[1] = S_008C08_NUM_ES_GPRS(new_gprs[R600_HW_STAGE_ES]) |
4826 			S_008C08_NUM_GS_GPRS(new_gprs[R600_HW_STAGE_GS]);
4827 
4828 		tmp[2] = S_008C0C_NUM_HS_GPRS(new_gprs[EG_HW_STAGE_HS]) |
4829 			S_008C0C_NUM_LS_GPRS(new_gprs[EG_HW_STAGE_LS]);
4830 
4831 		if (rctx->config_state.sq_gpr_resource_mgmt_1 != tmp[0] ||
4832 		    rctx->config_state.sq_gpr_resource_mgmt_2 != tmp[1] ||
4833 		    rctx->config_state.sq_gpr_resource_mgmt_3 != tmp[2]) {
4834 			rctx->config_state.sq_gpr_resource_mgmt_1 = tmp[0];
4835 			rctx->config_state.sq_gpr_resource_mgmt_2 = tmp[1];
4836 			rctx->config_state.sq_gpr_resource_mgmt_3 = tmp[2];
4837 			set_dirty = true;
4838 		}
4839 	}
4840 
4841 
4842 	if (set_dirty) {
4843 		r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4844 		rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4845 	}
4846 	return true;
4847 }
4848 
4849 #define AC_ENCODE_TRACE_POINT(id)       (0xcafe0000 | ((id) & 0xffff))
4850 
eg_trace_emit(struct r600_context * rctx)4851 void eg_trace_emit(struct r600_context *rctx)
4852 {
4853 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4854 	unsigned reloc;
4855 
4856 	if (rctx->b.gfx_level < EVERGREEN)
4857 		return;
4858 
4859 	/* This must be done after r600_need_cs_space. */
4860 	reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4861 					  (struct r600_resource*)rctx->trace_buf, RADEON_USAGE_WRITE |
4862 					  RADEON_PRIO_CP_DMA);
4863 
4864 	rctx->trace_id++;
4865 	radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rctx->trace_buf,
4866 			      RADEON_USAGE_READWRITE | RADEON_PRIO_FENCE_TRACE);
4867 	radeon_emit(cs, PKT3(PKT3_MEM_WRITE, 3, 0));
4868 	radeon_emit(cs, rctx->trace_buf->gpu_address);
4869 	radeon_emit(cs, rctx->trace_buf->gpu_address >> 32 | MEM_WRITE_32_BITS | MEM_WRITE_CONFIRM);
4870 	radeon_emit(cs, rctx->trace_id);
4871 	radeon_emit(cs, 0);
4872 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4873 	radeon_emit(cs, reloc);
4874 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4875 	radeon_emit(cs, AC_ENCODE_TRACE_POINT(rctx->trace_id));
4876 }
4877 
evergreen_emit_set_append_cnt(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4878 static void evergreen_emit_set_append_cnt(struct r600_context *rctx,
4879 					  struct r600_shader_atomic *atomic,
4880 					  struct r600_resource *resource,
4881 					  uint32_t pkt_flags)
4882 {
4883 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4884 	unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4885 						   resource,
4886 						   RADEON_USAGE_READ |
4887 						   RADEON_PRIO_SHADER_RW_BUFFER);
4888 	uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4889 	uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4890 
4891 	uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4 - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
4892 
4893 	radeon_emit(cs, PKT3(PKT3_SET_APPEND_CNT, 2, 0) | pkt_flags);
4894 	radeon_emit(cs, (reg_val << 16) | 0x3);
4895 	radeon_emit(cs, dst_offset & 0xfffffffc);
4896 	radeon_emit(cs, (dst_offset >> 32) & 0xff);
4897 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4898 	radeon_emit(cs, reloc);
4899 }
4900 
evergreen_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4901 static void evergreen_emit_event_write_eos(struct r600_context *rctx,
4902 					   struct r600_shader_atomic *atomic,
4903 					   struct r600_resource *resource,
4904 					   uint32_t pkt_flags)
4905 {
4906 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4907 	uint32_t event = EVENT_TYPE_PS_DONE;
4908 	uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4909 	uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4910 						   resource,
4911 						   RADEON_USAGE_WRITE |
4912 						   RADEON_PRIO_SHADER_RW_BUFFER);
4913 	uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4914 	uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4) >> 2;
4915 
4916 	if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4917 		event = EVENT_TYPE_CS_DONE;
4918 
4919 	radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4920 	radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4921 	radeon_emit(cs, (dst_offset) & 0xffffffff);
4922 	radeon_emit(cs, (0 << 29) | ((dst_offset >> 32) & 0xff));
4923 	radeon_emit(cs, reg_val);
4924 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4925 	radeon_emit(cs, reloc);
4926 }
4927 
cayman_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4928 static void cayman_emit_event_write_eos(struct r600_context *rctx,
4929 					struct r600_shader_atomic *atomic,
4930 					struct r600_resource *resource,
4931 					uint32_t pkt_flags)
4932 {
4933 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4934 	uint32_t event = EVENT_TYPE_PS_DONE;
4935 	uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4936 						   resource,
4937 						   RADEON_USAGE_WRITE |
4938 						   RADEON_PRIO_SHADER_RW_BUFFER);
4939 	uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4940 
4941 	if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4942 		event = EVENT_TYPE_CS_DONE;
4943 
4944 	radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4945 	radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4946 	radeon_emit(cs, (dst_offset) & 0xffffffff);
4947 	radeon_emit(cs, (1 << 29) | ((dst_offset >> 32) & 0xff));
4948 	radeon_emit(cs, (atomic->hw_idx) | (1 << 16));
4949 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4950 	radeon_emit(cs, reloc);
4951 }
4952 
4953 /* writes count from a buffer into GDS */
cayman_write_count_to_gds(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4954 static void cayman_write_count_to_gds(struct r600_context *rctx,
4955 				      struct r600_shader_atomic *atomic,
4956 				      struct r600_resource *resource,
4957 				      uint32_t pkt_flags)
4958 {
4959 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4960 	unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4961 						   resource,
4962 						   RADEON_USAGE_READ |
4963 						   RADEON_PRIO_SHADER_RW_BUFFER);
4964 	uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4965 
4966 	radeon_emit(cs, PKT3(PKT3_CP_DMA, 4, 0) | pkt_flags);
4967 	radeon_emit(cs, dst_offset & 0xffffffff);
4968 	radeon_emit(cs, PKT3_CP_DMA_CP_SYNC | PKT3_CP_DMA_DST_SEL(1) | ((dst_offset >> 32) & 0xff));// GDS
4969 	radeon_emit(cs, atomic->hw_idx * 4);
4970 	radeon_emit(cs, 0);
4971 	radeon_emit(cs, PKT3_CP_DMA_CMD_DAS | 4);
4972 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4973 	radeon_emit(cs, reloc);
4974 }
4975 
evergreen_emit_atomic_buffer_setup_count(struct r600_context * rctx,struct r600_pipe_shader * cs_shader,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)4976 void evergreen_emit_atomic_buffer_setup_count(struct r600_context *rctx,
4977 					      struct r600_pipe_shader *cs_shader,
4978 					      struct r600_shader_atomic *combined_atomics,
4979 					      uint8_t *atomic_used_mask_p)
4980 {
4981 	uint8_t atomic_used_mask = 0;
4982 	int i, j, k;
4983 	bool is_compute = cs_shader ? true : false;
4984 
4985 	for (i = 0; i < (is_compute ? 1 : EG_NUM_HW_STAGES); i++) {
4986 		uint8_t num_atomic_stage;
4987 		struct r600_pipe_shader *pshader;
4988 
4989 		if (is_compute)
4990 			pshader = cs_shader;
4991 		else
4992 			pshader = rctx->hw_shader_stages[i].shader;
4993 		if (!pshader)
4994 			continue;
4995 
4996 		num_atomic_stage = pshader->shader.nhwatomic_ranges;
4997 		if (!num_atomic_stage)
4998 			continue;
4999 
5000 		for (j = 0; j < num_atomic_stage; j++) {
5001 			struct r600_shader_atomic *atomic = &pshader->shader.atomics[j];
5002 			int natomics = atomic->end - atomic->start + 1;
5003 
5004 			for (k = 0; k < natomics; k++) {
5005 				/* seen this in a previous stage */
5006 				if (atomic_used_mask & (1u << (atomic->hw_idx + k)))
5007 					continue;
5008 
5009 				combined_atomics[atomic->hw_idx + k].hw_idx = atomic->hw_idx + k;
5010 				combined_atomics[atomic->hw_idx + k].buffer_id = atomic->buffer_id;
5011 				combined_atomics[atomic->hw_idx + k].start = atomic->start + k;
5012 				combined_atomics[atomic->hw_idx + k].end = combined_atomics[atomic->hw_idx + k].start + 1;
5013 				atomic_used_mask |= (1u << (atomic->hw_idx + k));
5014 			}
5015 		}
5016 	}
5017 	*atomic_used_mask_p = atomic_used_mask;
5018 }
5019 
evergreen_emit_atomic_buffer_setup(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t atomic_used_mask)5020 void evergreen_emit_atomic_buffer_setup(struct r600_context *rctx,
5021 					bool is_compute,
5022 					struct r600_shader_atomic *combined_atomics,
5023 					uint8_t atomic_used_mask)
5024 {
5025 	struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5026 	unsigned pkt_flags = 0;
5027 	uint32_t mask;
5028 
5029 	if (is_compute)
5030 		pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5031 
5032 	mask = atomic_used_mask;
5033 	if (!mask)
5034 		return;
5035 
5036 	while (mask) {
5037 		unsigned atomic_index = u_bit_scan(&mask);
5038 		struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5039 		struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5040 		assert(resource);
5041 
5042 		if (rctx->b.gfx_level == CAYMAN)
5043 			cayman_write_count_to_gds(rctx, atomic, resource, pkt_flags);
5044 		else
5045 			evergreen_emit_set_append_cnt(rctx, atomic, resource, pkt_flags);
5046 	}
5047 }
5048 
evergreen_emit_atomic_buffer_save(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)5049 void evergreen_emit_atomic_buffer_save(struct r600_context *rctx,
5050 				       bool is_compute,
5051 				       struct r600_shader_atomic *combined_atomics,
5052 				       uint8_t *atomic_used_mask_p)
5053 {
5054 	struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
5055 	struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5056 	uint32_t pkt_flags = 0;
5057 	uint32_t event = EVENT_TYPE_PS_DONE;
5058 	uint32_t mask;
5059 	uint64_t dst_offset;
5060 	unsigned reloc;
5061 
5062 	if (is_compute)
5063 		pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5064 
5065 	mask = *atomic_used_mask_p;
5066 	if (!mask)
5067 		return;
5068 
5069 	while (mask) {
5070 		unsigned atomic_index = u_bit_scan(&mask);
5071 		struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5072 		struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5073 		assert(resource);
5074 
5075 		if (rctx->b.gfx_level == CAYMAN)
5076 			cayman_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5077 		else
5078 			evergreen_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5079 	}
5080 
5081 	if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
5082 		event = EVENT_TYPE_CS_DONE;
5083 
5084 	++rctx->append_fence_id;
5085 	reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
5086 					  r600_resource(rctx->append_fence),
5087 					  RADEON_USAGE_READWRITE |
5088 					  RADEON_PRIO_SHADER_RW_BUFFER);
5089 	dst_offset = r600_resource(rctx->append_fence)->gpu_address;
5090 	radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
5091 	radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
5092 	radeon_emit(cs, dst_offset & 0xffffffff);
5093 	radeon_emit(cs, (2 << 29) | ((dst_offset >> 32) & 0xff));
5094 	radeon_emit(cs, rctx->append_fence_id);
5095 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5096 	radeon_emit(cs, reloc);
5097 
5098 	radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, 0) | pkt_flags);
5099 	radeon_emit(cs, WAIT_REG_MEM_GEQUAL | WAIT_REG_MEM_MEMORY | (1 << 8));
5100 	radeon_emit(cs, dst_offset & 0xffffffff);
5101 	radeon_emit(cs, ((dst_offset >> 32) & 0xff));
5102 	radeon_emit(cs, rctx->append_fence_id);
5103 	radeon_emit(cs, 0xffffffff);
5104 	radeon_emit(cs, 0xa);
5105 	radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5106 	radeon_emit(cs, reloc);
5107 }
5108