| /external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AMDGPU/ |
| D | rename-independent-subregs.mir | 9 # can be moved to a new virtual register. The third def of sub1 however is used 13 # CHECK: S_NOP 0, implicit-def undef %2.sub1 14 # CHECK: S_NOP 0, implicit %2.sub1 15 # CHECK: S_NOP 0, implicit-def undef %1.sub1 16 # CHECK: S_NOP 0, implicit %1.sub1 17 # CHECK: S_NOP 0, implicit-def %0.sub1 25 S_NOP 0, implicit-def %0.sub1 26 S_NOP 0, implicit %0.sub1 27 S_NOP 0, implicit-def %0.sub1 28 S_NOP 0, implicit %0.sub1 [all …]
|
| D | detect-dead-lanes.mir | 9 # CHECK: %3:sreg_128 = REG_SEQUENCE %0, %subreg.sub0, %1, %subreg.sub1, undef %2, %subreg.sub3 11 # CHECK: S_NOP 0, implicit %3.sub1 16 # CHECK: S_NOP 0, implicit %4.sub1 31 %3 = REG_SEQUENCE %0, %subreg.sub0, %1, %subreg.sub1, %2, %subreg.sub3 33 S_NOP 0, implicit %3.sub1 38 S_NOP 0, implicit %4.sub1 49 # CHECK: S_NOP 0, implicit undef %1.sub1 53 # CHECK: S_NOP 0, implicit undef %2.sub1 58 # CHECK: S_NOP 0, implicit undef %4.sub1 64 # CHECK: %7:sreg_32_xm0 = EXTRACT_SUBREG %5, %subreg.sub1 [all …]
|
| D | rename-independent-subregs-mac-operands.mir | 54 %13.sub1 = COPY %8 62 %14 = COPY %1.sub1 65 %15.sub1 = COPY killed %14 76 # GCN: undef %8.sub1:vreg_128 = V_MAC_F32_e32 undef %2:vgpr_32, undef %1:vgpr_32, undef %8.sub1, im… 82 # GCN: %8.sub1:vreg_128 = V_ADD_F32_e32 %8.sub1, %8.sub1, implicit $exec 86 # GCN: BUFFER_STORE_DWORD_OFFEN %8.sub1, %0, 113 undef %6.sub1 = V_MAC_F32_e32 undef %2, undef %1, undef %6.sub1, implicit $exec 124 %6.sub1 = V_ADD_F32_e32 %6.sub1, %6.sub1, implicit $exec 130 … BUFFER_STORE_DWORD_OFFEN %6.sub1, %0, $sgpr0_sgpr1_sgpr2_sgpr3, $sgpr4, 4, 0, 0, 0, implicit $exec 141 # GCN-NEXT: dead undef %3.sub1:vreg_128 = COPY %2.sub0 [all …]
|
| D | spill-empty-live-interval.mir | 10 # CHECK: undef %7.sub1:vreg_64 = V_MAC_F32_e32 0, undef %1:vgpr_32, undef %7.sub1, implicit $exec 12 # CHECK-NEXT: undef %5.sub1:vreg_64 = V_MOV_B32_e32 1786773504, implicit $exec 13 # CHECK-NEXT: dead %2:vgpr_32 = V_MUL_F32_e32 0, %5.sub1, implicit $exec 15 # CHECK: S_NOP 0, implicit %6.sub1 17 # CHECK-NEXT: S_NOP 0, implicit %8.sub1 30 undef %0.sub1 = V_MAC_F32_e32 0, undef %1, undef %0.sub1, implicit $exec 31 undef %3.sub1 = V_MOV_B32_e32 1786773504, implicit $exec 32 dead %2 = V_MUL_F32_e32 0, %3.sub1, implicit $exec 35 S_NOP 0, implicit %3.sub1 36 S_NOP 0, implicit %0.sub1
|
| D | opt-sgpr-to-vgpr-copy.mir | 8 …GPR_PAIR:[0-9]+]]:sreg_64 = REG_SEQUENCE killed %[[LO]], %subreg.sub0, killed %[[HI]], %subreg.sub1 15 …GPR_PAIR:[0-9]+]]:sreg_64 = REG_SEQUENCE killed %[[LO]], %subreg.sub0, killed %[[HI]], %subreg.sub1 20 …:[0-9]+]]:vreg_64 = REG_SEQUENCE killed %{{[0-9]+}}, %subreg.sub0, killed %{{[0-9]+}}, %subreg.sub1 112 %10 = REG_SEQUENCE %2, %subreg.sub0, killed %9, %subreg.sub1 115 %12 = COPY %10.sub1 117 %14 = COPY %8.sub1 120 %17 = REG_SEQUENCE killed %15, %subreg.sub0, killed %16, %subreg.sub1 123 %20 = REG_SEQUENCE killed %19, %subreg.sub0, killed %18, %subreg.sub1 136 %27 = REG_SEQUENCE killed %26, %subreg.sub0, killed %25, %subreg.sub1 211 %11 = REG_SEQUENCE %2, %subreg.sub0, killed %10, %subreg.sub1 [all …]
|
| D | sched-crash-dbg-value.mir | 210 %12:sreg_32_xm0 = S_MUL_I32 %11, %10.sub1 212 %14:vgpr_32 = V_MUL_LO_I32 %1, %10.sub1, implicit $exec 224 %27.sub1:sreg_64_xexec = S_MOV_B32 0 227 %29.sub1:sreg_64 = S_ADDC_U32 %5.sub1, %28.sub1, implicit-def dead $scc, implicit killed $scc 232 %33:sgpr_32 = S_ADDC_U32 %5.sub1, %31.sub1, implicit-def dead $scc, implicit killed $scc 236 undef %38.sub1:vreg_64 = V_ASHRREV_I32_e32 31, %37.sub0, implicit $exec 241 %40.sub1:vreg_64, dead %43:sreg_64_xexec = V_ADDC_U32_e64 %42, %39.sub1, %41, implicit $exec 243 undef %45.sub1:vreg_64 = IMPLICIT_DEF 244 %45.sub0:vreg_64 = COPY %37.sub1 248 %47.sub1:vreg_64, dead %50:sreg_64_xexec = V_ADDC_U32_e64 %49, %46.sub1, %48, implicit $exec [all …]
|
| D | flat-load-clustering.mir | 62 %11 = COPY %4.sub1 63 %12.sub1 = V_ADDC_U32_e32 %11, %2, implicit-def dead $vcc, implicit killed $vcc, implicit $exec 66 %8 = COPY %3.sub1 67 %9.sub1 = V_ADDC_U32_e32 %8, %2, implicit-def dead $vcc, implicit killed $vcc, implicit $exec 69 …%13.sub1 = V_ADDC_U32_e32 %12.sub1, %2, implicit-def dead $vcc, implicit killed $vcc, implicit $ex… 72 …%10.sub1 = V_ADDC_U32_e32 %9.sub1, %2, implicit-def dead $vcc, implicit killed $vcc, implicit $exec
|
| D | subreg-split-live-in-error.mir | 28 # undef %0.sub0:vreg_64 = COPY %123:sreg_32 ; undef point for %0.sub1 58 %3.sub1:vreg_128 = COPY %3.sub0 69 %3.sub1:vreg_128 = COPY %3.sub0 87 undef %9.sub1:vreg_64 = V_MUL_F32_e32 0, %1, implicit $exec 90 %11.sub1:sreg_256 = COPY %11.sub0 106 %15.sub1:vreg_128 = COPY %15.sub0 118 %15.sub1:vreg_128 = COPY %15.sub0 125 %15.sub1:vreg_128 = COPY %15.sub0 158 …%25:vgpr_32 = V_MUL_F32_e64 0, target-flags(amdgpu-gotprel32-lo) 0, 0, %20.sub1, 0, 0, implicit $e… 213 …%52:vgpr_32 = V_MAD_F32 0, %3.sub1, 0, target-flags(amdgpu-gotprel32-lo) 0, 1, %3.sub0, 0, 0, impl… [all …]
|
| /external/tensorflow/tensorflow/python/kernel_tests/distributions/ |
| D | kullback_leibler_test.py | 101 class Sub1(normal.Normal): class 111 class Sub11(Sub1): 117 @kullback_leibler.RegisterKL(Sub1, Sub1) 119 return "sub1-1" 121 @kullback_leibler.RegisterKL(Sub1, Sub2) 123 return "sub1-2" 125 @kullback_leibler.RegisterKL(Sub2, Sub1) 131 sub1 = Sub1(loc=0.0, scale=1.0) 135 self.assertEqual("sub1-1", fn(sub1, sub1)) 136 self.assertEqual("sub1-2", fn(sub1, sub2)) [all …]
|
| /external/llvm/test/CodeGen/AMDGPU/ |
| D | rename-independent-subregs.mir | 7 # can be moved to a new virtual register. The third def of sub1 however is used 11 # CHECK: S_NOP 0, implicit-def undef %2:sub1 12 # CHECK: S_NOP 0, implicit %2:sub1 13 # CHECK: S_NOP 0, implicit-def undef %1:sub1 14 # CHECK: S_NOP 0, implicit %1:sub1 15 # CHECK: S_NOP 0, implicit-def %0:sub1 24 S_NOP 0, implicit-def %0:sub1 25 S_NOP 0, implicit %0:sub1 26 S_NOP 0, implicit-def %0:sub1 27 S_NOP 0, implicit %0:sub1 [all …]
|
| D | detect-dead-lanes.mir | 21 # CHECK: S_NOP 0, implicit %3:sub1 26 # CHECK: S_NOP 0, implicit %4:sub1 42 %3 = REG_SEQUENCE %0, %subreg.sub0, %1, %subreg.sub1, %2, %subreg.sub3 44 S_NOP 0, implicit %3:sub1 49 S_NOP 0, implicit %4:sub1 60 # CHECK: S_NOP 0, implicit undef %1:sub1 64 # CHECK: S_NOP 0, implicit undef %2:sub1 69 # CHECK: S_NOP 0, implicit undef %4:sub1 106 S_NOP 0, implicit %1:sub1 110 S_NOP 0, implicit %2:sub1 [all …]
|
| /external/snakeyaml/src/test/java/org/yaml/snakeyaml/ruby/ |
| D | TestObject.java | 19 private Sub1 sub1; field in TestObject 22 public Sub1 getSub1() { in getSub1() 23 return sub1; in getSub1() 26 public void setSub1(Sub1 sub1) { in setSub1() argument 27 this.sub1 = sub1; in setSub1()
|
| D | RubyTest.java | 45 assertFalse("No tags expected.", output.contains("Sub1")); in testEmitNoTags() 62 repr.addClassTag(Sub1.class, new Tag("!ruby/object:Test::Module::Sub1")); in testEmitWithTags() 70 output.contains("!ruby/object:Test::Module::Sub1")); in testEmitWithTags() 85 repr.addClassTag(Sub1.class, new Tag("!ruby/object:Test::Module::Sub1")); in testEmitWithTags2WithoutTagForParentJavabean() 93 output.contains("!ruby/object:Test::Module::Sub1")); in testEmitWithTags2WithoutTagForParentJavabean() 107 con.addTypeDescription(new TypeDescription(Sub1.class, "!ruby/object:Test::Module::Sub1")); in parseObject()
|
| /external/llvm/lib/Fuzzer/test/ |
| D | fuzzer-dirs.test | 1 RUN: rm -rf %t/SUB1 2 RUN: mkdir -p %t/SUB1/SUB2/SUB3 3 RUN: echo a > %t/SUB1/a 4 RUN: echo b > %t/SUB1/SUB2/b 5 RUN: echo c > %t/SUB1/SUB2/SUB3/c 6 RUN: LLVMFuzzer-SimpleTest %t/SUB1 -runs=0 2>&1 | FileCheck %s --check-prefix=SUBDIRS 8 RUN: rm -rf %t/SUB1
|
| /external/smali/dexlib2/src/test/java/org/jf/dexlib2/analysis/ |
| D | CommonSuperclassTest.java | 81 TestUtils.makeInterfaceDef("Liface/sub1;", "Liface/base1;", "Liface/base2;"), in CommonSuperclassTest() 82 // this implements sub1, so that its interfaces can't be fully resolved either in CommonSuperclassTest() 83 TestUtils.makeInterfaceDef("Liface/sub2;", "Liface/base1;", "Liface/sub1;"), in CommonSuperclassTest() 86 TestUtils.makeClassDef("Liface/classsub1;", "Ljava/lang/Object;", "Liface/sub1;"), in CommonSuperclassTest() 93 TestUtils.makeClassDef("Liface/classsub1234;", "Ljava/lang/Object;", "Liface/sub1;", in CommonSuperclassTest() 206 String sub1 = "Liface/sub1;"; in testGetCommonSuperclass_interfaces() local 222 superclassTest(base1, base1, sub1); in testGetCommonSuperclass_interfaces() 235 superclassTest(unknown, sub1, iface1); in testGetCommonSuperclass_interfaces() 237 superclassTest(base2, base2, sub1); in testGetCommonSuperclass_interfaces() 245 superclassTest(sub1, sub1, classsub1); in testGetCommonSuperclass_interfaces() [all …]
|
| /external/llvm/test/Transforms/InstCombine/ |
| D | phi-preserve-ir-flags.ll | 15 %sub1 = fsub fast float %a, %c 23 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 37 %sub1 = fsub float %a, %c 45 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 59 %sub1 = fsub fast float %b, 2.0 66 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 80 %sub1 = fsub float %b, 2.0 87 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ]
|
| D | fmul.ll | 25 %sub1 = fsub float -0.000000e+00, %x 27 %mul = fmul fast float %sub1, %sub2 35 %sub1 = fsub nsz float 0.000000e+00, %x 37 %mul = fmul float %sub1, %sub2 45 %sub1 = fsub float -0.000000e+00, %x 46 %mul = fmul float %sub1, %y 55 %sub1 = fsub nsz float 0.000000e+00, %x 56 %mul = fmul float %sub1, %y 66 %sub1 = fsub float -0.000000e+00, %x 67 %mul = fmul float %sub1, %y [all …]
|
| /external/swiftshader/third_party/llvm-7.0/llvm/test/Transforms/InstCombine/ |
| D | phi-preserve-ir-flags.ll | 15 %sub1 = fsub fast float %a, %c 23 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 37 %sub1 = fsub float %a, %c 45 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 59 %sub1 = fsub fast float %b, 2.0 66 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ] 80 %sub1 = fsub float %b, 2.0 87 %e = phi float [ %sub0, %cond.true ], [ %sub1, %cond.false ]
|
| /external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AMDGPU/GlobalISel/ |
| D | inst-select-load-smrd.mir | 47 # SIVI: [[K:%[0-9]+]]:sreg_64 = REG_SEQUENCE [[K_LO]], %subreg.sub0, [[K_HI]], %subreg.sub1 51 # SIVI-DAG: [[K_SUB1:%[0-9]+]]:sgpr_32 = COPY [[K]].sub1 52 # SIVI-DAG: [[PTR_HI:%[0-9]+]]:sgpr_32 = COPY [[PTR]].sub1 54 …ADD_PTR:%[0-9]+]]:sreg_64 = REG_SEQUENCE [[ADD_PTR_LO]], %subreg.sub0, [[ADD_PTR_HI]], %subreg.sub1 61 # GCN: [[K:%[0-9]+]]:sreg_64 = REG_SEQUENCE [[K_LO]], %subreg.sub0, [[K_HI]], %subreg.sub1 65 # GCN-DAG: [[K_SUB1:%[0-9]+]]:sgpr_32 = COPY [[K]].sub1 66 # GCN-DAG: [[PTR_HI:%[0-9]+]]:sgpr_32 = COPY [[PTR]].sub1 68 …ADD_PTR:%[0-9]+]]:sreg_64 = REG_SEQUENCE [[ADD_PTR_LO]], %subreg.sub0, [[ADD_PTR_HI]], %subreg.sub1 79 # SIVI: [[K:%[0-9]+]]:sreg_64 = REG_SEQUENCE [[K_LO]], %subreg.sub0, [[K_HI]], %subreg.sub1 83 # SIVI-DAG: [[K_SUB1:%[0-9]+]]:sgpr_32 = COPY [[K]].sub1 [all …]
|
| /external/swiftshader/third_party/llvm-7.0/llvm/test/Transforms/IRCE/ |
| D | ranges_of_different_types.ll | 26 ; CHECK-NEXT: [[SUB1:%[^ ]+]] = sub i32 12, %len 27 ; CHECK-NEXT: [[CMP1:%[^ ]+]] = icmp sgt i32 [[SUB1]], -102 28 ; CHECK-NEXT: [[SMAX:%[^ ]+]] = select i1 [[CMP1]], i32 [[SUB1]], i32 -102 87 ; CHECK-NEXT: [[SUB1:%[^ ]+]] = sub i32 [[ADD1]], %len 88 ; CHECK-NEXT: [[CMP2:%[^ ]+]] = icmp sgt i32 [[SUB1]], -102 89 ; CHECK-NEXT: [[SMAX2:%[^ ]+]] = select i1 [[CMP2]], i32 [[SUB1]], i32 -102 154 ; CHECK-NEXT: [[SUB1:%[^ ]+]] = sub i32 -2, %len 158 ; CHECK-NEXT: [[SUB3:%[^ ]+]] = sub i32 [[SUB1]], [[SMAX1]] 211 ; CHECK-NEXT: [[SUB1:%[^ ]+]] = sub i32 -14, %len 212 ; CHECK-NEXT: [[CMP1:%[^ ]+]] = icmp ugt i32 [[SUB1]], -102 [all …]
|
| /external/swiftshader/third_party/llvm-7.0/llvm/test/TableGen/ |
| D | ConcatenatedSubregs.td | 19 // \ D1 (sub1) -- S2 (ssub2) 23 def sub1 : SubRegIndex<32, 32>; 28 def ssub2 : ComposedSubRegIndex<sub1, ssub0>; 29 def ssub3 : ComposedSubRegIndex<sub1, ssub1>; 62 def Dtup2regs : RegisterTuples<[sub0, sub1], 92 // CHECK-LABEL: SubRegIndex sub1: 114 // CHECK-NEXT: SubReg sub1 = S11_S12 127 // CHECK-NEXT: SubReg sub1 = D6
|
| /external/llvm/test/Transforms/GVN/ |
| D | 2011-07-07-MatchIntrinsicExtract.ll | 22 %sub1 = sub i64 %a, %b 23 ret i64 %sub1 27 ; CHECK-NOT: sub1 58 %sub1 = sub i64 %a, %b 59 ret i64 %sub1 63 ; CHECK-NOT: sub1
|
| /external/swiftshader/third_party/llvm-7.0/llvm/test/Transforms/GVN/ |
| D | 2011-07-07-MatchIntrinsicExtract.ll | 22 %sub1 = sub i64 %a, %b 23 ret i64 %sub1 27 ; CHECK-NOT: sub1 58 %sub1 = sub i64 %a, %b 59 ret i64 %sub1 63 ; CHECK-NOT: sub1
|
| /external/swiftshader/third_party/LLVM/test/Transforms/GVN/ |
| D | 2011-07-07-MatchIntrinsicExtract.ll | 22 %sub1 = sub i64 %a, %b 23 ret i64 %sub1 27 ; CHECK-NOT: sub1 58 %sub1 = sub i64 %a, %b 59 ret i64 %sub1 63 ; CHECK-NOT: sub1
|
| /external/sfntly/cpp/src/test/ |
| D | bitmap_table_test.cc | 82 IndexSubTablePtr sub1 = strike4->GetIndexSubTable(0); in CommonReadingTest() local 83 EXPECT_FALSE(sub1 == NULL); in CommonReadingTest() 84 EXPECT_EQ(sub1->image_format(), STRIKE4_SUB1_IMAGE_FORMAT); in CommonReadingTest() 85 EXPECT_EQ(sub1->first_glyph_index(), STRIKE1_START_GLYPH_INDEX); in CommonReadingTest() 86 EXPECT_EQ(sub1->last_glyph_index(), STRIKE1_END_GLYPH_INDEX); in CommonReadingTest() 87 EXPECT_EQ(sub1->image_data_offset(), STRIKE4_SUB1_IMAGE_DATA_OFFSET); in CommonReadingTest() 90 EXPECT_EQ(sub1->GlyphOffset(i), STRIKE4_SUB1_GLYPH_OFFSET[i]); in CommonReadingTest() 106 IndexSubTablePtr sub1 = strike4->GetIndexSubTable(0); in TestReadingBitmapTable() local 109 EXPECT_EQ(sub1->index_format(), STRIKE4_SUB1_INDEX_FORMAT); in TestReadingBitmapTable()
|