/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/NVPTX/ |
D | NVPTXInstrInfo.cpp | 38 const TargetRegisterClass *DestRC = MRI.getRegClass(DestReg); in copyPhysReg() local 41 if (RegInfo.getRegSizeInBits(*DestRC) != RegInfo.getRegSizeInBits(*SrcRC)) in copyPhysReg() 45 if (DestRC == &NVPTX::Int1RegsRegClass) { in copyPhysReg() 47 } else if (DestRC == &NVPTX::Int16RegsRegClass) { in copyPhysReg() 49 } else if (DestRC == &NVPTX::Int32RegsRegClass) { in copyPhysReg() 52 } else if (DestRC == &NVPTX::Int64RegsRegClass) { in copyPhysReg() 55 } else if (DestRC == &NVPTX::Float16RegsRegClass) { in copyPhysReg() 58 } else if (DestRC == &NVPTX::Float16x2RegsRegClass) { in copyPhysReg() 60 } else if (DestRC == &NVPTX::Float32RegsRegClass) { in copyPhysReg() 63 } else if (DestRC == &NVPTX::Float64RegsRegClass) { in copyPhysReg()
|
/external/llvm/lib/Target/NVPTX/ |
D | NVPTXInstrInfo.cpp | 38 const TargetRegisterClass *DestRC = MRI.getRegClass(DestReg); in copyPhysReg() local 41 if (DestRC->getSize() != SrcRC->getSize()) in copyPhysReg() 45 if (DestRC == &NVPTX::Int1RegsRegClass) { in copyPhysReg() 47 } else if (DestRC == &NVPTX::Int16RegsRegClass) { in copyPhysReg() 49 } else if (DestRC == &NVPTX::Int32RegsRegClass) { in copyPhysReg() 52 } else if (DestRC == &NVPTX::Int64RegsRegClass) { in copyPhysReg() 55 } else if (DestRC == &NVPTX::Float32RegsRegClass) { in copyPhysReg() 58 } else if (DestRC == &NVPTX::Float64RegsRegClass) { in copyPhysReg()
|
/external/swiftshader/third_party/LLVM/lib/CodeGen/SelectionDAG/ |
D | ScheduleDAGFast.cpp | 381 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 386 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 389 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 572 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in ListScheduleBottomUp() local 582 if (DestRC != RC) { in ListScheduleBottomUp() 584 if (!DestRC && !NewDef) in ListScheduleBottomUp() 591 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in ListScheduleBottomUp()
|
D | ScheduleDAGRRList.cpp | 972 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 977 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 980 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 1211 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in PickNodeToScheduleBottomUp() local 1221 if (DestRC != RC) { in PickNodeToScheduleBottomUp() 1223 if (!DestRC && !NewDef) in PickNodeToScheduleBottomUp() 1229 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in PickNodeToScheduleBottomUp()
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | ScheduleDAGFast.cpp | 388 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 393 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 396 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 583 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in ListScheduleBottomUp() local 593 if (DestRC != RC) { in ListScheduleBottomUp() 595 if (!DestRC && !NewDef) in ListScheduleBottomUp() 602 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in ListScheduleBottomUp()
|
D | ScheduleDAGRRList.cpp | 1136 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 1141 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 1144 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 1449 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in PickNodeToScheduleBottomUp() local 1459 if (DestRC != RC) { in PickNodeToScheduleBottomUp() 1461 if (!DestRC && !NewDef) in PickNodeToScheduleBottomUp() 1467 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in PickNodeToScheduleBottomUp()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/SelectionDAG/ |
D | ScheduleDAGFast.cpp | 383 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 388 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 391 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 576 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in ListScheduleBottomUp() local 586 if (DestRC != RC) { in ListScheduleBottomUp() 588 if (!DestRC && !NewDef) in ListScheduleBottomUp() 595 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in ListScheduleBottomUp()
|
D | ScheduleDAGRRList.cpp | 1212 const TargetRegisterClass *DestRC, in InsertCopiesAndMoveSuccs() argument 1217 CopyFromSU->CopyDstRC = DestRC; in InsertCopiesAndMoveSuccs() 1220 CopyToSU->CopySrcRC = DestRC; in InsertCopiesAndMoveSuccs() 1542 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC); in PickNodeToScheduleBottomUp() local 1552 if (DestRC != RC) { in PickNodeToScheduleBottomUp() 1554 if (!DestRC && !NewDef) in PickNodeToScheduleBottomUp() 1560 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies); in PickNodeToScheduleBottomUp()
|
/external/llvm/lib/Target/AMDGPU/ |
D | SIFoldOperands.cpp | 238 const TargetRegisterClass *DestRC in foldOperand() local 243 unsigned MovOp = TII->getMovOpcode(DestRC); in foldOperand()
|
D | SIInstrInfo.cpp | 2718 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); in splitScalar64BitUnaryOp() local 2719 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); in splitScalar64BitUnaryOp() 2779 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); in splitScalar64BitBinaryOp() local 2780 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); in splitScalar64BitBinaryOp()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/ |
D | SIFoldOperands.cpp | 369 const TargetRegisterClass *DestRC in foldOperand() local 374 unsigned MovOp = TII->getMovOpcode(DestRC); in foldOperand()
|
D | SIInstrInfo.cpp | 4198 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); in splitScalar64BitUnaryOp() local 4199 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); in splitScalar64BitUnaryOp() 4325 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); in splitScalar64BitBinaryOp() local 4326 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); in splitScalar64BitBinaryOp()
|