Searched refs:GIR_AddRegister (Results 1 – 6 of 6) sorted by relevance
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/ARM/ |
D | ARMGenGlobalISel.inc | 790 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 814 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 838 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 862 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 886 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 910 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 934 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 958 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 994 GIR_AddRegister, /*InsnID*/0, ::zero_reg, 1030 GIR_AddRegister, /*InsnID*/0, ::zero_reg, [all …]
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/CodeGen/GlobalISel/ |
D | InstructionSelector.h | 260 GIR_AddRegister, enumerator
|
D | InstructionSelectorImpl.h | 752 case GIR_AddRegister: { in executeMatchTable()
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/TableGen/ |
D | GlobalISelEmitter.td | 656 // NOOPT-NEXT: GIR_AddRegister, /*InsnID*/0, MyTarget::R0, 686 // NOOPT-NEXT: GIR_AddRegister, /*InsnID*/0, MyTarget::R0, 716 // NOOPT-NEXT: GIR_AddRegister, /*InsnID*/0, MyTarget::R0, 717 // NOOPT-NEXT: GIR_AddRegister, /*InsnID*/0, MyTarget::R0, 749 // NOOPT-NEXT: GIR_AddRegister, /*InsnID*/0, MyTarget::R0,
|
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/AArch64/ |
D | AArch64GenGlobalISel.inc | 3616 GIR_AddRegister, /*InsnID*/0, AArch64::WZR, 3681 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, 3716 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, 3745 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, 3774 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, 3923 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, 4625 GIR_AddRegister, /*InsnID*/0, AArch64::WZR, 4645 GIR_AddRegister, /*InsnID*/0, AArch64::WZR, 4659 GIR_AddRegister, /*InsnID*/0, AArch64::WZR, 4687 GIR_AddRegister, /*InsnID*/0, AArch64::XZR, [all …]
|
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/Mips/ |
D | MipsGenGlobalISel.inc | 2471 GIR_AddRegister, /*InsnID*/0, Mips::ZERO, 2514 GIR_AddRegister, /*InsnID*/0, Mips::ZERO, 2543 GIR_AddRegister, /*InsnID*/0, Mips::ZERO,
|