Home
last modified time | relevance | path

Searched refs:SHRD (Results 1 – 23 of 23) sorted by relevance

/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/X86/
Dshift-double-x86_64.ll4 ; SHLD/SHRD manual shifts
Dshift-double.ll148 ; Combine 2xi32/2xi16 shifts into SHRD
272 ; SHLD/SHRD manual shifts
/external/swiftshader/third_party/LLVM/lib/Target/X86/
DX86ISelLowering.h42 SHRD, enumerator
DX86GenFastISel.inc3884 // FastEmit functions for X86ISD::SHRD.
4081 …case X86ISD::SHRD: return FastEmit_X86ISD_SHRD_rri(VT, RetVT, Op0, Op0IsKill, Op1, Op1IsKill, imm2…
DX86InstrInfo.td124 def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
DX86ISelLowering.cpp7563 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); in LowerShiftParts()
10624 case X86ISD::SHRD: return "X86ISD::SHRD"; in getTargetNodeName()
13500 Opc = X86ISD::SHRD; in PerformOrCombine()
DX86GenDAGISel.inc4017 /*SwitchOpcode*/ 33|128,2/*289*/, TARGET_VAL(X86ISD::SHRD),// ->9192
35979 /*SwitchOpcode*/ 111, TARGET_VAL(X86ISD::SHRD),// ->74747
/external/llvm/lib/Target/X86/
DX86ISelLowering.h41 SHRD, enumerator
DX86SchedHaswell.td794 // SHRD SHLD.
819 def : InstRW<[WriteShrDCL], (instregex "SHRD(16|32|64)rrCL")>;
DX86InstrInfo.td134 def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
DX86ISelLowering.cpp13306 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); in LowerShiftParts()
22081 case X86ISD::SHRD: return "X86ISD::SHRD"; in getTargetNodeName()
28471 Opc = X86ISD::SHRD; in combineOr()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/X86/
DX86ISelLowering.h41 SHRD, enumerator
DX86ScheduleBtVer2.td213 // SHLD/SHRD.
DX86SchedSandyBridge.td129 // SHLD/SHRD.
DX86ScheduleZnver1.td742 // SHRD SHLD.
DX86SchedSkylakeClient.td151 // SHLD/SHRD.
DX86SchedBroadwell.td152 // SHLD/SHRD.
DX86SchedHaswell.td135 // SHLD/SHRD.
DX86SchedSkylakeServer.td144 // SHLD/SHRD.
DX86InstrCompiler.td1745 defm : MaskedDoubleShiftAmountPats<X86shrd, "SHRD">;
DX86InstrInfo.td140 def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
DX86ISelLowering.cpp16199 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); in LowerShiftParts()
25899 case X86ISD::SHRD: return "X86ISD::SHRD"; in getTargetNodeName()
35163 Opc = X86ISD::SHRD; in combineOr()
/external/syzkaller/pkg/ifuzz/gen/
Dall-enc-instructions.txt12489 ICLASS : SHRD
12502 ICLASS : SHRD