Home
last modified time | relevance | path

Searched refs:Shifted (Results 1 – 24 of 24) sorted by relevance

/external/python/cpython2/Doc/library/
Dcurses.rst1437 | ``KEY_SBEG`` | Shifted Beg (beginning) |
1439 | ``KEY_SCANCEL`` | Shifted Cancel |
1441 | ``KEY_SCOMMAND`` | Shifted Command |
1443 | ``KEY_SCOPY`` | Shifted Copy |
1445 | ``KEY_SCREATE`` | Shifted Create |
1447 | ``KEY_SDC`` | Shifted Delete char |
1449 | ``KEY_SDL`` | Shifted Delete line |
1453 | ``KEY_SEND`` | Shifted End |
1455 | ``KEY_SEOL`` | Shifted Clear line |
1457 | ``KEY_SEXIT`` | Shifted Exit |
[all …]
/external/python/cpython3/Doc/library/
Dcurses.rst1487 | ``KEY_SBEG`` | Shifted Beg (beginning) |
1489 | ``KEY_SCANCEL`` | Shifted Cancel |
1491 | ``KEY_SCOMMAND`` | Shifted Command |
1493 | ``KEY_SCOPY`` | Shifted Copy |
1495 | ``KEY_SCREATE`` | Shifted Create |
1497 | ``KEY_SDC`` | Shifted Delete char |
1499 | ``KEY_SDL`` | Shifted Delete line |
1503 | ``KEY_SEND`` | Shifted End |
1505 | ``KEY_SEOL`` | Shifted Clear line |
1507 | ``KEY_SEXIT`` | Shifted Exit |
[all …]
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64Schedule.td26 def WriteISReg : SchedWrite; // ALU of Shifted-Reg
29 def ReadISReg : SchedRead; // ALU of Shifted-Reg
DAArch64SchedA57.td140 // Shifted Register with Shift == 0
/external/llvm/lib/Target/AArch64/
DAArch64Schedule.td26 def WriteISReg : SchedWrite; // ALU of Shifted-Reg
29 def ReadISReg : SchedRead; // ALU of Shifted-Reg
DAArch64SchedA57.td138 // Shifted Register with Shift == 0
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/GlobalISel/
DLegalizerHelper.cpp867 unsigned Shifted = MRI.createGenericVirtualRegister(Ty); in lower() local
871 .addDef(Shifted) in lower()
874 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); in lower()
/external/llvm/lib/Target/ARM/
DARMFrameLowering.cpp1792 unsigned Shifted = 0; in alignToARMConstant() local
1799 Shifted += 2; in alignToARMConstant()
1808 if (Shifted > 24) in alignToARMConstant()
1809 Value = Value >> (Shifted - 24); in alignToARMConstant()
1811 Value = Value << (24 - Shifted); in alignToARMConstant()
DARMInstrThumb2.td43 // Shifted operands. No register controlled shifts for Thumb2.
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/
DARMFrameLowering.cpp2075 unsigned Shifted = 0; in alignToARMConstant() local
2082 Shifted += 2; in alignToARMConstant()
2091 if (Shifted > 24) in alignToARMConstant()
2092 Value = Value >> (Shifted - 24); in alignToARMConstant()
2094 Value = Value << (24 - Shifted); in alignToARMConstant()
DARMInstrThumb2.td43 // Shifted operands. No register controlled shifts for Thumb2.
/external/llvm/lib/Target/Hexagon/
DHexagonISelLowering.cpp2498 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width, in LowerBUILD_VECTOR() local
2518 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset); in LowerBUILD_VECTOR()
2649 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width, in LowerEXTRACT_VECTOR() local
2651 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset); in LowerEXTRACT_VECTOR()
2697 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width, in LowerINSERT_VECTOR() local
2699 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset); in LowerINSERT_VECTOR()
/external/llvm/lib/Target/PowerPC/
Dp9-instrs.txt11 // Add PC Immediate Shifted DX-form p69
/external/llvm/lib/Analysis/
DScalarEvolution.cpp4038 const SCEV *Shifted = SCEVShiftRewriter::rewrite(BEValue, L, *this); in createAddRecFromPHI() local
4039 const SCEV *Start = SCEVInitRewriter::rewrite(Shifted, L, *this); in createAddRecFromPHI()
4040 if (Shifted != getCouldNotCompute() && in createAddRecFromPHI()
4048 ValueExprMap[SCEVCallbackVH(PN, this)] = Shifted; in createAddRecFromPHI()
4049 return Shifted; in createAddRecFromPHI()
8799 const SCEV *Shifted = SE.getAddRecExpr(Operands, getLoop(), in getNumIterationsInRange() local
8801 if (const auto *ShiftedAddRec = dyn_cast<SCEVAddRecExpr>(Shifted)) in getNumIterationsInRange()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Analysis/
DScalarEvolution.cpp5144 const SCEV *Shifted = SCEVShiftRewriter::rewrite(BEValue, L, *this); in createAddRecFromPHI() local
5145 const SCEV *Start = SCEVInitRewriter::rewrite(Shifted, L, *this, false); in createAddRecFromPHI()
5146 if (Shifted != getCouldNotCompute() && in createAddRecFromPHI()
5154 ValueExprMap[SCEVCallbackVH(PN, this)] = Shifted; in createAddRecFromPHI()
5155 return Shifted; in createAddRecFromPHI()
10517 const SCEV *Shifted = SE.getAddRecExpr(Operands, getLoop(), in getNumIterationsInRange() local
10519 if (const auto *ShiftedAddRec = dyn_cast<SCEVAddRecExpr>(Shifted)) in getNumIterationsInRange()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Transforms/Utils/
DSimplifyCFG.cpp5405 Value *Shifted = Builder.CreateLShr(TableMask, MaskIndex, "switch.shifted"); in SwitchToLookupTable() local
5407 Shifted, Type::getInt1Ty(Mod.getContext()), "switch.lobit"); in SwitchToLookupTable()
/external/llvm/lib/Transforms/Utils/
DSimplifyCFG.cpp4973 Value *Shifted = Builder.CreateLShr(TableMask, MaskIndex, "switch.shifted"); in SwitchToLookupTable() local
4975 Shifted, Type::getInt1Ty(Mod.getContext()), "switch.lobit"); in SwitchToLookupTable()
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/AArch64/
Dneon-instructions.txt85 # Vector Move Immediate Shifted
86 # Vector Move Inverted Immediate Shifted
/external/llvm/test/MC/Disassembler/AArch64/
Dneon-instructions.txt85 # Vector Move Immediate Shifted
86 # Vector Move Inverted Immediate Shifted
/external/swiftshader/third_party/LLVM/lib/Analysis/
DScalarEvolution.cpp6209 const SCEV *Shifted = SE.getAddRecExpr(Operands, getLoop(), in getNumIterationsInRange() local
6212 dyn_cast<SCEVAddRecExpr>(Shifted)) in getNumIterationsInRange()
/external/llvm/lib/CodeGen/SelectionDAG/
DDAGCombiner.cpp370 SDNode *MatchRotatePosNeg(SDValue Shifted, SDValue Pos, SDValue Neg,
3995 SDNode *DAGCombiner::MatchRotatePosNeg(SDValue Shifted, SDValue Pos, in MatchRotatePosNeg() argument
4006 EVT VT = Shifted.getValueType(); in MatchRotatePosNeg()
4009 return DAG.getNode(HasPos ? PosOpcode : NegOpcode, DL, VT, Shifted, in MatchRotatePosNeg()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/SelectionDAG/
DDAGCombiner.cpp446 SDNode *MatchRotatePosNeg(SDValue Shifted, SDValue Pos, SDValue Neg,
5417 SDNode *DAGCombiner::MatchRotatePosNeg(SDValue Shifted, SDValue Pos, in MatchRotatePosNeg() argument
5428 EVT VT = Shifted.getValueType(); in MatchRotatePosNeg()
5431 return DAG.getNode(HasPos ? PosOpcode : NegOpcode, DL, VT, Shifted, in MatchRotatePosNeg()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/
DPPCISelLowering.cpp11134 auto Shifted = DAG.getNode(ISD::SRL, DL, MVT::i64, SubNode, in generateEquivalentSub() local
11136 auto Final = Shifted; in generateEquivalentSub()
11140 Final = DAG.getNode(ISD::XOR, DL, MVT::i64, Shifted, in generateEquivalentSub()
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMInstrThumb2.td43 // Shifted operands. No register controlled shifts for Thumb2.