Home
last modified time | relevance | path

Searched refs:fcfid (Results 1 – 25 of 35) sorted by relevance

12

/external/swiftshader/third_party/LLVM/test/CodeGen/PowerPC/
Di64_fp.ll1 ; fcfid and fctid should be generated when the 64bit feature is enabled, but not
5 ; RUN: grep fcfid
9 ; RUN: grep fcfid
13 ; RUN: not grep fcfid
17 ; RUN: not grep fcfid
/external/llvm/test/CodeGen/PowerPC/
Di64_fp.ll1 ; fcfid and fctid should be generated when the 64bit feature is enabled, but not
5 ; RUN: grep fcfid
9 ; RUN: grep fcfid
13 ; RUN: not grep fcfid
17 ; RUN: not grep fcfid
Dfast-isel-conversion.ll29 ; PPC970: fcfid
54 ; PPC970: fcfid
78 ; PPC970: fcfid
102 ; PPC970: fcfid
119 ; ELF64: fcfid
124 ; ELF64LE: fcfid
127 ; PPC970: fcfid
141 ; ELF64: fcfid
144 ; ELF64LE: fcfid
147 ; PPC970: fcfid
[all …]
Dfp-to-int-ext.ll15 ; CHECK: fcfid 1, [[REG1]]
28 ; CHECK: fcfid 1, [[REG1]]
46 ; CHECK: fcfid 1, [[REG4]]
64 ; CHECK: fcfid 1, [[REG4]]
Di32-to-float.ll17 ; CHECK: fcfid [[REG3:[0-9]+]], [[REG2]]
24 ; CHECK-PWR6: fcfid [[REG2:[0-9]+]], [[REG]]
50 ; CHECK: fcfid 1, [[REG2]]
56 ; CHECK-PWR6: fcfid 1, [[REG]]
62 ; CHECK-A2: fcfid 1, [[REG]]
Dfp-to-int-to-fp.ll20 ; PPC64: fcfid [[REG2:[0-9]+]], [[REG1]]
34 ; FPCVT: fcfid 1, [[REG1]]
39 ; PPC64: fcfid 1, [[REG1]]
Dfast-isel-conversion-p5.ll12 ; ELF64: fcfid
24 ; ELF64: fcfid
37 ; ELF64: fcfid
50 ; ELF64: fcfid
Dno-extra-fp-conv-ldst.ll14 ; CHECK: fcfid 1, [[REG1]]
27 ; CHECK: fcfid 1, [[REG1]]
59 ; CHECK: fcfid 1, [[REG3]]
Dfp2int2fp-ppcfp128.ll13 ; CHECK: fcfid
Dqpx-bv-sint.ll23 ; CHECK: fcfid [[REG2:[0-9]+]], [[REG1]]
Di64-to-float.ll32 ; CHECK: fcfid 1, [[REG]]
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/PowerPC/
Di64_fp.ll1 ; fcfid and fctid should be generated when the 64bit feature is enabled, but not
5 ; RUN: grep fcfid
9 ; RUN: grep fcfid
13 ; RUN: not grep fcfid
17 ; RUN: not grep fcfid
Dfast-isel-conversion.ll26 ; PPC970: fcfid
44 ; PPC970: fcfid
64 ; PPC970: fcfid
85 ; PPC970: fcfid
104 ; CHECK: fcfid
107 ; PPC970: fcfid
121 ; CHECK: fcfid
124 ; PPC970: fcfid
138 ; CHECK: fcfid
142 ; PPC970: fcfid
[all …]
Dfp-to-int-ext.ll15 ; CHECK: fcfid 1, [[REG1]]
28 ; CHECK: fcfid 1, [[REG1]]
46 ; CHECK: fcfid 1, [[REG4]]
64 ; CHECK: fcfid 1, [[REG4]]
Di32-to-float.ll17 ; CHECK: fcfid [[REG3:[0-9]+]], [[REG2]]
24 ; CHECK-PWR6: fcfid [[REG2:[0-9]+]], [[REG]]
50 ; CHECK: fcfid 1, [[REG2]]
56 ; CHECK-PWR6: fcfid 1, [[REG]]
62 ; CHECK-A2: fcfid 1, [[REG]]
Dfast-isel-conversion-p5.ll12 ; ELF64: fcfid
24 ; ELF64: fcfid
37 ; ELF64: fcfid
50 ; ELF64: fcfid
Dfp-to-int-to-fp.ll19 ; PPC64: fcfid [[REG2:[0-9]+]], [[REG1]]
37 ; PPC64: fcfid 1, [[REG1]]
Dno-extra-fp-conv-ldst.ll14 ; CHECK: fcfid 1, [[REG1]]
27 ; CHECK: fcfid 1, [[REG1]]
Dfp2int2fp-ppcfp128.ll13 ; CHECK: fcfid
Dqpx-bv-sint.ll23 ; CHECK: fcfid [[REG2:[0-9]+]], [[REG1]]
/external/capstone/suite/MC/PowerPC/
Dppc64-encoding-fp.s.cs89 0xfc,0x40,0x1e,0x9c = fcfid 2, 3
90 0xfc,0x40,0x1e,0x9d = fcfid. 2, 3
/external/llvm/test/MC/PowerPC/
Dppc64-encoding-fp.s292 # CHECK-BE: fcfid 2, 3 # encoding: [0xfc,0x40,0x1e,0x9c]
293 # CHECK-LE: fcfid 2, 3 # encoding: [0x9c,0x1e,0x40,0xfc]
294 fcfid 2, 3
295 # CHECK-BE: fcfid. 2, 3 # encoding: [0xfc,0x40,0x1e,0x9d]
296 # CHECK-LE: fcfid. 2, 3 # encoding: [0x9d,0x1e,0x40,0xfc]
297 fcfid. 2, 3
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/PowerPC/
Dppc64-encoding-fp.s312 # CHECK-BE: fcfid 2, 3 # encoding: [0xfc,0x40,0x1e,0x9c]
313 # CHECK-LE: fcfid 2, 3 # encoding: [0x9c,0x1e,0x40,0xfc]
314 fcfid 2, 3
315 # CHECK-BE: fcfid. 2, 3 # encoding: [0xfc,0x40,0x1e,0x9d]
316 # CHECK-LE: fcfid. 2, 3 # encoding: [0x9d,0x1e,0x40,0xfc]
317 fcfid. 2, 3
/external/llvm/test/MC/Disassembler/PowerPC/
Dppc64-encoding-fp.txt264 # CHECK: fcfid 2, 3
267 # CHECK: fcfid. 2, 3
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/PowerPC/
Dppc64-encoding-fp.txt276 # CHECK: fcfid 2, 3
279 # CHECK: fcfid. 2, 3

12