/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/ |
D | HexagonCallingConv.td | 89 CCIfType<[v32i32,v64i16,v128i8], 95 CCIfType<[v32i32,v64i16,v128i8], 100 CCIfType<[v32i32,v64i16,v128i8], 106 CCIfType<[v32i32,v64i16,v128i8], 121 CCIfType<[v32i32,v64i16,v128i8], 126 CCIfType<[v32i32,v64i16,v128i8],
|
D | HexagonIntrinsicsV60.td | 53 def : Pat <(v1024i1 (bitconvert (v128i8 HvxVR:$src1))), 54 (v1024i1 (V6_vandvrt (v128i8 HvxVR:$src1), (A2_tfrsi 0x01010101)))>; 62 def : Pat <(v128i8 (bitconvert (v1024i1 HvxQR:$src1))), 63 (v128i8 (V6_vandqrt (v1024i1 HvxQR:$src1), (A2_tfrsi 0x01010101)))>;
|
D | HexagonRegisterInfo.td | 276 [v64i8, v128i8, v64i8]>; 283 [v128i8, v256i8, v128i8]>;
|
D | HexagonISelLoweringHVX.cpp | 18 static const MVT LegalW64[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 }; 19 static const MVT LegalV128[] = { MVT::v128i8, MVT::v64i16, MVT::v32i32 }; 29 addRegisterClass(MVT::v128i8, &Hexagon::HvxWRRegClass); in initializeHVXLowering() 45 addRegisterClass(MVT::v128i8, &Hexagon::HvxVRRegClass); in initializeHVXLowering() 62 MVT ByteV = Use64b ? MVT::v64i8 : MVT::v128i8; in initializeHVXLowering() 63 MVT ByteW = Use64b ? MVT::v128i8 : MVT::v256i8; in initializeHVXLowering()
|
D | HexagonISelDAGToDAG.cpp | 112 case MVT::v128i8: in SelectIndexedLoad() 504 case MVT::v128i8: in SelectIndexedStore()
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/Hexagon/autohvx/ |
D | bitcount-128b.ll | 9 %t0 = call <128 x i8> @llvm.ctpop.v128i8(<128 x i8> %a0) 38 %t0 = call <128 x i8> @llvm.ctlz.v128i8(<128 x i8> %a0) 74 %t0 = call <128 x i8> @llvm.cttz.v128i8(<128 x i8> %a0) 112 declare <128 x i8> @llvm.ctpop.v128i8(<128 x i8>) #0 116 declare <128 x i8> @llvm.ctlz.v128i8(<128 x i8>) #0 120 declare <128 x i8> @llvm.cttz.v128i8(<128 x i8>) #0
|
/external/llvm/include/llvm/CodeGen/ |
D | MachineValueType.h | 75 v128i8 = 28, //128 x i8 enumerator 272 return (SimpleTy == MVT::v1024i1 || SimpleTy == MVT::v128i8 || in is1024BitVector() 332 case v128i8: in getVectorElementType() 378 case v128i8: in getVectorNumElements() 504 case v128i8: in getSizeInBits() 610 if (NumElements == 128) return MVT::v128i8; in getVectorVT()
|
D | ValueTypes.td | 52 def v128i8 : ValueType<1024,28>; //128 x i8 vector value
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/Support/ |
D | MachineValueType.h | 78 v128i8 = 31, //128 x i8 enumerator 376 return (SimpleTy == MVT::v1024i1 || SimpleTy == MVT::v128i8 || in is1024BitVector() 443 case v128i8: in getVectorElementType() 526 case v128i8: in getVectorNumElements() 740 case v128i8: in getSizeInBits() 851 if (NumElements == 128) return MVT::v128i8; in getVectorVT()
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonISelLowering.cpp | 204 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1) { in CC_Hexagon_VarArg() 349 LocVT == MVT::v128i8)) { in CC_HexagonVector() 372 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1)) { in CC_HexagonVector() 418 } else if (LocVT == MVT::v128i8 || LocVT == MVT::v64i16 || in RetCC_Hexagon() 546 ty == MVT::v128i8 || in IsHvxVectorType() 899 VT == MVT::v64i16 || VT == MVT::v128i8); in getIndexedAddressParts() 1126 RegVT == MVT::v64i16 || RegVT == MVT::v128i8))) { in LowerFormalArguments() 1134 RegVT == MVT::v64i16 || RegVT == MVT::v128i8)) { in LowerFormalArguments() 1759 addRegisterClass(MVT::v128i8, &Hexagon::VecDblRegsRegClass); in HexagonTargetLowering() 1765 addRegisterClass(MVT::v128i8, &Hexagon::VectorRegs128BRegClass); in HexagonTargetLowering() [all …]
|
D | HexagonRegisterInfo.td | 230 [v128i8, v64i16, v32i32, v16i64], 1024, 234 [v128i8, v64i16, v32i32, v16i64], 1024,
|
D | HexagonIntrinsicsV60.td | 134 def : Pat <(v1024i1 (bitconvert (v128i8 VectorRegs128B:$src1))), 135 (v1024i1 (V6_vandvrt_128B(v128i8 VectorRegs128B:$src1), 154 def : Pat <(v128i8 (bitconvert (v1024i1 VecPredRegs128B:$src1))), 155 (v128i8 (V6_vandqrt_128B(v1024i1 VecPredRegs128B:$src1),
|
D | HexagonISelDAGToDAG.cpp | 285 case MVT::v128i8: in SelectIndexedLoad() 573 case MVT::v128i8: in SelectIndexedStore()
|
D | HexagonInstrInfoV60.td | 798 defm : STrivv_pats <v128i8, v256i8>; 848 defm : vS32b_ai_pats <v64i8, v128i8>; 873 defm : LDrivv_pats <v128i8, v256i8>; 913 defm : vL32b_ai_pats <v64i8, v128i8>;
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/ |
D | ValueTypes.cpp | 157 case MVT::v128i8: return "v128i8"; in getEVTString() 238 case MVT::v128i8: return VectorType::get(Type::getInt8Ty(Context), 128); in getTypeForEVT()
|
/external/llvm/lib/IR/ |
D | ValueTypes.cpp | 160 case MVT::v128i8: return "v128i8"; in getEVTString() 238 case MVT::v128i8: return VectorType::get(Type::getInt8Ty(Context), 128); in getTypeForEVT()
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/Hexagon/ |
D | v60-halide-vcombinei8.ll | 3 ; do not crash with Cannot select on vcombine on v128i8
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/CodeGen/ |
D | ValueTypes.td | 54 def v128i8 : ValueType<1024,31>; //128 x i8 vector value
|
/external/llvm/utils/TableGen/ |
D | CodeGenTarget.cpp | 88 case MVT::v128i8: return "MVT::v128i8"; in getEnumName()
|
/external/swiftshader/third_party/llvm-7.0/llvm/utils/TableGen/ |
D | CodeGenTarget.cpp | 96 case MVT::v128i8: return "MVT::v128i8"; in getEnumName()
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/X86/ |
D | vector-reduce-and.ll | 1006 %1 = call i8 @llvm.experimental.vector.reduce.and.i8.v128i8(<128 x i8> %a0) 1028 declare i8 @llvm.experimental.vector.reduce.and.i8.v128i8(<128 x i8>)
|
D | vector-reduce-or.ll | 1006 %1 = call i8 @llvm.experimental.vector.reduce.or.i8.v128i8(<128 x i8> %a0) 1028 declare i8 @llvm.experimental.vector.reduce.or.i8.v128i8(<128 x i8>)
|
D | vector-reduce-xor.ll | 1006 %1 = call i8 @llvm.experimental.vector.reduce.xor.i8.v128i8(<128 x i8> %a0) 1028 declare i8 @llvm.experimental.vector.reduce.xor.i8.v128i8(<128 x i8>)
|
D | vector-reduce-add.ll | 1118 %1 = call i8 @llvm.experimental.vector.reduce.add.i8.v128i8(<128 x i8> %a0) 1140 declare i8 @llvm.experimental.vector.reduce.add.i8.v128i8(<128 x i8>)
|
/external/llvm/include/llvm/IR/ |
D | Intrinsics.td | 185 def llvm_v128i8_ty : LLVMType<v128i8>; //128 x i8
|