Home
last modified time | relevance | path

Searched refs:v_add_i32_e32 (Results 1 – 25 of 53) sorted by relevance

123

/external/llvm/test/CodeGen/AMDGPU/
Dudivrem.ll36 ; SI-DAG: v_add_i32_e32 [[RCP_A_E:v[0-9]+]], vcc, [[E]], [[RCP]]
45 ; SI-DAG: v_add_i32_e32 [[Quotient_A_One:v[0-9]+]], vcc, 1, [[Quotient]]
49 ; SI-DAG: v_add_i32_e32 [[Remainder_A_Den:v[0-9]+]],
120 ; SI-DAG: v_add_i32_e32
129 ; SI-DAG: v_add_i32_e32
133 ; SI-DAG: v_add_i32_e32
143 ; SI-DAG: v_add_i32_e32
152 ; SI-DAG: v_add_i32_e32
156 ; SI-DAG: v_add_i32_e32
270 ; SI-DAG: v_add_i32_e32
[all …]
Dsalu-to-valu.ll112 ; GCN-NOHSA: v_add_i32_e32
249 ; GCN: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, s{{[0-9]+}}, [[MOVED]]
308 ; GCN-NOHSA: v_add_i32_e32
309 ; GCN-NOHSA: v_add_i32_e32
310 ; GCN-NOHSA: v_add_i32_e32
311 ; GCN-NOHSA: v_add_i32_e32
312 ; GCN-NOHSA: v_add_i32_e32
313 ; GCN-NOHSA: v_add_i32_e32
314 ; GCN-NOHSA: v_add_i32_e32
370 ; GCN-NOHSA: v_add_i32_e32
[all …]
Dadd.ll8 ;SI: v_add_i32_e32 [[REG:v[0-9]+]], vcc, {{v[0-9]+, v[0-9]+}}
24 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
25 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
42 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
43 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
44 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
45 ;SI: v_add_i32_e32 v{{[0-9]+, vcc, v[0-9]+, v[0-9]+}}
Dds-negative-offset-addressing-mode-loop.ll11 ; CHECK: v_add_i32_e32 [[VADDR:v[0-9]+]],
13 ; SI-DAG: v_add_i32_e32 [[VADDR8:v[0-9]+]], vcc, 8, [[VADDR]]
15 ; SI-DAG: v_add_i32_e32 [[VADDR0x80:v[0-9]+]], vcc, 0x80, [[VADDR]]
17 ; SI-DAG: v_add_i32_e32 [[VADDR0x88:v[0-9]+]], vcc, 0x88, [[VADDR]]
19 ; SI-DAG: v_add_i32_e32 [[VADDR0x100:v[0-9]+]], vcc, 0x100, [[VADDR]]
Dshl_add_constant.ll9 ; SI: v_add_i32_e32 [[RESULT:v[0-9]+]], vcc, 36, [[REG]]
23 ; SI-DAG: v_add_i32_e32 [[ADDREG:v[0-9]+]], vcc, 9, {{v[0-9]+}}
43 ; SI: v_add_i32_e32 [[RESULT:v[0-9]+]], vcc, 0xf9c, [[REG]]
Darray-ptr-calc-i32.ll19 ; SI-ALLOCA: v_add_i32_e32 [[PTRREG:v[0-9]+]], vcc, 0, v{{[0-9]+}}
29 ; SI-PROMOTE: v_add_i32_e32 [[PTRREG:v[0-9]+]], vcc, 64
Dsplit-scalar-i64-add.ll11 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, 0x18f, v{{[0-9]+}}
62 ; SI: v_add_i32_e32 {{v[0-9]+}}, vcc, {{s[0-9]+}}, {{v[0-9]+}}
Dlocal-stack-slot-bug.ll12 ; CHECK: v_add_i32_e32 [[HI_OFF:v[0-9]+]], vcc, [[BYTES]], [[HI_CONST]]
13 ; CHECK: v_add_i32_e32 [[LO_OFF:v[0-9]+]], vcc, [[BYTES]], [[LO_CONST]]
Damdgpu-shader-calling-convention.ll6 ; GCN: v_add_i32_e32 v0, vcc, s8, v0
Dsgpr-copy-duplicate-operand.ll8 ; SI: v_add_i32_e32
Dmove-addr64-rsrc-dead-subreg-writes.ll18 ; GCN: v_add_i32_e32 v[[PTRLO:[0-9]+]], vcc, v[[LDPTRLO]], v[[VARG1LO]]
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AMDGPU/
Dearly-if-convert-cost.ll54 ; GCN: v_add_i32_e32
55 ; GCN: v_add_i32_e32
56 ; GCN: v_add_i32_e32
84 ; GCN: v_add_i32_e32
85 ; GCN: v_add_i32_e32
86 ; GCN: v_add_i32_e32
87 ; GCN: v_add_i32_e32
Dsalu-to-valu.ll112 ; GCN-NOHSA: v_add_i32_e32
247 ; GCN: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, s{{[0-9]+}}, [[MOVED]]
306 ; GCN-NOHSA: v_add_i32_e32
307 ; GCN-NOHSA: v_add_i32_e32
308 ; GCN-NOHSA: v_add_i32_e32
309 ; GCN-NOHSA: v_add_i32_e32
310 ; GCN-NOHSA: v_add_i32_e32
311 ; GCN-NOHSA: v_add_i32_e32
312 ; GCN-NOHSA: v_add_i32_e32
368 ; GCN-NOHSA: v_add_i32_e32
[all …]
Dds-negative-offset-addressing-mode-loop.ll11 ; CHECK: v_add_i32_e32 [[VADDR:v[0-9]+]],
13 ; SI-DAG: v_add_i32_e32 [[VADDR8:v[0-9]+]], vcc, 8, [[VADDR]]
15 ; SI-DAG: v_add_i32_e32 [[VADDR0x80:v[0-9]+]], vcc, 0x80, [[VADDR]]
17 ; SI-DAG: v_add_i32_e32 [[VADDR0x88:v[0-9]+]], vcc, 0x88, [[VADDR]]
19 ; SI-DAG: v_add_i32_e32 [[VADDR0x100:v[0-9]+]], vcc, 0x100, [[VADDR]]
Dshl_add_constant.ll9 ; SI: v_add_i32_e32 [[RESULT:v[0-9]+]], vcc, 36, [[REG]]
23 ; SI-DAG: v_add_i32_e32 [[ADDREG:v[0-9]+]], vcc, 9, {{v[0-9]+}}
43 ; SI: v_add_i32_e32 [[RESULT:v[0-9]+]], vcc, 0xf9c, [[REG]]
Dframe-index-amdgiz.ll23 ; CHECK: v_add_i32_e32 v1, vcc, s0, v0
28 ; CHECK: v_add_i32_e32 v0, vcc, s0, v0
Duaddo.ll26 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, s{{[0-9]+}}, v{{[0-9]+}}
44 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, v{{[0-9]+}}, v{{[0-9]+}}
68 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, v{{[0-9]+}}, v{{[0-9]+}}
108 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, v{{[0-9]+}}, v{{[0-9]+}}
Didiv-licm.ll14 ; GCN-DAG: v_add_i32_e32
50 ; GCN-DAG: v_add_i32_e32
86 ; GCN-DAG: v_add_i32_e32
122 ; GCN-DAG: v_add_i32_e32
Darray-ptr-calc-i32.ll15 ; SI-ALLOCA: v_add_i32_e32 [[PTRREG:v[0-9]+]], vcc, 16, v{{[0-9]+}}
25 ; SI-PROMOTE: v_add_i32_e32 [[PTRREG:v[0-9]+]], vcc, 64
Dsplit-scalar-i64-add.ll14 ; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, [[K]], v{{[0-9]+}}
65 ; SI: v_add_i32_e32 {{v[0-9]+}}, vcc, {{s[0-9]+}}, {{v[0-9]+}}
Dmove-addr64-rsrc-dead-subreg-writes.ll18 ; GCN: v_add_i32_e32 v[[PTRLO:[0-9]+]], vcc, v[[LDPTRLO]], v[[VARG1LO]]
/external/llvm/test/Object/AMDGPU/
Dobjdump.s14 v_add_i32_e32 v1, vcc, s0, v1
36 v_add_i32_e32 v10, vcc, s8, v10
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/AMDGPU/
Dvop2.s99 v_add_i32_e32 v0, vcc, 0.5, v0 label
103 v_add_i32_e32 v0, vcc, 3.125, v0 label
275 v_add_i32_e32 v1, vcc, v2, v3 label
Dvop2-err.s41 v_add_i32_e32 v1, s[0:1], v2, v3 label
/external/llvm/test/MC/AMDGPU/
Dvop2-err.s41 v_add_i32_e32 v1, s[0:1], v2, v3 label

123