Home
last modified time | relevance | path

Searched refs:IoLimit (Results 1 – 20 of 20) sorted by relevance

/device/linaro/bootloader/edk2/CorebootModulePkg/Library/BaseSerialPortLib16550/
DBaseSerialPortLib16550.c198 UINT32 IoLimit; in GetSerialRegisterBase() local
268 IoLimit = PciRead8 (PciLibAddress + OFFSET_OF (PCI_TYPE01, Bridge.IoLimit)); in GetSerialRegisterBase()
269 if ((IoLimit & PCI_BRIDGE_32_BIT_IO_SPACE ) == 0) { in GetSerialRegisterBase()
270 IoLimit = IoLimit >> 4; in GetSerialRegisterBase()
272IoLimit = (PciRead16 (PciLibAddress + OFFSET_OF (PCI_TYPE01, Bridge.IoLimitUpper16)) << 4) | (IoLi… in GetSerialRegisterBase()
284 if (IoLimit < IoBase) { in GetSerialRegisterBase()
291 if (IoBase < ParentIoBase || IoBase > ParentIoLimit || IoLimit > ParentIoLimit) { in GetSerialRegisterBase()
295 ParentIoLimit = IoLimit; in GetSerialRegisterBase()
/device/linaro/bootloader/edk2/MdeModulePkg/Library/BaseSerialPortLib16550/
DBaseSerialPortLib16550.c198 UINT32 IoLimit; in GetSerialRegisterBase() local
268 IoLimit = PciRead8 (PciLibAddress + OFFSET_OF (PCI_TYPE01, Bridge.IoLimit)); in GetSerialRegisterBase()
269 if ((IoLimit & PCI_BRIDGE_32_BIT_IO_SPACE ) == 0) { in GetSerialRegisterBase()
270 IoLimit = IoLimit >> 4; in GetSerialRegisterBase()
272IoLimit = (PciRead16 (PciLibAddress + OFFSET_OF (PCI_TYPE01, Bridge.IoLimitUpper16)) << 4) | (IoLi… in GetSerialRegisterBase()
284 if (IoLimit < IoBase) { in GetSerialRegisterBase()
291 if (IoBase < ParentIoBase || IoBase > ParentIoLimit || IoLimit > ParentIoLimit) { in GetSerialRegisterBase()
295 ParentIoLimit = IoLimit; in GetSerialRegisterBase()
/device/linaro/bootloader/edk2/DuetPkg/PciRootBridgeNoEnumerationDxe/
DPcatPciRootBridge.c253 Limit = (((UINT32)PciConfigurationHeader.Bridge.IoLimit & 0xf0) << 8) | 0x0fff; in InitializePcatPciRootBridge()
262 if (PrivateData->IoLimit < Limit) { in InitializePcatPciRootBridge()
263 PrivateData->IoLimit = Limit; in InitializePcatPciRootBridge()
435 if (PrivateData->IoLimit < 0xffff) { in InitializePcatPciRootBridge()
436 PrivateData->IoLimit = 0xffff; in InitializePcatPciRootBridge()
572 if (PrivateData->IoLimit >= PrivateData->IoBase) { in ConstructConfiguration()
651 if (PrivateData->IoLimit >= PrivateData->IoBase) { in ConstructConfiguration()
657 Configuration->AddrRangeMax = PrivateData->IoLimit; in ConstructConfiguration()
869 if (PrivateData->IoLimit < Limit) { in PcatPciRootBridgeParseBars()
870 PrivateData->IoLimit = (UINT32)Limit; in PcatPciRootBridgeParseBars()
DPcatPciRootBridge.h67 UINT64 IoLimit; // Max allowable io access member
/device/linaro/bootloader/edk2/QuarkPlatformPkg/Pci/Dxe/PciHostBridge/
DPciHostResource.h37 UINTN IoLimit; member
DPciHostBridge.c165 …PrivateData->Aperture.IoLimit = PcdGet16 (PcdPciHostBridgeIoBase) + (PcdGet16 (PcdPciHostBridgeIoS… in InitializePciHostBridge()
411 … if (RootBridgeInstance->Aperture.IoBase < RootBridgeInstance->Aperture.IoLimit) { in NotifyPhase()
426 while((BaseAddress + AddrLen) <= RootBridgeInstance->Aperture.IoLimit + 1) { in NotifyPhase()
DPciRootBridgeIo.c577 if (Address > PrivateData->Aperture.IoLimit) { in RootBridgeIoIoRead()
653 if (Address > PrivateData->Aperture.IoLimit) { in RootBridgeIoIoWrite()
/device/linaro/bootloader/edk2/DuetPkg/PciRootBridgeNoEnumerationDxe/Ipf/
DPcatIo.c80 if ( Address < PrivateData->IoBase || Address > PrivateData->IoLimit ) { in PcatRootBridgeIoIoRead()
183 if ( Address < PrivateData->IoBase || Address > PrivateData->IoLimit ) { in PcatRootBridgeIoIoWrite()
/device/linaro/bootloader/OpenPlatformPkg/Chips/Hisilicon/Drivers/PciHostBridgeDxe/
DPciHostBridge.h471 UINT64 IoLimit; member
DPciRootBridgeIo.c736 SetAtuIoRW (Private->RbPciBar, Private->IoBase, Private->IoLimit, Private->CpuIoRegionBase, 3); in InitAtu()
799 PrivateData->IoLimit = ResAppeture->IoLimit; in RootBridgeConstructor()
972 Limit = PrivateData->IoLimit; in RootBridgeIoCheckParameter()
/device/linaro/bootloader/edk2/DuetPkg/PciBusNoEnumerationDxe/
DPciDeviceSupport.c495 (PciData.Bridge.IoBase != 0 || PciData.Bridge.IoLimit != 0)) || in EnableBridgeAttributes()
497 …((PciData.Bridge.IoBase & 0xF0) != 0 || (PciData.Bridge.IoLimit & 0xF0) != 0 || PciData.Bridge.IoB… in EnableBridgeAttributes()
/device/linaro/bootloader/OpenPlatformPkg/Chips/Hisilicon/Include/Library/
DPlatformPciLib.h199 UINT64 IoLimit; member
/device/linaro/bootloader/edk2/ShellPkg/Library/UefiShellDebug1CommandsLib/
DPci.h372 UINT8 IoLimit; // I/O Limit member
DPci.c3533 IoAddress32 = (Bridge->IoLimitUpper << 16 | Bridge->IoLimit << 8); in PciExplainBridgeData()
/device/linaro/bootloader/edk2/OvmfPkg/Library/PciHostBridgeLib/
DXenSupport.c281 Limit = (((UINT32) Pci.Bridge.IoLimit & 0xf0) << 8) | 0x0fff; in ScanForRootBridges()
/device/linaro/bootloader/edk2/EdkCompatibilityPkg/Foundation/Include/IndustryStandard/
Dpci22.h79 UINT8 IoLimit; member
/device/linaro/bootloader/edk2/BaseTools/Source/C/Include/IndustryStandard/
Dpci22.h72 UINT8 IoLimit; member
/device/linaro/bootloader/edk2/CorebootPayloadPkg/Library/PciHostBridgeLib/
DPciHostBridgeSupport.c407 Limit = (((UINT32) Pci.Bridge.IoLimit & 0xf0) << 8) | 0x0fff; in ScanForRootBridges()
/device/linaro/bootloader/edk2/MdePkg/Include/IndustryStandard/
DPci22.h87 UINT8 IoLimit; member
/device/linaro/bootloader/edk2/EdkShellPkg/
DShellR33.patch6219 IoAddress32 = (Bridge->IoLimitUpper << 16 | Bridge->IoLimit << 8);