/device/linaro/bootloader/edk2/ArmPkg/Library/ArmLib/Arm/ |
D | ArmLibSupport.asm | 22 mrc p15,0,R0,c0,c0,0 26 mrc p15,0,R0,c0,c0,1 44 mcr p15,0,r0,c3,c0,0 65 mrc p15, 0, r0, c1, c0, 2 69 mcr p15, 0, r0, c1, c0, 2 74 mcr p15, 0, r0, c1, c0, 1 78 mrc p15, 0, r0, c1, c0, 1 82 mcr p15,0,r0,c2,c0,0 87 mcr p15, 0, r0, c2, c0, 2 92 mrc p15,0,r0,c2,c0,0 [all …]
|
D | ArmV7Support.asm | 74 mrc p15,0,R0,c1,c0,0 ; Read SCTLR into R0 (Read control register configuration data) 76 mcr p15,0,R0,c1,c0,0 ; Write R0 into SCTLR (Write control register configuration data) 82 mrc p15,0,R0,c1,c0,0 ; Read SCTLR into R0 (Read control register configuration data) 84 mcr p15,0,R0,c1,c0,0 ; Write R0 into SCTLR (Write control register configuration data) 93 mrc p15, 0, r0, c1, c0, 0 ; Get control register 97 mcr p15, 0, r0, c1, c0, 0 ; Write control register 103 mrc p15,0,R0,c1,c0,0 ; Read SCTLR into R0 (Read control register configuration data) 109 mrc p15,0,R0,c1,c0,0 ; Read SCTLR into R0 (Read control register configuration data) 111 mcr p15,0,R0,c1,c0,0 ; Write R0 into SCTLR (Write control register configuration data) 118 mrc p15,0,R0,c1,c0,0 ; Read SCTLR into R0 (Read control register configuration data) [all …]
|
D | ArmV7Support.S | 71 mrc p15,0,R0,c1,c0,0 73 mcr p15,0,R0,c1,c0,0 80 mrc p15,0,R0,c1,c0,0 82 mcr p15,0,R0,c1,c0,0 @Disable MMU 91 mrc p15, 0, r0, c1, c0, 0 @ Get control register 95 mcr p15, 0, r0, c1, c0, 0 @ Write control register 101 mrc p15,0,R0,c1,c0,0 107 mrc p15,0,R0,c1,c0,0 @Read control register configuration data 109 mcr p15,0,r0,c1,c0,0 @Write control register configuration data 116 mrc p15,0,R0,c1,c0,0 @Read control register configuration data [all …]
|
D | ArmLibSupport.S | 20 mrc p15,0,R0,c0,c0,0 24 mrc p15,0,R0,c0,c0,1 42 mcr p15,0,r0,c3,c0,0 63 mrc p15, 0, r0, c1, c0, 2 67 mcr p15, 0, r0, c1, c0, 2 72 mcr p15, 0, r0, c1, c0, 1 76 mrc p15, 0, r0, c1, c0, 1 80 mcr p15,0,r0,c2,c0,0 85 mcr p15, 0, r0, c2, c0, 2 90 mrc p15,0,r0,c2,c0,0 [all …]
|
D | ArmLibSupportV7.asm | 24 mrc p15,0,R0,c0,c0,5 78 mcr p15,2,r0,c0,c0,0 ; Write Cache Size Selection Register (CSSELR) 80 mrc p15,1,r0,c0,c0,0 ; Read current CP15 Cache Size ID Register (CCSIDR) 88 mrc p15,1,r0,c0,c0,1 ; Read CP15 Cache Level ID Register
|
D | ArmLibSupportV7.S | 20 mrc p15,0,R0,c0,c0,5 74 mcr p15,2,r0,c0,c0,0 @ Write Cache Size Selection Register (CSSELR) 76 mrc p15,1,r0,c0,c0,0 @ Read current CP15 Cache Size ID Register (CCSIDR) 84 mrc p15,1,r0,c0,c0,1 @ Read CP15 Cache Level ID Register
|
/device/linaro/bootloader/arm-trusted-firmware/include/lib/aarch32/ |
D | arch.h | 387 #define SCTLR p15, 0, c1, c0, 0 389 #define MPIDR p15, 0, c0, c0, 5 390 #define MIDR p15, 0, c0, c0, 0 391 #define VBAR p15, 0, c12, c0, 0 392 #define MVBAR p15, 0, c12, c0, 1 394 #define CPACR p15, 0, c1, c0, 2 401 #define CTR p15, 0, c0, c0, 1 402 #define CNTFRQ p15, 0, c14, c0, 0 403 #define ID_PFR1 p15, 0, c0, c1, 1 406 #define TTBCR p15, 0, c2, c0, 2 [all …]
|
/device/linaro/bootloader/edk2/ArmPkg/Library/ArmMmuLib/Arm/ |
D | ArmMmuLibV7Support.asm | 23 mrc p15,0,R0,c0,c0,5 29 mrc p15, 0, r0, c0, c1, 4 ; Read ID_MMFR0 Register
|
D | ArmMmuLibV7Support.S | 26 mrc p15,0,R0,c0,c0,5 32 mrc p15, 0, r0, c0, c1, 4 @ Read ID_MMFR0 Register
|
/device/google/contexthub/firmware/lib/libc/ |
D | memset.c | 56 #define VAL c0 in bzero() 60 memset(void *dst0, int c0, size_t length) in bzero() 92 if ((c = (u_char)c0) != 0) { /* Fill the word. */ in bzero()
|
/device/linaro/bootloader/edk2/ArmPlatformPkg/ArmVExpressPkg/Library/ArmVExpressLibRTSM/Arm/ |
D | RTSMHelper.asm | 42 mrc p15, 4, r0, c15, c0, 0 61 mrc p15, 0, r1, c0, c0, 0 80 mrc p15, 1, r0, c9, c0, 2 ; Read C9 register of CP15 to get CPU count
|
D | RTSMHelper.S | 28 mrc p15, 4, r0, c15, c0, 0 45 mrc p15, 0, r1, c0, c0, 0 64 mrc p15, 1, r0, c9, c0, 2 @ Read C9 register of CP15 to get CPU count
|
/device/linaro/bootloader/arm-trusted-firmware/include/lib/cpus/aarch32/ |
D | cortex_a53.h | 52 #define CORTEX_A53_L2ACTLR p15, 1, c15, c0, 0 60 #define CORTEX_A53_L2ECTLR p15, 1, c9, c0, 3
|
D | cortex_a57.h | 60 #define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2 71 #define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3
|
D | cortex_a72.h | 42 #define CORTEX_A72_L2CTLR p15, 1, c9, c0, 2
|
/device/linaro/bootloader/edk2/AppPkg/Applications/Python/Python-2.7.2/Lib/lib2to3/ |
D | pytree.py | 783 for c0, r0 in results: 785 if c0 < nodelen and c0 <= self.max: 787 for c1, r1 in generate_matches(alt, nodes[c0:]): 792 yield c0 + c1, r 793 new_results.append((c0 + c1, r)) 819 for c0, r0 in generate_matches(alt, nodes): 820 for c1, r1 in self._recursive_matches(nodes[c0:], count+1): 824 yield c0 + c1, r 879 for c0, r0 in p.generate_matches(nodes): 881 yield c0, r0 [all …]
|
/device/linaro/bootloader/edk2/MdeModulePkg/Universal/RegularExpressionDxe/Oniguruma/enc/ |
D | utf16_le.c | 87 UChar c0 = *p; in utf16le_mbc_to_code() local 91 code = ((((c1 - 0xd8) << 2) + ((c0 & 0xc0) >> 6) + 1) << 16) in utf16le_mbc_to_code() 92 + ((((c0 & 0x3f) << 2) + (p[3] - 0xdc)) << 8) in utf16le_mbc_to_code()
|
/device/google/contexthub/util/nanoapp_sign/ |
D | test_exponent | 4 21:34:1c:0c:d2:8a:b8:77:ff:18:d7:94:8c:c0:b7: 12 52:f9:e7:43:29:b3:80:78:e3:45:b7:3f:ae:03:c0:
|
/device/linaro/bootloader/edk2/ArmPkg/Drivers/ArmCpuLib/ArmCortexA9Lib/ |
D | ArmCortexA9Helper.S | 22 mrc p15, 4, r0, c15, c0, 0
|
D | ArmCortexA9Helper.asm | 26 mrc p15, 4, r0, c15, c0, 0
|
/device/linaro/bootloader/edk2/ArmPkg/Library/DebugAgentSymbolsBaseLib/Arm/ |
D | DebugAgentException.asm | 182 mrc p15, 0, R1, c6, c0, 2 ; Read IFAR 185 mrc p15, 0, R1, c5, c0, 1 ; Read IFSR 188 mrc p15, 0, R1, c6, c0, 0 ; Read DFAR 191 mrc p15, 0, R1, c5, c0, 0 ; Read DFSR 246 mcr p15, 0, R1, c5, c0, 1 ; Write IFSR 249 mcr p15, 0, R1, c5, c0, 0 ; Write DFSR
|
D | DebugAgentException.S | 187 mrc p15, 0, R1, c6, c0, 2 @ Read IFAR 190 mrc p15, 0, R1, c5, c0, 1 @ Read IFSR 193 mrc p15, 0, R1, c6, c0, 0 @ Read DFAR 196 mrc p15, 0, R1, c5, c0, 0 @ Read DFSR 251 mcr p15, 0, R1, c5, c0, 1 @ Write IFSR 254 mcr p15, 0, R1, c5, c0, 0 @ Write DFSR
|
/device/linaro/bootloader/edk2/ArmPkg/Library/ArmExceptionLib/Arm/ |
D | ExceptionSupport.asm | 203 mrc p15, 0, R1, c6, c0, 2 ; Read IFAR 206 mrc p15, 0, R1, c5, c0, 1 ; Read IFSR 209 mrc p15, 0, R1, c6, c0, 0 ; Read DFAR 212 mrc p15, 0, R1, c5, c0, 0 ; Read DFSR 273 mcr p15, 0, R1, c5, c0, 1 ; Write IFSR 276 mcr p15, 0, R1, c5, c0, 0 ; Write DFSR
|
D | ExceptionSupport.S | 209 mrc p15, 0, R1, c6, c0, 2 @ Read IFAR 212 mrc p15, 0, R1, c5, c0, 1 @ Read IFSR 215 mrc p15, 0, R1, c6, c0, 0 @ Read DFAR 218 mrc p15, 0, R1, c5, c0, 0 @ Read DFSR 279 mcr p15, 0, R1, c5, c0, 1 @ Write IFSR 282 mcr p15, 0, R1, c5, c0, 0 @ Write DFSR
|
/device/linaro/bootloader/edk2/EmbeddedPkg/Library/GdbDebugAgent/Arm/ |
D | ExceptionSupport.ARMv6.asm | 180 mrc p15, 0, R1, c6, c0, 2 ; Read IFAR 183 mrc p15, 0, R1, c5, c0, 1 ; Read IFSR 186 mrc p15, 0, R1, c6, c0, 0 ; Read DFAR 189 mrc p15, 0, R1, c5, c0, 0 ; Read DFSR
|