Home
last modified time | relevance | path

Searched refs:UXTH (Results 1 – 25 of 75) sorted by relevance

123

/external/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h41 UXTH, enumerator
61 case AArch64_AM::UXTH: return "uxth"; in getShiftExtendName()
128 case 1: return AArch64_AM::UXTH; in getExtendType()
155 case AArch64_AM::UXTH: return 1; break; in getExtendEncoding()
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/
Dmisched-int-basic.mir41 # CHECK: SU(4): %4:gprnopc = UXTH %3:gprnopc, 0, 14, $noreg
116 %4 = UXTH %3, 0, 14, $noreg
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h41 UXTH, enumerator
61 case AArch64_AM::UXTH: return "uxth"; in getShiftExtendName()
128 case 1: return AArch64_AM::UXTH; in getExtendType()
155 case AArch64_AM::UXTH: return 1; break; in getExtendEncoding()
/external/vixl/test/aarch32/config/
Dcond-rd-operand-rn-t32.json62 "Uxth" // UXTH{<c>}{<q>} {<Rd>}, <Rm> ; T1
63 // UXTH{<c>}{<q>} {<Rd>}, <Rm> {, ROR #<amount> } ; T2
Dcond-rd-operand-rn-ror-amount-a32.json37 "Uxth" // UXTH{<c>}{<q>} {<Rd>}, <Rm> {, ROR #<amount> } ; A1
Dcond-rd-operand-rn-ror-amount-t32.json37 "Uxth" // UXTH{<c>}{<q>} {<Rd>}, <Rm> {, ROR #<amount> } ; T2
Dcond-rd-operand-rn-a32.json51 "Uxth" // UXTH{<c>}{<q>} {<Rd>}, <Rm> {, ROR #<amount> } ; A1
/external/swiftshader/third_party/subzero/tests_lit/assembler/arm32/
Duxtb.ll1 ; Test the UXTB and UXTH instructions.
/external/llvm/test/MC/Disassembler/ARM/
Dthumb1.txt521 # UXTB/UXTH
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/
Dthumb1.txt521 # UXTB/UXTH
/external/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h360 UXTH, enumerator
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h401 UXTH, enumerator
/external/vixl/test/aarch64/
Dtest-api-aarch64.cc473 VIXL_CHECK(!Operand(w13, UXTH).IsPlainRegister()); in TEST()
Dtest-disasm-aarch64.cc316 COMPARE(add(w6, w7, Operand(w8, UXTH, 2)), "add w6, w7, w8, uxth #2"); in TEST()
328 COMPARE(add(x2, sp, Operand(x3, UXTH, 1)), "add x2, sp, w3, uxth #1"); in TEST()
342 COMPARE(sub(w6, w7, Operand(w8, UXTH, 2)), "sub w6, w7, w8, uxth #2"); in TEST()
351 COMPARE(cmp(x2, Operand(x3, UXTH, 3)), "cmp x2, w3, uxth #3"); in TEST()
354 COMPARE(sub(x2, sp, Operand(x3, UXTH, 1)), "sub x2, sp, w3, uxth #1"); in TEST()
Dtest-assembler-aarch64.cc190 __ Mvn(w12, Operand(w2, UXTH, 2)); in TEST()
364 __ Mov(w25, Operand(w13, UXTH, 2)); in TEST()
418 __ Mov(w21, Operand(w11, UXTH, 1)); in TEST()
425 __ Mov(x27, Operand(x12, UXTH, 1)); in TEST()
498 __ Orr(x7, x0, Operand(x1, UXTH, 1)); in TEST()
592 __ Orn(x7, x0, Operand(x1, UXTH, 1)); in TEST()
659 __ And(x7, x0, Operand(x1, UXTH, 1)); in TEST()
805 __ Bic(x7, x0, Operand(x1, UXTH, 1)); in TEST()
937 __ Eor(x7, x0, Operand(x1, UXTH, 1)); in TEST()
1004 __ Eon(x7, x0, Operand(x1, UXTH, 1)); in TEST()
[all …]
/external/libxaac/decoder/armv7/
Dixheaacd_post_twiddle_overlap.s133 UXTH R5, R10, ROR #16
134 UXTH R10, R10
/external/llvm/test/MC/ARM/
Dbasic-thumb-instructions.s656 @ UXTB/UXTH
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dbasic-thumb-instructions.s656 @ UXTB/UXTH
/external/v8/src/compiler/backend/arm64/
Dcode-generator-arm64.cc125 return Operand(InputRegister32(index), UXTH); in InputOperand2_32()
155 return Operand(InputRegister64(index), UXTH); in InputOperand2_64()
1874 ASSEMBLE_ATOMIC_COMPARE_EXCHANGE_INTEGER(ldaxrh, stlxrh, UXTH, in AssembleArchInstruction()
1880 ASSEMBLE_ATOMIC_COMPARE_EXCHANGE_INTEGER(ldaxrh, stlxrh, UXTH, in AssembleArchInstruction()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/
DARMInstructionSelector.cpp242 return Size == 8 ? ARM::UXTB : ARM::UXTH; in selectSimpleExtOpc()
/external/llvm/lib/Target/AArch64/
DAArch64ExpandPseudoInsts.cpp913 AArch64_AM::getArithExtendImm(AArch64_AM::UXTH, 0), in expandMI()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64ExpandPseudoInsts.cpp943 AArch64_AM::getArithExtendImm(AArch64_AM::UXTH, 0), in expandMI()
/external/pcre/dist2/src/sljit/
DsljitNativeARM_T2_32.c182 #define UXTH 0xb280 macro
763 return push_inst16(compiler, UXTH | RD3(dst) | RN3(arg2)); in emit_op_imm()
DsljitNativeARM_32.c134 #define UXTH 0xe6ff0070 macro
1067 return push_inst(compiler, (op == SLJIT_MOV_U16 ? UXTH : SXTH) | RD(dst) | RM(src2)); in emit_single_op()
/external/llvm/lib/Target/ARM/
DARMFastISel.cpp2644 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } } in ARMEmitIntExt()
2884 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },

123