/external/u-boot/board/ti/ks2_evm/ |
D | ddr3_k2g.c | 30 .mr0 = 0x00001430ul, 70 .mr0 = 0x00001830ul, 131 .mr0 = 0x00001430ul,
|
D | ddr3_cfg.c | 28 .mr0 = 0x00001C70ul,
|
/external/u-boot/arch/nds32/cpu/n1213/ |
D | start.S | 124 mfsr $r1, $mr0 126 mtsr $r1, $mr0 137 mfsr $r1, $mr0 139 mtsr $r1, $mr0 148 mfsr $r1, $mr0 150 mtsr $r1, $mr0 155 mfsr $r1, $mr0 157 mtsr $r1, $mr0
|
/external/u-boot/arch/arm/mach-sunxi/ |
D | dram_sun8i_a23.c | 37 .mr0 = 6736, 114 writel(dram_para.mr0, &mctl_phy->mr0); in mctl_init() 200 writel((dram_para.mr0 << 16) | dram_para.mr1, &mctl_ctl->init3); in mctl_init()
|
D | dram_sun8i_a83t.c | 134 writel(MCTL_MR0, &mctl_ctl->mr0); in auto_set_timing_para() 139 writel(MCTL_LPDDR3_MR0, &mctl_ctl->mr0); in auto_set_timing_para()
|
D | dram_sun8i_a33.c | 133 writel(MCTL_MR0, &mctl_ctl->mr0); in auto_set_timing_para()
|
D | dram_sun6i.c | 122 writel(MCTL_MR0, &mctl_phy->mr0); in mctl_channel_init()
|
D | dram_sun9i.c | 632 writel(mr[0], &mctl_phy->mr0); in mctl_channel_init()
|
/external/u-boot/board/imgtec/ci20/ |
D | ci20.c | 286 .mr0 = 0x420, 330 .mr0 = 0x420,
|
/external/u-boot/arch/arm/mach-keystone/include/mach/ |
D | ddr3.h | 28 unsigned int mr0; member
|
/external/u-boot/arch/arm/include/asm/arch-sunxi/ |
D | dram_sun8i_a23.h | 24 u32 mr0; member 184 u32 mr0; /* 0x54 mode register 0 */ member
|
D | dram_sun8i_a33.h | 74 u32 mr0; /* 0x30 */ member
|
D | dram_sun8i_a83t.h | 74 u32 mr0; /* 0x30 */ member
|
D | dram_sun9i.h | 107 u32 mr0; /* 0x9c mode register 0 */ member
|
D | dram_sun6i.h | 173 u32 mr0; /* 0x40 mode register 0 */ member
|
/external/ethtool/ |
D | ibm_emac.c | 40 u32 mr0; /* Special */ member 184 p->mr0, p->mr1, p->rmr, in print_emac_regs()
|
/external/arm-trusted-firmware/include/drivers/st/ |
D | stm32mp1_ddr.h | 133 uint32_t mr0; member
|
D | stm32mp1_ddr_regs.h | 160 uint32_t mr0; /* 0x40 Mode 0 */ member
|
/external/u-boot/drivers/ram/stm32mp1/ |
D | stm32mp1_ddr.h | 137 u32 mr0; member
|
D | stm32mp1_ddr_regs.h | 157 u32 mr0; /* 0x40 Mode 0*/ member
|
/external/u-boot/arch/arm/mach-keystone/ |
D | ddr3_spd.c | 34 debug_ddr_cfg("mr0 0x%08X\n", ptr->mr0); in dump_phy_config() 346 spd_cb->phy_cfg.mr0 = 1 << 12 | (spd->t_wr_bin & 0x7) << 9 | 0 << 8 | in init_ddr3param()
|
D | ddr3.c | 52 __raw_writel(phy_cfg->mr0, base + KS2_DDRPHY_MR0_OFFSET); in ddr3_init_ddrphy()
|
/external/u-boot/arch/mips/mach-jz47xx/jz4780/ |
D | sdram.c | 74 writel(ddr_config->mr0, ddr_phy_regs + DDRP_MR0); in ddr_phy_init()
|
/external/u-boot/arch/mips/mach-jz47xx/include/mach/ |
D | jz4780_dram.h | 437 u16 mr0; /* Mode Register 0 */ member
|
/external/u-boot/doc/device-tree-bindings/clock/ |
D | rockchip,rk3288-dmc.txt | 92 mr0..mr3
|