Home
last modified time | relevance | path

Searched refs:tfaw (Results 1 – 22 of 22) sorted by relevance

/external/u-boot/arch/arm/mach-sunxi/dram_timings/
Dh6_lpddr3.c29 u8 tfaw = max(ns_to_t(50), 4); in mctl_set_timing_params() local
87 writel((twtp << 24) | (tfaw << 16) | (trasmax << 8) | tras, in mctl_set_timing_params()
113 writel((tfaw << 17) | 0x28000400 | (tmrd << 1), &mctl_phy->dtpr[1]); in mctl_set_timing_params()
Dh6_ddr3_1333.c50 u8 tfaw = ns_to_t(50); /* JEDEC: 30 ns w/ 1K pages */ in mctl_set_timing_params() local
99 writel((twtp << 24) | (tfaw << 16) | (trasmax << 8) | tras, in mctl_set_timing_params()
125 writel((tfaw << 17) | 0x28000400 | (tmrd << 1), &mctl_phy->dtpr[1]); in mctl_set_timing_params()
Dlpddr3_stock.c11 u8 tfaw = max(ns_to_t(50), 4); in mctl_set_timing_params() local
53 writel(DRAMTMG0_TWTP(twtp) | DRAMTMG0_TFAW(tfaw) | in mctl_set_timing_params()
Dddr3_1333.c11 u8 tfaw = ns_to_t(50); in mctl_set_timing_params() local
57 writel(DRAMTMG0_TWTP(twtp) | DRAMTMG0_TFAW(tfaw) | in mctl_set_timing_params()
Dddr2_v3s.c11 u8 tfaw = ns_to_t(50); in mctl_set_timing_params() local
54 writel(DRAMTMG0_TWTP(twtp) | DRAMTMG0_TFAW(tfaw) | in mctl_set_timing_params()
/external/u-boot/arch/arm/mach-imx/mx6/
Dddr.c999 u8 twl, txp, tfaw, tcl; in mx6_lpddr2_cfg() local
1044 tfaw = DIV_ROUND_UP(60000, clkper) - 1; in mx6_lpddr2_cfg()
1046 tfaw = DIV_ROUND_UP(50000, clkper) - 1; in mx6_lpddr2_cfg()
1086 debug("tfaw=%d\n", tfaw); in mx6_lpddr2_cfg()
1141 (tfaw << 4) | tcl; in mx6_lpddr2_cfg()
1229 u8 todtlon, taxpd, tanpd, tcwl, txp, tfaw, tcl; in mx6_ddr3_cfg() local
1304 tfaw = DIV_ROUND_UP(40000, clkper) - 1; in mx6_ddr3_cfg()
1307 tfaw = DIV_ROUND_UP(50000, clkper) - 1; in mx6_ddr3_cfg()
1315 tfaw = DIV_ROUND_UP(37500, clkper) - 1; in mx6_ddr3_cfg()
1318 tfaw = DIV_ROUND_UP(50000, clkper) - 1; in mx6_ddr3_cfg()
[all …]
/external/u-boot/arch/arm/mach-sunxi/
Ddram_sun8i_a83t.c93 u8 tfaw = ns_to_t(50); in auto_set_timing_para() local
145 tfaw = max(ns_to_t(50), 4); in auto_set_timing_para()
170 reg_val = (twtp << 24) | (tfaw << 16) | (trasmax << 8) | (tras << 0); in auto_set_timing_para()
Ddram_sun8i_a33.c93 u8 tfaw = ns_to_t(50); in auto_set_timing_para() local
138 reg_val = (twtp << 24) | (tfaw << 16) | (trasmax << 8) | (tras << 0); in auto_set_timing_para()
/external/u-boot/board/phytec/pcm052/
Dpcm052.c103 .tfaw = 18, in dram_init()
158 .tfaw = 16, in dram_init()
/external/u-boot/arch/arm/include/asm/arch-vf610/
Dddrmc-vf610.h25 u8 tfaw; member
/external/u-boot/arch/arm/include/asm/arch-tegra20/
Demc.h51 u32 tfaw; /* 0x98: EMC_TFAW */ member
/external/u-boot/doc/device-tree-bindings/misc/
Dintel,baytrail-fsp.txt87 - fsp,dimm-tfaw
150 fsp,dimm-tfaw = <0x14>;
/external/arm-trusted-firmware/plat/rockchip/rk3399/drivers/dram/
Ddram_spec_timing.c309 pdram_timing->tfaw = in ddr3_get_parameter()
538 pdram_timing->tfaw = (LPDDR2_TFAW_LITTLE_200MHZ * nmhz + 999) in lpddr2_get_parameter()
541 pdram_timing->tfaw = (LPDDR2_TFAW_GREAT_200MHZ * nmhz + 999) in lpddr2_get_parameter()
805 pdram_timing->tfaw = max(8, tmp); in lpddr3_get_parameter()
1188 pdram_timing->tfaw = (LPDDR4_TFAW * nmhz + 999) / 1000; in lpddr4_get_parameter()
Ddram_spec_timing.h91 uint32_t tfaw; member
Ddfs.c538 (pdram_timing->tfaw << 24) | in gen_rk3399_ctl_params_f0()
792 (pdram_timing->tfaw << 16) | in gen_rk3399_ctl_params_f1()
/external/u-boot/arch/arm/mach-imx/
Dddrmc-vf610.c130 writel(DDRMC_CR14_TFAW(timings->tfaw) | DDRMC_CR14_TRP(timings->trp) | in ddrmc_ctrl_init_ddr3()
/external/u-boot/board/toradex/colibri_vf/
Dcolibri_vf.c99 .tfaw = 20, in dram_init()
/external/u-boot/board/freescale/vf610twr/
Dvf610twr.c97 .tfaw = 20, in dram_init()
/external/u-boot/arch/x86/dts/
Dconga-qeval20-qa3-e3845.dts297 fsp,dimm-tfaw = <22>;
Dminnowmax.dts314 fsp,dimm-tfaw = <0x14>;
Ddfi-bt700.dtsi315 fsp,dimm-tfaw = <22>;
/external/u-boot/arch/x86/cpu/quark/
Dsmc.c66 uint8_t trp, trcd, tras, twr, twtr, trrd, trtp, tfaw; in prog_ddr_timing_control() local
94 tfaw = MCEIL(mrc_params->params.faw, tck); in prog_ddr_timing_control()
122 dtr1 |= ((((tfaw + 1) >> 1) - 5) << 16);/* 4 bit DRAM Clock */ in prog_ddr_timing_control()