• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /****************************************************************************
2  ****************************************************************************
3  ***
4  ***   This header was automatically generated from a Linux kernel header
5  ***   of the same name, to make information necessary for userspace to
6  ***   call into the kernel available to libc.  It contains only constants,
7  ***   structures, and macros generated from the original header, and thus,
8  ***   contains no copyrightable information.
9  ***
10  ***   To edit the content of this header, modify the corresponding
11  ***   source file (e.g. under external/kernel-headers/original/) then
12  ***   run bionic/libc/kernel/tools/update_all.py
13  ***
14  ***   Any manual change here will be lost the next time this script will
15  ***   be run. You've been warned!
16  ***
17  ****************************************************************************
18  ****************************************************************************/
19 #ifndef _UAPI_LINUX_PERF_EVENT_H
20 #define _UAPI_LINUX_PERF_EVENT_H
21 #include <linux/types.h>
22 #include <linux/ioctl.h>
23 #include <asm/byteorder.h>
24 enum perf_type_id {
25   PERF_TYPE_HARDWARE = 0,
26   PERF_TYPE_SOFTWARE = 1,
27   PERF_TYPE_TRACEPOINT = 2,
28   PERF_TYPE_HW_CACHE = 3,
29   PERF_TYPE_RAW = 4,
30   PERF_TYPE_BREAKPOINT = 5,
31   PERF_TYPE_MAX,
32 };
33 enum perf_hw_id {
34   PERF_COUNT_HW_CPU_CYCLES = 0,
35   PERF_COUNT_HW_INSTRUCTIONS = 1,
36   PERF_COUNT_HW_CACHE_REFERENCES = 2,
37   PERF_COUNT_HW_CACHE_MISSES = 3,
38   PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
39   PERF_COUNT_HW_BRANCH_MISSES = 5,
40   PERF_COUNT_HW_BUS_CYCLES = 6,
41   PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
42   PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
43   PERF_COUNT_HW_REF_CPU_CYCLES = 9,
44   PERF_COUNT_HW_MAX,
45 };
46 enum perf_hw_cache_id {
47   PERF_COUNT_HW_CACHE_L1D = 0,
48   PERF_COUNT_HW_CACHE_L1I = 1,
49   PERF_COUNT_HW_CACHE_LL = 2,
50   PERF_COUNT_HW_CACHE_DTLB = 3,
51   PERF_COUNT_HW_CACHE_ITLB = 4,
52   PERF_COUNT_HW_CACHE_BPU = 5,
53   PERF_COUNT_HW_CACHE_NODE = 6,
54   PERF_COUNT_HW_CACHE_MAX,
55 };
56 enum perf_hw_cache_op_id {
57   PERF_COUNT_HW_CACHE_OP_READ = 0,
58   PERF_COUNT_HW_CACHE_OP_WRITE = 1,
59   PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
60   PERF_COUNT_HW_CACHE_OP_MAX,
61 };
62 enum perf_hw_cache_op_result_id {
63   PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
64   PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
65   PERF_COUNT_HW_CACHE_RESULT_MAX,
66 };
67 enum perf_sw_ids {
68   PERF_COUNT_SW_CPU_CLOCK = 0,
69   PERF_COUNT_SW_TASK_CLOCK = 1,
70   PERF_COUNT_SW_PAGE_FAULTS = 2,
71   PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
72   PERF_COUNT_SW_CPU_MIGRATIONS = 4,
73   PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
74   PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
75   PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
76   PERF_COUNT_SW_EMULATION_FAULTS = 8,
77   PERF_COUNT_SW_DUMMY = 9,
78   PERF_COUNT_SW_BPF_OUTPUT = 10,
79   PERF_COUNT_SW_MAX,
80 };
81 enum perf_event_sample_format {
82   PERF_SAMPLE_IP = 1U << 0,
83   PERF_SAMPLE_TID = 1U << 1,
84   PERF_SAMPLE_TIME = 1U << 2,
85   PERF_SAMPLE_ADDR = 1U << 3,
86   PERF_SAMPLE_READ = 1U << 4,
87   PERF_SAMPLE_CALLCHAIN = 1U << 5,
88   PERF_SAMPLE_ID = 1U << 6,
89   PERF_SAMPLE_CPU = 1U << 7,
90   PERF_SAMPLE_PERIOD = 1U << 8,
91   PERF_SAMPLE_STREAM_ID = 1U << 9,
92   PERF_SAMPLE_RAW = 1U << 10,
93   PERF_SAMPLE_BRANCH_STACK = 1U << 11,
94   PERF_SAMPLE_REGS_USER = 1U << 12,
95   PERF_SAMPLE_STACK_USER = 1U << 13,
96   PERF_SAMPLE_WEIGHT = 1U << 14,
97   PERF_SAMPLE_DATA_SRC = 1U << 15,
98   PERF_SAMPLE_IDENTIFIER = 1U << 16,
99   PERF_SAMPLE_TRANSACTION = 1U << 17,
100   PERF_SAMPLE_REGS_INTR = 1U << 18,
101   PERF_SAMPLE_PHYS_ADDR = 1U << 19,
102   PERF_SAMPLE_AUX = 1U << 20,
103   PERF_SAMPLE_MAX = 1U << 21,
104   __PERF_SAMPLE_CALLCHAIN_EARLY = 1ULL << 63,
105 };
106 enum perf_branch_sample_type_shift {
107   PERF_SAMPLE_BRANCH_USER_SHIFT = 0,
108   PERF_SAMPLE_BRANCH_KERNEL_SHIFT = 1,
109   PERF_SAMPLE_BRANCH_HV_SHIFT = 2,
110   PERF_SAMPLE_BRANCH_ANY_SHIFT = 3,
111   PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT = 4,
112   PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT = 5,
113   PERF_SAMPLE_BRANCH_IND_CALL_SHIFT = 6,
114   PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT = 7,
115   PERF_SAMPLE_BRANCH_IN_TX_SHIFT = 8,
116   PERF_SAMPLE_BRANCH_NO_TX_SHIFT = 9,
117   PERF_SAMPLE_BRANCH_COND_SHIFT = 10,
118   PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT = 11,
119   PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT = 12,
120   PERF_SAMPLE_BRANCH_CALL_SHIFT = 13,
121   PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT = 14,
122   PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT = 15,
123   PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT = 16,
124   PERF_SAMPLE_BRANCH_MAX_SHIFT
125 };
126 enum perf_branch_sample_type {
127   PERF_SAMPLE_BRANCH_USER = 1U << PERF_SAMPLE_BRANCH_USER_SHIFT,
128   PERF_SAMPLE_BRANCH_KERNEL = 1U << PERF_SAMPLE_BRANCH_KERNEL_SHIFT,
129   PERF_SAMPLE_BRANCH_HV = 1U << PERF_SAMPLE_BRANCH_HV_SHIFT,
130   PERF_SAMPLE_BRANCH_ANY = 1U << PERF_SAMPLE_BRANCH_ANY_SHIFT,
131   PERF_SAMPLE_BRANCH_ANY_CALL = 1U << PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT,
132   PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT,
133   PERF_SAMPLE_BRANCH_IND_CALL = 1U << PERF_SAMPLE_BRANCH_IND_CALL_SHIFT,
134   PERF_SAMPLE_BRANCH_ABORT_TX = 1U << PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT,
135   PERF_SAMPLE_BRANCH_IN_TX = 1U << PERF_SAMPLE_BRANCH_IN_TX_SHIFT,
136   PERF_SAMPLE_BRANCH_NO_TX = 1U << PERF_SAMPLE_BRANCH_NO_TX_SHIFT,
137   PERF_SAMPLE_BRANCH_COND = 1U << PERF_SAMPLE_BRANCH_COND_SHIFT,
138   PERF_SAMPLE_BRANCH_CALL_STACK = 1U << PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT,
139   PERF_SAMPLE_BRANCH_IND_JUMP = 1U << PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT,
140   PERF_SAMPLE_BRANCH_CALL = 1U << PERF_SAMPLE_BRANCH_CALL_SHIFT,
141   PERF_SAMPLE_BRANCH_NO_FLAGS = 1U << PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT,
142   PERF_SAMPLE_BRANCH_NO_CYCLES = 1U << PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT,
143   PERF_SAMPLE_BRANCH_TYPE_SAVE = 1U << PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT,
144   PERF_SAMPLE_BRANCH_MAX = 1U << PERF_SAMPLE_BRANCH_MAX_SHIFT,
145 };
146 enum {
147   PERF_BR_UNKNOWN = 0,
148   PERF_BR_COND = 1,
149   PERF_BR_UNCOND = 2,
150   PERF_BR_IND = 3,
151   PERF_BR_CALL = 4,
152   PERF_BR_IND_CALL = 5,
153   PERF_BR_RET = 6,
154   PERF_BR_SYSCALL = 7,
155   PERF_BR_SYSRET = 8,
156   PERF_BR_COND_CALL = 9,
157   PERF_BR_COND_RET = 10,
158   PERF_BR_MAX,
159 };
160 #define PERF_SAMPLE_BRANCH_PLM_ALL (PERF_SAMPLE_BRANCH_USER | PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_HV)
161 enum perf_sample_regs_abi {
162   PERF_SAMPLE_REGS_ABI_NONE = 0,
163   PERF_SAMPLE_REGS_ABI_32 = 1,
164   PERF_SAMPLE_REGS_ABI_64 = 2,
165 };
166 enum {
167   PERF_TXN_ELISION = (1 << 0),
168   PERF_TXN_TRANSACTION = (1 << 1),
169   PERF_TXN_SYNC = (1 << 2),
170   PERF_TXN_ASYNC = (1 << 3),
171   PERF_TXN_RETRY = (1 << 4),
172   PERF_TXN_CONFLICT = (1 << 5),
173   PERF_TXN_CAPACITY_WRITE = (1 << 6),
174   PERF_TXN_CAPACITY_READ = (1 << 7),
175   PERF_TXN_MAX = (1 << 8),
176   PERF_TXN_ABORT_MASK = (0xffffffffULL << 32),
177   PERF_TXN_ABORT_SHIFT = 32,
178 };
179 enum perf_event_read_format {
180   PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
181   PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
182   PERF_FORMAT_ID = 1U << 2,
183   PERF_FORMAT_GROUP = 1U << 3,
184   PERF_FORMAT_MAX = 1U << 4,
185 };
186 #define PERF_ATTR_SIZE_VER0 64
187 #define PERF_ATTR_SIZE_VER1 72
188 #define PERF_ATTR_SIZE_VER2 80
189 #define PERF_ATTR_SIZE_VER3 96
190 #define PERF_ATTR_SIZE_VER4 104
191 #define PERF_ATTR_SIZE_VER5 112
192 #define PERF_ATTR_SIZE_VER6 120
193 struct perf_event_attr {
194   __u32 type;
195   __u32 size;
196   __u64 config;
197   union {
198     __u64 sample_period;
199     __u64 sample_freq;
200   };
201   __u64 sample_type;
202   __u64 read_format;
203   __u64 disabled : 1, inherit : 1, pinned : 1, exclusive : 1, exclude_user : 1, exclude_kernel : 1, exclude_hv : 1, exclude_idle : 1, mmap : 1, comm : 1, freq : 1, inherit_stat : 1, enable_on_exec : 1, task : 1, watermark : 1, precise_ip : 2, mmap_data : 1, sample_id_all : 1, exclude_host : 1, exclude_guest : 1, exclude_callchain_kernel : 1, exclude_callchain_user : 1, mmap2 : 1, comm_exec : 1, use_clockid : 1, context_switch : 1, write_backward : 1, namespaces : 1, ksymbol : 1, bpf_event : 1, aux_output : 1, __reserved_1 : 32;
204   union {
205     __u32 wakeup_events;
206     __u32 wakeup_watermark;
207   };
208   __u32 bp_type;
209   union {
210     __u64 bp_addr;
211     __u64 kprobe_func;
212     __u64 uprobe_path;
213     __u64 config1;
214   };
215   union {
216     __u64 bp_len;
217     __u64 kprobe_addr;
218     __u64 probe_offset;
219     __u64 config2;
220   };
221   __u64 branch_sample_type;
222   __u64 sample_regs_user;
223   __u32 sample_stack_user;
224   __s32 clockid;
225   __u64 sample_regs_intr;
226   __u32 aux_watermark;
227   __u16 sample_max_stack;
228   __u16 __reserved_2;
229   __u32 aux_sample_size;
230   __u32 __reserved_3;
231 };
232 struct perf_event_query_bpf {
233   __u32 ids_len;
234   __u32 prog_cnt;
235   __u32 ids[0];
236 };
237 #define PERF_EVENT_IOC_ENABLE _IO('$', 0)
238 #define PERF_EVENT_IOC_DISABLE _IO('$', 1)
239 #define PERF_EVENT_IOC_REFRESH _IO('$', 2)
240 #define PERF_EVENT_IOC_RESET _IO('$', 3)
241 #define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
242 #define PERF_EVENT_IOC_SET_OUTPUT _IO('$', 5)
243 #define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
244 #define PERF_EVENT_IOC_ID _IOR('$', 7, __u64 *)
245 #define PERF_EVENT_IOC_SET_BPF _IOW('$', 8, __u32)
246 #define PERF_EVENT_IOC_PAUSE_OUTPUT _IOW('$', 9, __u32)
247 #define PERF_EVENT_IOC_QUERY_BPF _IOWR('$', 10, struct perf_event_query_bpf *)
248 #define PERF_EVENT_IOC_MODIFY_ATTRIBUTES _IOW('$', 11, struct perf_event_attr *)
249 enum perf_event_ioc_flags {
250   PERF_IOC_FLAG_GROUP = 1U << 0,
251 };
252 struct perf_event_mmap_page {
253   __u32 version;
254   __u32 compat_version;
255   __u32 lock;
256   __u32 index;
257   __s64 offset;
258   __u64 time_enabled;
259   __u64 time_running;
260   union {
261     __u64 capabilities;
262     struct {
263       __u64 cap_bit0 : 1, cap_bit0_is_deprecated : 1, cap_user_rdpmc : 1, cap_user_time : 1, cap_user_time_zero : 1, cap_____res : 59;
264     };
265   };
266   __u16 pmc_width;
267   __u16 time_shift;
268   __u32 time_mult;
269   __u64 time_offset;
270   __u64 time_zero;
271   __u32 size;
272   __u8 __reserved[118 * 8 + 4];
273   __u64 data_head;
274   __u64 data_tail;
275   __u64 data_offset;
276   __u64 data_size;
277   __u64 aux_head;
278   __u64 aux_tail;
279   __u64 aux_offset;
280   __u64 aux_size;
281 };
282 #define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
283 #define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
284 #define PERF_RECORD_MISC_KERNEL (1 << 0)
285 #define PERF_RECORD_MISC_USER (2 << 0)
286 #define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
287 #define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
288 #define PERF_RECORD_MISC_GUEST_USER (5 << 0)
289 #define PERF_RECORD_MISC_PROC_MAP_PARSE_TIMEOUT (1 << 12)
290 #define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
291 #define PERF_RECORD_MISC_COMM_EXEC (1 << 13)
292 #define PERF_RECORD_MISC_FORK_EXEC (1 << 13)
293 #define PERF_RECORD_MISC_SWITCH_OUT (1 << 13)
294 #define PERF_RECORD_MISC_EXACT_IP (1 << 14)
295 #define PERF_RECORD_MISC_SWITCH_OUT_PREEMPT (1 << 14)
296 #define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
297 struct perf_event_header {
298   __u32 type;
299   __u16 misc;
300   __u16 size;
301 };
302 struct perf_ns_link_info {
303   __u64 dev;
304   __u64 ino;
305 };
306 enum {
307   NET_NS_INDEX = 0,
308   UTS_NS_INDEX = 1,
309   IPC_NS_INDEX = 2,
310   PID_NS_INDEX = 3,
311   USER_NS_INDEX = 4,
312   MNT_NS_INDEX = 5,
313   CGROUP_NS_INDEX = 6,
314   NR_NAMESPACES,
315 };
316 enum perf_event_type {
317   PERF_RECORD_MMAP = 1,
318   PERF_RECORD_LOST = 2,
319   PERF_RECORD_COMM = 3,
320   PERF_RECORD_EXIT = 4,
321   PERF_RECORD_THROTTLE = 5,
322   PERF_RECORD_UNTHROTTLE = 6,
323   PERF_RECORD_FORK = 7,
324   PERF_RECORD_READ = 8,
325   PERF_RECORD_SAMPLE = 9,
326   PERF_RECORD_MMAP2 = 10,
327   PERF_RECORD_AUX = 11,
328   PERF_RECORD_ITRACE_START = 12,
329   PERF_RECORD_LOST_SAMPLES = 13,
330   PERF_RECORD_SWITCH = 14,
331   PERF_RECORD_SWITCH_CPU_WIDE = 15,
332   PERF_RECORD_NAMESPACES = 16,
333   PERF_RECORD_KSYMBOL = 17,
334   PERF_RECORD_BPF_EVENT = 18,
335   PERF_RECORD_MAX,
336 };
337 enum perf_record_ksymbol_type {
338   PERF_RECORD_KSYMBOL_TYPE_UNKNOWN = 0,
339   PERF_RECORD_KSYMBOL_TYPE_BPF = 1,
340   PERF_RECORD_KSYMBOL_TYPE_MAX
341 };
342 #define PERF_RECORD_KSYMBOL_FLAGS_UNREGISTER (1 << 0)
343 enum perf_bpf_event_type {
344   PERF_BPF_EVENT_UNKNOWN = 0,
345   PERF_BPF_EVENT_PROG_LOAD = 1,
346   PERF_BPF_EVENT_PROG_UNLOAD = 2,
347   PERF_BPF_EVENT_MAX,
348 };
349 #define PERF_MAX_STACK_DEPTH 127
350 #define PERF_MAX_CONTEXTS_PER_STACK 8
351 enum perf_callchain_context {
352   PERF_CONTEXT_HV = (__u64) - 32,
353   PERF_CONTEXT_KERNEL = (__u64) - 128,
354   PERF_CONTEXT_USER = (__u64) - 512,
355   PERF_CONTEXT_GUEST = (__u64) - 2048,
356   PERF_CONTEXT_GUEST_KERNEL = (__u64) - 2176,
357   PERF_CONTEXT_GUEST_USER = (__u64) - 2560,
358   PERF_CONTEXT_MAX = (__u64) - 4095,
359 };
360 #define PERF_AUX_FLAG_TRUNCATED 0x01
361 #define PERF_AUX_FLAG_OVERWRITE 0x02
362 #define PERF_AUX_FLAG_PARTIAL 0x04
363 #define PERF_AUX_FLAG_COLLISION 0x08
364 #define PERF_FLAG_FD_NO_GROUP (1UL << 0)
365 #define PERF_FLAG_FD_OUTPUT (1UL << 1)
366 #define PERF_FLAG_PID_CGROUP (1UL << 2)
367 #define PERF_FLAG_FD_CLOEXEC (1UL << 3)
368 #ifdef __LITTLE_ENDIAN_BITFIELD
369 union perf_mem_data_src {
370   __u64 val;
371   struct {
372     __u64 mem_op : 5, mem_lvl : 14, mem_snoop : 5, mem_lock : 2, mem_dtlb : 7, mem_lvl_num : 4, mem_remote : 1, mem_snoopx : 2, mem_rsvd : 24;
373   };
374 };
375 #elif defined(__BIG_ENDIAN_BITFIELD)
376 union perf_mem_data_src {
377   __u64 val;
378   struct {
379     __u64 mem_rsvd : 24, mem_snoopx : 2, mem_remote : 1, mem_lvl_num : 4, mem_dtlb : 7, mem_lock : 2, mem_snoop : 5, mem_lvl : 14, mem_op : 5;
380   };
381 };
382 #else
383 #error "Unknown endianness"
384 #endif
385 #define PERF_MEM_OP_NA 0x01
386 #define PERF_MEM_OP_LOAD 0x02
387 #define PERF_MEM_OP_STORE 0x04
388 #define PERF_MEM_OP_PFETCH 0x08
389 #define PERF_MEM_OP_EXEC 0x10
390 #define PERF_MEM_OP_SHIFT 0
391 #define PERF_MEM_LVL_NA 0x01
392 #define PERF_MEM_LVL_HIT 0x02
393 #define PERF_MEM_LVL_MISS 0x04
394 #define PERF_MEM_LVL_L1 0x08
395 #define PERF_MEM_LVL_LFB 0x10
396 #define PERF_MEM_LVL_L2 0x20
397 #define PERF_MEM_LVL_L3 0x40
398 #define PERF_MEM_LVL_LOC_RAM 0x80
399 #define PERF_MEM_LVL_REM_RAM1 0x100
400 #define PERF_MEM_LVL_REM_RAM2 0x200
401 #define PERF_MEM_LVL_REM_CCE1 0x400
402 #define PERF_MEM_LVL_REM_CCE2 0x800
403 #define PERF_MEM_LVL_IO 0x1000
404 #define PERF_MEM_LVL_UNC 0x2000
405 #define PERF_MEM_LVL_SHIFT 5
406 #define PERF_MEM_REMOTE_REMOTE 0x01
407 #define PERF_MEM_REMOTE_SHIFT 37
408 #define PERF_MEM_LVLNUM_L1 0x01
409 #define PERF_MEM_LVLNUM_L2 0x02
410 #define PERF_MEM_LVLNUM_L3 0x03
411 #define PERF_MEM_LVLNUM_L4 0x04
412 #define PERF_MEM_LVLNUM_ANY_CACHE 0x0b
413 #define PERF_MEM_LVLNUM_LFB 0x0c
414 #define PERF_MEM_LVLNUM_RAM 0x0d
415 #define PERF_MEM_LVLNUM_PMEM 0x0e
416 #define PERF_MEM_LVLNUM_NA 0x0f
417 #define PERF_MEM_LVLNUM_SHIFT 33
418 #define PERF_MEM_SNOOP_NA 0x01
419 #define PERF_MEM_SNOOP_NONE 0x02
420 #define PERF_MEM_SNOOP_HIT 0x04
421 #define PERF_MEM_SNOOP_MISS 0x08
422 #define PERF_MEM_SNOOP_HITM 0x10
423 #define PERF_MEM_SNOOP_SHIFT 19
424 #define PERF_MEM_SNOOPX_FWD 0x01
425 #define PERF_MEM_SNOOPX_SHIFT 37
426 #define PERF_MEM_LOCK_NA 0x01
427 #define PERF_MEM_LOCK_LOCKED 0x02
428 #define PERF_MEM_LOCK_SHIFT 24
429 #define PERF_MEM_TLB_NA 0x01
430 #define PERF_MEM_TLB_HIT 0x02
431 #define PERF_MEM_TLB_MISS 0x04
432 #define PERF_MEM_TLB_L1 0x08
433 #define PERF_MEM_TLB_L2 0x10
434 #define PERF_MEM_TLB_WK 0x20
435 #define PERF_MEM_TLB_OS 0x40
436 #define PERF_MEM_TLB_SHIFT 26
437 #define PERF_MEM_S(a,s) (((__u64) PERF_MEM_ ##a ##_ ##s) << PERF_MEM_ ##a ##_SHIFT)
438 struct perf_branch_entry {
439   __u64 from;
440   __u64 to;
441   __u64 mispred : 1, predicted : 1, in_tx : 1, abort : 1, cycles : 16, type : 4, reserved : 40;
442 };
443 #endif
444