1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved. 4 */ 5 6 #ifndef __ASM_ARC_CACHE_H 7 #define __ASM_ARC_CACHE_H 8 9 #include <config.h> 10 11 /* 12 * As of today we may handle any L1 cache line length right in software. 13 * For that essentially cache line length is a variable not constant. 14 * And to satisfy users of ARCH_DMA_MINALIGN we just use largest line length 15 * that may exist in either L1 or L2 (AKA SLC) caches on ARC. 16 */ 17 #define ARCH_DMA_MINALIGN 128 18 19 /* CONFIG_SYS_CACHELINE_SIZE is used a lot in drivers */ 20 #define CONFIG_SYS_CACHELINE_SIZE ARCH_DMA_MINALIGN 21 22 #if defined(ARC_MMU_ABSENT) 23 #define CONFIG_ARC_MMU_VER 0 24 #elif defined(CONFIG_ARC_MMU_V2) 25 #define CONFIG_ARC_MMU_VER 2 26 #elif defined(CONFIG_ARC_MMU_V3) 27 #define CONFIG_ARC_MMU_VER 3 28 #elif defined(CONFIG_ARC_MMU_V4) 29 #define CONFIG_ARC_MMU_VER 4 30 #endif 31 32 #ifndef __ASSEMBLY__ 33 34 void cache_init(void); 35 void flush_n_invalidate_dcache_all(void); 36 void sync_n_cleanup_cache_all(void); 37 is_ioc_enabled(void)38static const inline int is_ioc_enabled(void) 39 { 40 return IS_ENABLED(CONFIG_ARC_DBG_IOC_ENABLE); 41 } 42 43 #endif /* __ASSEMBLY__ */ 44 45 #endif /* __ASM_ARC_CACHE_H */ 46