Home
last modified time | relevance | path

Searched defs:Ty0 (Results 1 – 21 of 21) sorted by relevance

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86RegisterBankInfo.cpp215 const LLT Ty0 = MRI.getType(Op0.getReg()); in getInstrMapping() local
244 const LLT Ty0 = MRI.getType(Op0.getReg()); in getInstrMapping() local
/external/llvm-project/llvm/lib/Target/X86/
DX86RegisterBankInfo.cpp215 const LLT Ty0 = MRI.getType(Op0.getReg()); in getInstrMapping() local
244 const LLT Ty0 = MRI.getType(Op0.getReg()); in getInstrMapping() local
DX86InstCombineIntrinsic.cpp1945 auto *Ty0 = II.getArgOperand(0)->getType(); in simplifyDemandedVectorEltsIntrinsic() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64LegalizerInfo.cpp188 const LLT &Ty0 = Query.Types[0]; in AArch64LegalizerInfo() local
206 const LLT &Ty0 = Query.Types[0]; in AArch64LegalizerInfo() local
/external/llvm-project/llvm/lib/Target/AMDGPU/
DAMDGPURewriteOutArguments.cpp210 bool AMDGPURewriteOutArguments::isVec3ToVec4Shuffle(Type *Ty0, Type* Ty1) const { in isVec3ToVec4Shuffle()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DAMDGPURewriteOutArguments.cpp210 bool AMDGPURewriteOutArguments::isVec3ToVec4Shuffle(Type *Ty0, Type* Ty1) const { in isVec3ToVec4Shuffle()
DAMDGPULegalizerInfo.cpp824 const LLT Ty0 = Query.Types[0]; in AMDGPULegalizerInfo() local
/external/llvm-project/llvm/lib/Target/AArch64/GISel/
DAArch64LegalizerInfo.cpp213 const LLT &Ty0 = Query.Types[0]; in AArch64LegalizerInfo() local
231 const LLT &Ty0 = Query.Types[0]; in AArch64LegalizerInfo() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Transforms/Vectorize/
DLoopVectorizationLegality.cpp381 static Type *getWiderType(const DataLayout &DL, Type *Ty0, Type *Ty1) { in getWiderType()
DSLPVectorizer.cpp421 Type *Ty0 = cast<Instruction>(VL[BaseIndex])->getOperand(0)->getType(); in getSameOpcode() local
2878 Type *Ty0 = VL0->getOperand(0)->getType(); in buildTree_rec() local
/external/llvm-project/llvm/lib/Transforms/Vectorize/
DLoopVectorizationLegality.cpp391 static Type *getWiderType(const DataLayout &DL, Type *Ty0, Type *Ty1) { in getWiderType()
DSLPVectorizer.cpp424 Type *Ty0 = cast<Instruction>(VL[BaseIndex])->getOperand(0)->getType(); in getSameOpcode() local
3039 Type *Ty0 = VL0->getOperand(0)->getType(); in buildTree_rec() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/SystemZ/
DSystemZTargetTransformInfo.cpp551 static unsigned getElSizeLog2Diff(Type *Ty0, Type *Ty1) { in getElSizeLog2Diff()
/external/llvm-project/llvm/lib/Target/SystemZ/
DSystemZTargetTransformInfo.cpp582 static unsigned getElSizeLog2Diff(Type *Ty0, Type *Ty1) { in getElSizeLog2Diff()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Transforms/InstCombine/
DInstCombineSimplifyDemanded.cpp1680 auto *Ty0 = II->getArgOperand(0)->getType(); in SimplifyDemandedVectorElts() local
/external/llvm-project/llvm/lib/CodeGen/
DMachineVerifier.cpp851 bool MachineVerifier::verifyVectorElementMatch(LLT Ty0, LLT Ty1, in verifyVectorElementMatch()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DMachineVerifier.cpp896 bool MachineVerifier::verifyVectorElementMatch(LLT Ty0, LLT Ty1, in verifyVectorElementMatch()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonLoopIdiomRecognition.cpp1096 Type *Ty0 = P->getIncomingValue(0)->getType(); in promoteTypes() local
/external/llvm-project/llvm/lib/Target/Hexagon/
DHexagonLoopIdiomRecognition.cpp1115 Type *Ty0 = P->getIncomingValue(0)->getType(); in promoteTypes() local
/external/llvm/lib/Transforms/Vectorize/
DSLPVectorizer.cpp1301 Type *Ty0 = cast<Instruction>(VL0)->getOperand(0)->getType(); in buildTree_rec() local
DLoopVectorize.cpp4508 static Type *getWiderType(const DataLayout &DL, Type *Ty0, Type *Ty1) { in getWiderType()