Home
last modified time | relevance | path

Searched refs:b1010 (Results 1 – 25 of 63) sorted by relevance

123

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td117 def : DC<"CVAC", 0b011, 0b0111, 0b1010, 0b001>;
118 def : DC<"CSW", 0b000, 0b0111, 0b1010, 0b010>;
132 def : DC<"CGSW", 0b000, 0b0111, 0b1010, 0b100>;
134 def : DC<"CGVAC", 0b011, 0b0111, 0b1010, 0b011>;
141 def : DC<"CGDSW", 0b000, 0b0111, 0b1010, 0b110>;
143 def : DC<"CGDVAC", 0b011, 0b0111, 0b1010, 0b101>;
628 def : ROSysReg<"TRCIDR2", 0b10, 0b001, 0b0000, 0b1010, 0b111>;
636 def : ROSysReg<"TRCDEVAFF0", 0b10, 0b001, 0b0111, 0b1010, 0b110>;
649 def : ROSysReg<"TRCPIDR2", 0b10, 0b001, 0b0111, 0b1010, 0b111>;
676 def : ROSysReg<"LORID_EL1", 0b11, 0b000, 0b1010, 0b0100, 0b111>;
[all …]
DAArch64SVEInstrInfo.td203 defm FMULX_ZPmZ : sve_fp_2op_p_zds<0b1010, "fmulx", int_aarch64_sve_fmulx>;
322 defm NOR_PPzPP : sve_int_pred_log<0b1010, "nor", int_aarch64_sve_nor_z>;
352 defm LD1W_IMM : sve_mem_cld_si<0b1010, "ld1w", Z_s, ZPR32>;
398 defm LD1W : sve_mem_cld_ss<0b1010, "ld1w", Z_s, ZPR32, GPR64NoXZRshifted32>;
416 defm LDNF1W_IMM : sve_mem_cldnf_si<0b1010, "ldnf1w", Z_s, ZPR32>;
434 defm LDFF1W : sve_mem_cldff_ss<0b1010, "ldff1w", Z_s, ZPR32, GPR64shifted32>;
479 …defm GLD1W : sve_mem_32b_gld_vs_32_unscaled<0b1010, "ld1w", AArch64ld1_gather_sxtw, AAr…
488 …defm GLD1W : sve_mem_32b_gld_sv_32_scaled<0b1010, "ld1w", AArch64ld1_gather_sxtw_scaled, …
501 …defm GLD1W : sve_mem_32b_gld_vi_32_ptrs<0b1010, "ld1w", uimm5s4, AArch64ld1_gather_imm, …
516 …defm GLD1W_D : sve_mem_64b_gld_vi_64_ptrs<0b1010, "ld1w", uimm5s4, AArch64ld1_gather_imm, …
[all …]
/external/llvm-project/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td122 def : DC<"CVAC", 0b011, 0b0111, 0b1010, 0b001>;
123 def : DC<"CSW", 0b000, 0b0111, 0b1010, 0b010>;
137 def : DC<"CGSW", 0b000, 0b0111, 0b1010, 0b100>;
139 def : DC<"CGVAC", 0b011, 0b0111, 0b1010, 0b011>;
146 def : DC<"CGDSW", 0b000, 0b0111, 0b1010, 0b110>;
148 def : DC<"CGDVAC", 0b011, 0b0111, 0b1010, 0b101>;
633 def : ROSysReg<"TRCIDR2", 0b10, 0b001, 0b0000, 0b1010, 0b111>;
641 def : ROSysReg<"TRCDEVAFF0", 0b10, 0b001, 0b0111, 0b1010, 0b110>;
654 def : ROSysReg<"TRCPIDR2", 0b10, 0b001, 0b0111, 0b1010, 0b111>;
681 def : ROSysReg<"LORID_EL1", 0b11, 0b000, 0b1010, 0b0100, 0b111>;
[all …]
DAArch64SVEInstrInfo.td419 …defm FMULX_ZPmZ : sve_fp_2op_p_zds<0b1010, "fmulx", "FMULX_ZPZZ", int_aarch64_sve_fmulx, Destruct…
650 defm NOR_PPzPP : sve_int_pred_log<0b1010, "nor", int_aarch64_sve_nor_z>;
692 defm LD1W_IMM : sve_mem_cld_si<0b1010, "ld1w", Z_s, ZPR32>;
738 defm LD1W : sve_mem_cld_ss<0b1010, "ld1w", Z_s, ZPR32, GPR64NoXZRshifted32>;
756 defm LDNF1W_IMM : sve_mem_cldnf_si<0b1010, "ldnf1w", Z_s, ZPR32>;
774 defm LDFF1W : sve_mem_cldff_ss<0b1010, "ldff1w", Z_s, ZPR32, GPR64shifted32>;
819 …defm GLD1W : sve_mem_32b_gld_vs_32_unscaled<0b1010, "ld1w", AArch64ld1_gather_sxtw_z, A…
828 …defm GLD1W : sve_mem_32b_gld_sv_32_scaled<0b1010, "ld1w", AArch64ld1_gather_sxtw_scaled_z,…
841 …defm GLD1W : sve_mem_32b_gld_vi_32_ptrs<0b1010, "ld1w", uimm5s4, AArch64ld1_gather_imm_z, …
856 …defm GLD1W_D : sve_mem_64b_gld_vi_64_ptrs<0b1010, "ld1w", uimm5s4, AArch64ld1_gather_imm_z, …
[all …]
/external/llvm/lib/Target/AArch64/
DAArch64SystemOperands.td97 def : DC<"CVAC", 0b01, 0b011, 0b0111, 0b1010, 0b001>;
98 def : DC<"CSW", 0b01, 0b000, 0b0111, 0b1010, 0b010>;
376 def : ROSysReg<"TRCIDR2", 0b10, 0b001, 0b0000, 0b1010, 0b111>;
384 def : ROSysReg<"TRCDEVAFF0", 0b10, 0b001, 0b0111, 0b1010, 0b110>;
397 def : ROSysReg<"TRCPIDR2", 0b10, 0b001, 0b0111, 0b1010, 0b111>;
418 def : ROSysReg<"LORID_EL1", 0b11, 0b000, 0b1010, 0b0100, 0b111>;
473 def : RWSysReg<"DBGBVR10_EL1", 0b10, 0b000, 0b0000, 0b1010, 0b100>;
489 def : RWSysReg<"DBGBCR10_EL1", 0b10, 0b000, 0b0000, 0b1010, 0b101>;
505 def : RWSysReg<"DBGWVR10_EL1", 0b10, 0b000, 0b0000, 0b1010, 0b110>;
521 def : RWSysReg<"DBGWCR10_EL1", 0b10, 0b000, 0b0000, 0b1010, 0b111>;
[all …]
/external/llvm/lib/Target/Hexagon/
DHexagonSystemInst.td26 let Inst{31-28} = 0b1010;
44 let Inst{31-28} = 0b1010;
98 let IClass = 0b1010;
DHexagonInstrEnc.td317 class V6_vL32b_nt_tmp_ai_enc : Enc_COPROC_VMEM_vL32_b_ai<0b1010>;
336 class V6_vL32b_nt_tmp_ai_128B_enc : Enc_COPROC_VMEM_vL32_b_ai_128B<0b1010>;
456 class V6_vS32b_nt_new_pred_ai_enc : Enc_COPROC_VMEM_vS32b_n_ew_pred_ai<0b1010>;
473 class V6_vS32b_nt_new_pred_ai_128B_enc : Enc_COPROC_VMEM_vS32b_n_ew_pred_ai_128B<0b1010>;
495 class V6_vL32b_nt_tmp_pi_enc : Enc_COPROC_VMEM_vL32_b_pi<0b1010>;
514 class V6_vL32b_nt_tmp_pi_128B_enc : Enc_COPROC_VMEM_vL32_b_pi_128B<0b1010>;
643 class V6_vS32b_nt_new_pred_pi_enc : Enc_COPROC_VMEM_vS32b_n_ew_pred_pi<0b1010>;
660 class V6_vS32b_nt_new_pred_pi_128B_enc : Enc_COPROC_VMEM_vS32b_n_ew_pred_pi_128B<0b1010>;
738 class V6_vS32b_nt_new_pred_ppu_enc : Enc_COPROC_VMEM_vS32b_n_ew_pred_ppu<0b1010>;
DHexagonInstrInfo.td1733 defm loadrh: LD_Idxd <"memh", "LDrih", IntRegs, s11_1Ext, u6_1Ext, 0b1010>;
1928 defm loadrh : LD_PostInc <"memh", "LDrih", IntRegs, s4_1Imm, 0b1010>;
2015 def L2_loadrh_pr : T_load_pr <"memh", IntRegs, 0b1010, HalfWordAccess>;
2079 def L2_loadrh_pcr : T_load_pcr <"memh", IntRegs, 0b1010>;
2164 def L2_loadrh_pci : T_load_pci <"memh", IntRegs, s4_1Imm, 0b1010>;
2220 let IClass = 0b1010;
2267 def L2_loadrh_pbr : T_load_pbr <"memh", IntRegs, HalfWordAccess, 0b1010>;
2874 let Inst{27-24} = 0b1010;
2949 let Inst{27-24} = 0b1010;
2970 let Inst{27-24} = 0b1010;
[all …]
DHexagonInstrInfoV4.td422 def L4_loadrh_ap : T_LD_abs_set <"memh", IntRegs, 0b1010>;
480 def L4_loadrh_ur : T_LoadAbsReg<"memh", "LDrih", IntRegs, 0b1010>;
549 let Inst{27-24} = 0b1010;
702 let IClass = 0b1010;
738 let IClass = 0b1010;
776 let IClass = 0b1010;
834 let IClass = 0b1010;
1282 let IClass = 0b1010;
1426 let IClass = 0b1010;
1466 let IClass = 0b1010;
[all …]
DHexagonInstrInfoV3.td239 let Inst{27-24} = 0b1010;
/external/llvm/test/TableGen/
Dlist-element-bitref.td10 def c0 : C<[0b0101, 0b1010]>;
/external/llvm-project/llvm/test/TableGen/
Dlist-element-bitref.td10 def c0 : C<[0b0101, 0b1010]>;
DConstraintChecking.inc28 let Inst{7-4} = 0b1010;
/external/clang/test/Lexer/
Dcxx1y_digit_separators.cpp18 int e = 0'b1010; // expected-error {{digit 'b' in octal constant}}
/external/llvm-project/clang/test/Lexer/
Dcxx1y_digit_separators.cpp18 int e = 0'b1010; // expected-error {{digit 'b' in octal constant}}
/external/llvm/lib/Target/ARM/
DARMInstrVFP.td987 def VMOVRS : AVConv2I<0b11100001, 0b1010,
1009 def VMOVSR : AVConv4I<0b11100000, 0b1010,
1059 def VMOVRRS : AVConv3I<0b11000101, 0b1010,
1128 def VMOVSRR : AVConv5I<0b11000100, 0b1010,
1269 def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1308 def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1405 def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1445 def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
1480 def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1501 def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
[all …]
DARMInstrNEON.td675 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
712 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
720 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
1221 def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1233 def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1259 def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
1270 def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
1658 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins AddrMode:$Rn, VecListDPair:$Vd),
1695 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1703 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
[all …]
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMInstrVFP.td1071 def VMOVRS : AVConv2I<0b11100001, 0b1010,
1095 def VMOVSR : AVConv4I<0b11100000, 0b1010,
1150 def VMOVRRS : AVConv3I<0b11000101, 0b1010,
1223 def VMOVSRR : AVConv5I<0b11000100, 0b1010,
1373 def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1419 def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1523 def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1570 def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
1611 def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1636 def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
[all …]
/external/llvm-project/llvm/lib/Target/ARM/
DARMInstrVFP.td1140 def VMOVRS : AVConv2I<0b11100001, 0b1010,
1164 def VMOVSR : AVConv4I<0b11100000, 0b1010,
1219 def VMOVRRS : AVConv3I<0b11000101, 0b1010,
1292 def VMOVSRR : AVConv5I<0b11000100, 0b1010,
1451 def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1497 def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
1605 def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1652 def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
1693 def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
1718 def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
[all …]
/external/llvm-project/llvm/test/tools/llvm-symbolizer/
Dinput-base.test18 RUN: llvm-addr2line -e /dev/null -a 0b1010 | FileCheck %s --check-prefix=HEXADECIMAL-NOT-BINARY
/external/llvm-project/llvm/lib/Target/ARM/Utils/
DARMBaseInfo.h112 TET = 0b1010,
/external/deqp/external/vulkancts/modules/vulkan/conditional_rendering/
DvktConditionalDrawAndClearTests.cpp137 b1010 = 0xA, enumerator
152 { true, true, false, b1010, b1010, b0101, false, NONE },
153 { false, true, true, b1010, b1010, b1111, false, NONE },
/external/llvm/lib/Target/Sparc/
DSparcInstrAliases.td273 defm : int_cond_alias<"g", 0b1010>;
304 defm : fp_cond_alias<"ue", 0b1010>;
327 defm : cp_cond_alias<"03", 0b1010>;
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Sparc/
DSparcInstrAliases.td272 defm : int_cond_alias<"g", 0b1010>;
303 defm : fp_cond_alias<"ue", 0b1010>;
326 defm : cp_cond_alias<"03", 0b1010>;
/external/llvm-project/llvm/lib/Target/Sparc/
DSparcInstrAliases.td272 defm : int_cond_alias<"g", 0b1010>;
303 defm : fp_cond_alias<"ue", 0b1010>;
326 defm : cp_cond_alias<"03", 0b1010>;

123