/external/llvm-project/llvm/lib/CodeGen/ |
D | MachineCopyPropagation.cpp | 391 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isBackwardPropagatableRegClassCopy() 411 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isForwardableRegClassCopy()
|
D | TailDuplicator.cpp | 442 auto *NewRC = MI->getRegClassConstraint(i, TII, TRI); in duplicateInstruction()
|
D | MachineInstr.cpp | 875 MachineInstr::getRegClassConstraint(unsigned OpIdx, in getRegClassConstraint() function in MachineInstr 946 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); in getRegClassConstraintEffect()
|
D | TargetInstrInfo.cpp | 820 const TargetRegisterClass *RC = Root.getRegClassConstraint(0, TII, TRI); in reassociateOps()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
D | MachineCopyPropagation.cpp | 390 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isBackwardPropagatableRegClassCopy() 410 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isForwardableRegClassCopy()
|
D | TailDuplicator.cpp | 440 auto *NewRC = MI->getRegClassConstraint(i, TII, TRI); in duplicateInstruction()
|
D | MachineInstr.cpp | 831 MachineInstr::getRegClassConstraint(unsigned OpIdx, in getRegClassConstraint() function in MachineInstr 902 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); in getRegClassConstraintEffect()
|
D | TargetInstrInfo.cpp | 782 const TargetRegisterClass *RC = Root.getRegClassConstraint(0, TII, TRI); in reassociateOps()
|
/external/llvm/lib/CodeGen/GlobalISel/ |
D | RegisterBankInfo.cpp | 190 const TargetRegisterClass *RC = MI.getRegClassConstraint(OpIdx, &TII, &TRI); in getRegBankFromConstraints()
|
/external/llvm/include/llvm/CodeGen/ |
D | MachineInstr.h | 993 getRegClassConstraint(unsigned OpIdx,
|
/external/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
D | RegisterBankInfo.cpp | 119 const TargetRegisterClass *RC = MI.getRegClassConstraint(OpIdx, &TII, TRI); in getRegBankFromConstraints()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/ |
D | RegisterBankInfo.cpp | 119 const TargetRegisterClass *RC = MI.getRegClassConstraint(OpIdx, &TII, TRI); in getRegBankFromConstraints()
|
/external/llvm/lib/CodeGen/ |
D | TailDuplicator.cpp | 392 auto *NewRC = MI->getRegClassConstraint(i, TII, TRI); in duplicateInstruction()
|
D | MachineInstr.cpp | 1178 MachineInstr::getRegClassConstraint(unsigned OpIdx, in getRegClassConstraint() function in MachineInstr 1246 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); in getRegClassConstraintEffect()
|
D | TargetInstrInfo.cpp | 674 const TargetRegisterClass *RC = Root.getRegClassConstraint(0, TII, TRI); in reassociateOps()
|
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
D | MachineInstr.h | 1314 getRegClassConstraint(unsigned OpIdx,
|
/external/llvm-project/llvm/include/llvm/CodeGen/ |
D | MachineInstr.h | 1426 getRegClassConstraint(unsigned OpIdx,
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64InstrInfo.cpp | 760 Instr.getRegClassConstraint(OpIdx, TII, TRI); in UpdateOperandRegClass()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
D | AArch64InstrInfo.cpp | 1061 Instr.getRegClassConstraint(OpIdx, TII, TRI); in UpdateOperandRegClass()
|
/external/llvm-project/llvm/lib/Target/AArch64/ |
D | AArch64InstrInfo.cpp | 1184 Instr.getRegClassConstraint(OpIdx, TII, TRI); in UpdateOperandRegClass()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | SIInstrInfo.cpp | 3224 const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI); in verifyInstruction()
|
/external/llvm-project/llvm/lib/Target/AMDGPU/ |
D | SIInstrInfo.cpp | 3668 const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI); in verifyInstruction()
|