Home
last modified time | relevance | path

Searched refs:plat_params (Results 1 – 7 of 7) sorted by relevance

/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t210/
Dplat_setup.c165 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in plat_early_platform_setup() local
174 tegra_memctrl_tzdram_setup(plat_params->tzdram_base, in plat_early_platform_setup()
175 (uint32_t)plat_params->tzdram_size); in plat_early_platform_setup()
178 if (plat_params->l2_ecc_parity_prot_dis != 1) { in plat_early_platform_setup()
204 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in plat_late_platform_setup() local
210 if (plat_params->sc7entry_fw_base && plat_params->sc7entry_fw_size) { in plat_late_platform_setup()
212 assert(plat_params->sc7entry_fw_size <= TEGRA_IRAM_A_SIZE); in plat_late_platform_setup()
221 assert(plat_params->tzdram_base > plat_params->sc7entry_fw_base); in plat_late_platform_setup()
223 sc7entry_end = plat_params->sc7entry_fw_base + in plat_late_platform_setup()
224 plat_params->sc7entry_fw_size; in plat_late_platform_setup()
[all …]
Dplat_psci_handlers.c47 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in tegra_soc_validate_power_state() local
75 if (!tegra_bpmp_init() && !plat_params->sc7entry_fw_base) in tegra_soc_validate_power_state()
347 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in tegra_soc_pwr_domain_power_down_wfi() local
409 (const void *)(plat_params->sc7entry_fw_base + SC7ENTRY_FW_HEADER_SIZE_BYTES), in tegra_soc_pwr_domain_power_down_wfi()
410 plat_params->sc7entry_fw_size - SC7ENTRY_FW_HEADER_SIZE_BYTES); in tegra_soc_pwr_domain_power_down_wfi()
435 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in tegra_soc_pwr_domain_on_finish() local
441 if (plat_params->l2_ecc_parity_prot_dis != 1) { in tegra_soc_pwr_domain_on_finish()
489 if (plat_params->sc7entry_fw_base != 0U) { in tegra_soc_pwr_domain_on_finish()
491 offset = plat_params->tzdram_base - plat_params->sc7entry_fw_base; in tegra_soc_pwr_domain_on_finish()
492 tegra_memctrl_tzdram_setup(plat_params->sc7entry_fw_base, in tegra_soc_pwr_domain_on_finish()
[all …]
/external/arm-trusted-firmware/plat/nvidia/tegra/common/
Dtegra_bl31_setup.c95 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; in bl31_early_platform_setup2() local
106 if (plat_params == NULL) { in bl31_early_platform_setup2()
107 plat_params = plat_get_bl31_plat_params(); in bl31_early_platform_setup2()
129 assert(plat_params != NULL); in bl31_early_platform_setup2()
130 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; in bl31_early_platform_setup2()
131 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; in bl31_early_platform_setup2()
132 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; in bl31_early_platform_setup2()
133 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; in bl31_early_platform_setup2()
134 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; in bl31_early_platform_setup2()
135 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; in bl31_early_platform_setup2()
[all …]
Dtegra_pm.c156 const plat_params_from_bl2_t *plat_params; in tegra_pwr_domain_on_finish() local
183 plat_params = bl31_get_plat_params(); in tegra_pwr_domain_on_finish()
184 tegra_memctrl_tzdram_setup(plat_params->tzdram_base, in tegra_pwr_domain_on_finish()
185 (uint32_t)plat_params->tzdram_size); in tegra_pwr_domain_on_finish()
/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t132/
Dplat_setup.c149 plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in plat_early_platform_setup() local
157 tegra_memctrl_tzdram_setup(plat_params->tzdram_base, in plat_early_platform_setup()
158 (uint32_t)plat_params->tzdram_size); in plat_early_platform_setup()
/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t186/
Dplat_setup.c189 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in plat_early_platform_setup() local
201 tegra_memctrl_tzdram_setup(plat_params->tzdram_base, in plat_early_platform_setup()
202 (uint32_t)plat_params->tzdram_size); in plat_early_platform_setup()
210 if ((plat_params->l2_ecc_parity_prot_dis != 1) && in plat_early_platform_setup()
Dplat_psci_handlers.c376 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); in tegra_soc_pwr_domain_on_finish() local
384 if ((plat_params->l2_ecc_parity_prot_dis != 1) && (impl != DENVER_IMPL)) { in tegra_soc_pwr_domain_on_finish()