Home
last modified time | relevance | path

Searched refs:R5 (Results 1 – 25 of 353) sorted by relevance

12345678910>>...15

/external/libxaac/decoder/armv7/
Dixheaacd_apply_rot.s28 MOVW R5, #0x59e
30 ADD R11, R0, R5
32 LDRSH R5, [R11, #-98]
36 ADD R9, R5, R6
42 LDRSH R5, [R11, #-2]
46 ADD R9, R5, R6
51 LDRSH R5, [R11, #-98]
55 ADD R9, R5, R6
62 LDRSH R5, [R11, #-2]
66 ADD R9, R5, R6
[all …]
Dixheaacd_cos_sin_mod.s42 LDR R5, [R1]
43 MOV R7, R5, ASR #1
45 MOV R5, R7, ASR #2
91 SUBS R5, R5, #1
219 LDR R5, [R1]
230 CMP R5, #64
231 LDR R5, [SP, #12]
244 STR R5, [SP, #-4]!
245 STR R5, [SP, #-4]!
246 STR R5, [SP, #-4]!
[all …]
Dixheaacd_rescale_subbandsamples.s28 LDR R5, [SP, #36]
34 SUBS R6, R6, R5
37 ADD R9, R0, R5, LSL#2
61 LDRGE R5, [R10, #4]
66 MOVGE R5, R5, LSL R4
67 STRGE R5, [R10], #4
86 LDRGE R5, [R10, #4]
91 MOVGE R5, R5, ASR R4
92 STRGE R5, [R10], #4
106 ADD R5, R1, R5, LSL#2
[all …]
Dixheaacd_post_twiddle_overlap.s32 LDR R5, [sp, #104]
46 RSB R9, R5, #15
48 VDUP.32 Q8, R5
49 SUB R5, R5, #16
50 STR R5, [sp, #116]
66 SMULWB R5, R8, R10
67 SMLAWT R7, R9, R10, R5
69 MVN R5, R7
70 ADD R5, R5, #1
74 SMULWB R10, R5, R9
[all …]
Dixheaacd_esbr_fwd_modulation.s33 ADD R5, R0, R4, LSL #3
38 SUB R5, R5, #32
40 VLD1.32 {D4, D5, D6, D7}, [R5]
67 MOVW R5, #0x41FC
68 ADD R2, R4, R5
77 LDRSH R5, [R3, #0x2A]
79 SUB R4, R4, R5
Dixheaacd_sbr_qmfsyn64_winadd.s32 LDR R5, [SP, #108]
61 MOV R5, R5, LSL #1
187 VST1.16 D28[0], [R3], R5
194 VST1.16 D28[1], [R3], R5
202 VST1.16 D28[2], [R3], R5
205 VST1.16 D28[3], [R3], R5
275 VST1.16 D28[0], [R3], R5
284 VST1.16 D28[1], [R3], R5
287 VST1.16 D28[2], [R3], R5
290 VST1.16 D28[3], [R3], R5
[all …]
Dixheaacd_dec_DCT2_64_asm.s78 ADD R5, R0, #252
83 SUB R5, R5, #28
88 VLD2.32 {Q2, Q3}, [R5]!
112 SUB R12, R5, #32
117 SUB R5, R5, #64
119 VLD2.32 {Q2, Q3}, [R5]!
155 SUB R12, R5, #32
158 SUB R5, R5, #64
163 VLD2.32 {Q2, Q3}, [R5]!
210 SUB R12, R5, #32
[all …]
Dixheaacd_esbr_qmfsyn64_winadd.s11 @R5->ch_fac
22 LDR R5, [SP, #104]
48 MOV R5, R5, LSL #2
119 VST1.32 D26[0], [R3], R5
120 VST1.32 D26[1], [R3], R5
124 VST1.32 D27[0], [R3], R5
125 VST1.32 D27[1], [R3], R5
212 VST1.32 D26[0], [R3], R5
213 VST1.32 D26[1], [R3], R5
217 VST1.32 D27[0], [R3], R5
[all …]
Dixheaacd_no_lap1.s29 MOV R5, #448
30 SUB R6, R5, #1
49 SUB R5, R5, #8
68 SUBS R5, R5, #8
Dixheaacd_enery_calc_per_subband.s31 MOV R5, R3
41 SUBS R5, R5, R4
145 SUBS R5, R5, #1
152 SUBS R5, R5, #1
Dixheaacd_tns_parcor2lpc_32x16.s30 MOV R5, #0x8000
55 QADD R14, R10, R5
86 QADD R14, R9, R5
98 QADD R11, R11, R5
99 QADD R2, R10, R5
Dixheaacd_mps_synt_out_calc.s19 ADD R5, R2, R7, LSL #2
26 VLD1.32 {D2, D3}, [R5]!
48 ADD R5, R5, R7, LSL #2
/external/llvm/test/CodeGen/Mips/llvm-ir/
Dmul.ll4 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,GP32
6 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
8 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
10 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
16 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64-NOT-R6
18 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64,GP64-NOT-R6
20 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64,GP64-NOT-R6
22 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64,GP64-NOT-R6
41 ; 32R1-R5: mul $[[T0:[0-9]+]], $4, $5
42 ; 32R1-R5: sll $[[T0]], $[[T0]], 31
[all …]
Durem.ll6 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
8 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
10 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
21 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
23 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
25 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
86 ; R2-R5: andi $[[T0:[0-9]+]], $5, 255
87 ; R2-R5: andi $[[T1:[0-9]+]], $4, 255
88 ; R2-R5: divu $zero, $[[T1]], $[[T0]]
89 ; R2-R5: teq $[[T0]], $zero, 7
[all …]
Dsrem.ll6 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
8 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
10 ; RUN: -check-prefixes=ALL,GP32,R2-R5,R2-R6,NOT-R6
21 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
23 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
25 ; RUN: -check-prefixes=ALL,R2-R5,R2-R6,GP64-NOT-R6,NOT-R6
76 ; R2-R5: div $zero, $4, $5
77 ; R2-R5: teq $5, $zero, 7
78 ; R2-R5: mfhi $[[T0:[0-9]+]]
79 ; R2-R5: seb $2, $[[T0]]
[all …]
Dashr.ll4 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
6 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
8 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
10 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
101 ; 32R1-R5: srlv $[[T0:[0-9]+]], $5, $7
102 ; 32R1-R5: not $[[T1:[0-9]+]], $7
103 ; 32R1-R5: sll $[[T2:[0-9]+]], $4, 1
104 ; 32R1-R5: sllv $[[T3:[0-9]+]], $[[T2]], $[[T1]]
105 ; 32R1-R5: or $3, $[[T3]], $[[T0]]
106 ; 32R1-R5: srav $[[T4:[0-9]+]], $4, $7
[all …]
Dsdiv.ll6 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP32
8 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP32
10 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP32
21 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
23 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
25 ; RUN: -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
79 ; R2-R5: div $zero, $4, $5
80 ; R2-R5: teq $5, $zero, 7
81 ; R2-R5: mflo $[[T0:[0-9]+]]
83 ; R2-R5: seb $2, $[[T0]]
[all …]
Dlshr.ll4 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
6 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
8 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
10 ; RUN: -check-prefixes=ALL,GP32,32R1-R5
99 ; 32R1-R5: srlv $[[T0:[0-9]+]], $5, $7
100 ; 32R1-R5: not $[[T1:[0-9]+]], $7
101 ; 32R1-R5: sll $[[T2:[0-9]+]], $4, 1
102 ; 32R1-R5: sllv $[[T3:[0-9]+]], $[[T2]], $[[T1]]
103 ; 32R1-R5: or $3, $[[T3]], $[[T0]]
104 ; 32R1-R5: srlv $[[T4:[0-9]+]], $4, $7
[all …]
Dshl.ll4 ; RUN: -check-prefixes=ALL,GP32,NOT-R2-R6,32R1-R5
6 ; RUN: -check-prefixes=ALL,GP32,32R1-R5,R2-R6
8 ; RUN: -check-prefixes=ALL,GP32,32R1-R5,R2-R6
10 ; RUN: -check-prefixes=ALL,GP32,32R1-R5,R2-R6
115 ; 32R1-R5: sllv $[[T0:[0-9]+]], $4, $7
116 ; 32R1-R5: not $[[T1:[0-9]+]], $7
117 ; 32R1-R5: srl $[[T2:[0-9]+]], $5, 1
118 ; 32R1-R5: srlv $[[T3:[0-9]+]], $[[T2]], $[[T1]]
119 ; 32R1-R5: or $2, $[[T0]], $[[T3]]
120 ; 32R1-R5: sllv $[[T4:[0-9]+]], $5, $7
[all …]
/external/llvm-project/llvm/test/CodeGen/Mips/llvm-ir/
Dmul.ll4 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,GP32
6 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
8 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
10 ; RUN: FileCheck %s -check-prefixes=ALL,32R1-R5,32R2-R5,GP32
16 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64-NOT-R6
18 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64-NOT-R6
20 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64-NOT-R6
22 ; RUN: FileCheck %s -check-prefixes=ALL,64R1-R5,GP64-NOT-R6
39 ; 32R1-R5: mul $[[T0:[0-9]+]], $4, $5
40 ; 32R1-R5: andi $[[T0]], $[[T0]], 1
[all …]
/external/llvm-project/lld/test/ELF/
Dmips-elf-flags.s23 # RUN: llvm-readobj -h -A %t-r5.exe | FileCheck -check-prefix=EXE-R5 %s
110 # EXE-R5: Flags [
111 # EXE-R5-NEXT: EF_MIPS_ABI_O32
112 # EXE-R5-NEXT: EF_MIPS_ARCH_32R2
113 # EXE-R5-NEXT: EF_MIPS_CPIC
114 # EXE-R5-NEXT: ]
115 # EXE-R5: MIPS ABI Flags {
116 # EXE-R5-NEXT: Version: 0
117 # EXE-R5-NEXT: ISA: MIPS32r5
118 # EXE-R5-NEXT: ISA Extension: None
[all …]
/external/llvm/test/CodeGen/Mips/
Datomic.ll137 ; CHECK-EB: sll $[[R5:[0-9]+]], $[[R4]], 3
138 ; CHECK-EL: sll $[[R5:[0-9]+]], $[[R3]], 3
140 ; ALL: sllv $[[R7:[0-9]+]], $[[R6]], $[[R5]]
142 ; ALL: sllv $[[R9:[0-9]+]], $4, $[[R5]]
160 ; ALL: srlv $[[R18:[0-9]+]], $[[R17]], $[[R5]]
181 ; CHECK-EL: sll $[[R5:[0-9]+]], $[[R3]], 3
183 ; CHECK-EB: sll $[[R5:[0-9]+]], $[[R4]], 3
185 ; ALL: sllv $[[R7:[0-9]+]], $[[R6]], $[[R5]]
187 ; ALL: sllv $[[R9:[0-9]+]], $4, $[[R5]]
205 ; ALL: srlv $[[R18:[0-9]+]], $[[R17]], $[[R5]]
[all …]
Dcttz-v.ll14 ; MIPS32-DAG: addiu $[[R5:[0-9]+]], $5, -1
16 ; MIPS32-DAG: and $[[R7:[0-9]+]], $[[R6]], $[[R5]]
29 ; MIPS64-DAG: addiu $[[R5:[0-9]+]], $[[A1]], -1
31 ; MIPS64-DAG: and $[[R7:[0-9]+]], $[[R6]], $[[R5]]
/external/one-true-awk/testdir/
Dres.p11 R5: ring with .V1 at R4.V3
15 back bond 60 from R5.V3 ; H
16 back bond down from R5.V4 ; O
18 bond 120 from R5.V3 ; O
/external/llvm-project/llvm/test/CodeGen/Mips/msa/
Dbmzi_bmnzi.ll25 ; CHECK: move.v [[R5:\$w[0-9]+]], [[R4]]
26 ; CHECK: binsli.b [[R5]], [[R3]], 3
27 ; CHECK: binsri.b [[R5]], [[R3]], 3
48 ; CHECK: move.v [[R5:\$w[0-9]+]], [[R4]]
49 ; CHECK: binsli.b [[R5]], [[R3]], 3
50 ; CHECK: binsri.b [[R5]], [[R3]], 3

12345678910>>...15