Home
last modified time | relevance | path

Searched refs:RSQ (Results 1 – 25 of 51) sorted by relevance

123

/external/llvm-project/llvm/test/CodeGen/AMDGPU/
Dllvm.amdgcn.rsq.clamp.ll11 ; VI-DAG: v_rsq_f32_e32 [[RSQ:v[0-9]+]], [[SRC]]
12 ; VI-DAG: v_min_f32_e32 [[MIN:v[0-9]+]], 0x7f7fffff, [[RSQ]]
30 ; VI-DAG: v_rsq_f64_e32 [[RSQ:v\[[0-9]+:[0-9]+\]]], s[{{[0-9]+:[0-9]+}}
31 ; VI-DAG: v_min_f64 v[0:1], [[RSQ]], s{{\[}}[[LOW1]]:[[HIGH1]]]
Drsq.ll80 ; SI-SAFE: v_rcp_f32_e64 [[RSQ:v[0-9]+]], -[[SQRT]]
81 ; SI-SAFE: buffer_store_dword [[RSQ]]
84 ; SI-UNSAFE: v_rcp_f32_e64 [[RSQ:v[0-9]+]], -[[SQRT]]
85 ; SI-UNSAFE: buffer_store_dword [[RSQ]]
111 ; SI-SAFE: v_rcp_f32_e64 [[RSQ:v[0-9]+]], -[[SQRT]]
112 ; SI-SAFE: buffer_store_dword [[RSQ]]
115 ; SI-UNSAFE: v_rcp_f32_e64 [[RSQ:v[0-9]+]], -[[SQRT]]
116 ; SI-UNSAFE: buffer_store_dword [[RSQ]]
/external/llvm/test/CodeGen/AMDGPU/
Dllvm.amdgcn.rsq.clamp.ll11 ; VI-DAG: v_rsq_f32_e32 [[RSQ:v[0-9]+]], [[SRC]]
12 ; VI-DAG: v_min_f32_e32 [[MIN:v[0-9]+]], 0x7f7fffff, [[RSQ]]
31 ; VI-DAG: v_rsq_f64_e32 [[RSQ:v\[[0-9]+:[0-9]+\]]], s[{{[0-9]+:[0-9]+}}
32 ; VI-DAG: v_min_f64 v[0:1], [[RSQ]], s{{\[}}[[LOW1]]:[[HIGH1]]]
Dllvm.AMDGPU.rsq.clamped.f64.ll9 ; VI-DAG: v_rsq_f64_e32 [[RSQ:v\[[0-9]+:[0-9]+\]]], s[{{[0-9]+:[0-9]+}}]
13 ; VI-DAG: v_min_f64 v[0:1], [[RSQ]], s{{\[}}[[LOW1]]:[[HIGH1]]]
Dllvm.AMDGPU.rsq.clamped.ll13 ; VI-DAG: v_rsq_f32_e32 [[RSQ:v[0-9]+]], {{s[0-9]+}}
14 ; VI-DAG: v_min_f32_e32 [[MIN:v[0-9]+]], 0x7f7fffff, [[RSQ]]
/external/mesa3d/src/gallium/tests/graw/fragment-shader/
Dfrag-rsq.sh12 RSQ TEMP[0].x, TEMP[0].xxxx
/external/mesa3d/src/gallium/tests/graw/vertex-shader/
Dvert-rsq.sh14 RSQ TEMP[0].x, TEMP[0].xxxx
/external/igt-gpu-tools/lib/
Di915_3d.h538 i915_fs_arith_masked (RSQ, dest_reg, dest_mask, \
543 i915_fs_arith (RSQ, dest_reg, \
/external/virglrenderer/src/gallium/auxiliary/tgsi/
Dtgsi_opcode_tmp.h63 OP11(RSQ)
/external/mesa3d/docs/relnotes/
D10.2.3.rst68 - radeon/llvm: Use the llvm.rsq.clamped intrinsic for RSQ
D10.4.3.rst67 - st/nine: Handle RSQ special cases
D8.0.5.rst218 - r600g: fix RSQ of negative value on Cayman
/external/mesa3d/src/gallium/auxiliary/tgsi/
Dtgsi_opcode_tmp.h44 OP11(RSQ)
Dtgsi_info_opcodes.h5 OPCODE(1, 1, REPL, RSQ)
/external/mesa3d/src/mesa/program/
Dprogram_lexer.l222 RSQ{sat} { return_opcode( 1, SCALAR_OP, RSQ, 3); }
/external/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.h256 RSQ, enumerator
DAMDGPUInstrInfo.td65 def AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>;
/external/mesa3d/src/gallium/drivers/etnaviv/
Detnaviv_compiler_nir_emit.c68 OP(ffract, FRC, X_X_0), OP(frcp, RCP, X_X_0), OP(frsq, RSQ, X_X_0),
Detnaviv_disasm.c476 OPC(RSQ),
/external/igt-gpu-tools/assembler/
Dlex.l403 "rsq" { yylval.integer = BRW_MATH_FUNCTION_RSQ; return RSQ; }
/external/mesa3d/src/intel/tools/
Di965_lex.l154 rsq { yylval.integer = BRW_MATH_FUNCTION_RSQ; return RSQ; }
/external/llvm-project/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.h418 RSQ, enumerator
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.h406 RSQ, enumerator
/external/virglrenderer/tests/
Dlarge_shader.h46 14: RSQ TEMP[2].x, TEMP[2].xxxx
58 26: RSQ TEMP[8].x, TEMP[7].xxxx
347 315: RSQ TEMP[7].x, TEMP[6].xxxx
610 578: RSQ TEMP[9].x, TEMP[8].xxxx
875 843: RSQ TEMP[10].x, TEMP[9].xxxx
1141 1109: RSQ TEMP[9].x, TEMP[2].xxxx
1403 1371: RSQ TEMP[2].x, TEMP[2].xxxx
/external/mesa3d/src/gallium/drivers/vc4/
Dvc4_qir.h708 QIR_ALU1(RSQ) in QIR_ALU1()

123