/external/mesa3d/src/gallium/frontends/clover/llvm/ |
D | compat.hpp | 79 create_compiler_invocation_from_args(clang::CompilerInvocation &cinv, in create_compiler_invocation_from_args() argument 85 cinv, copts, diag); in create_compiler_invocation_from_args() 88 cinv, copts.data(), copts.data() + copts.size(), diag); in create_compiler_invocation_from_args()
|
/external/llvm-project/llvm/test/MC/ARM/ |
D | thumbv8.1m.s | 1075 # CHECK: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 1076 # CHECK-FP: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 1077 # CHECK-NOLOB: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 1078 cinv lr, r12, hs label 1110 # CHECK: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae] 1111 # CHECK-FP: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae] 1112 # CHECK-NOLOB: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae]
|
D | mve-scalar-shift.s | 58 # CHECK: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 59 # CHECK-NOMVE: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 60 cinv lr, r12, hs label 86 # CHECK: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae] 87 # CHECK-NOMVE: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae]
|
/external/llvm-project/llvm/test/MC/Disassembler/ARM/ |
D | thumbv8.1m.s | 11 # CHECK: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 32 # CHECK: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae]
|
D | thumb2-v8.1m.txt | 1124 # CHECK: cinv lr, r12, hs @ encoding: [0x5c,0xea,0x3c,0xae] 1145 # CHECK: cinv lr, r2, pl @ encoding: [0x52,0xea,0x42,0xae]
|
/external/llvm-project/llvm/test/CodeGen/Thumb2/ |
D | csel.ll | 47 ; CHECK-NEXT: cinv r0, r1, gt 60 ; CHECK-NEXT: cinv r0, r1, le 152 %cinv = xor i32 %c, -1 153 %spec.select = select i1 %cmp, i32 %b, i32 %cinv 330 ; CHECK-NEXT: cinv r0, r0, gt
|
D | mve-saturating-arith.ll | 62 ; CHECK-NEXT: cinv r0, r12, eq 92 ; CHECK-NEXT: cinv r1, r12, eq 228 ; CHECK-NEXT: cinv r0, r12, eq 258 ; CHECK-NEXT: cinv r1, r12, eq
|
/external/llvm-project/llvm/test/CodeGen/AArch64/ |
D | ssub_sat.ll | 17 ; CHECK-NEXT: cinv w8, w9, ge 31 ; CHECK-NEXT: cinv x8, x9, ge
|
D | sadd_sat_plus.ll | 17 ; CHECK-NEXT: cinv w9, w9, ge 32 ; CHECK-NEXT: cinv x8, x9, ge
|
D | sadd_sat.ll | 17 ; CHECK-NEXT: cinv w8, w9, ge 31 ; CHECK-NEXT: cinv x8, x9, ge
|
D | ssub_sat_plus.ll | 17 ; CHECK-NEXT: cinv w9, w9, ge 32 ; CHECK-NEXT: cinv x8, x9, ge
|
D | arm64-csel.ll | 28 ; CHECK: cinv w{{[0-9]+}}, w{{[0-9]+}}, ne 117 ; CHECK: cinv w0, w[[REG]], eq 128 ; CHECK: cinv x0, x[[REG]], eq
|
D | ssub_sat_vec.ll | 391 ; CHECK-NEXT: cinv x14, x8, ge 411 ; CHECK-NEXT: cinv x8, x8, ge
|
D | sadd_sat_vec.ll | 390 ; CHECK-NEXT: cinv x14, x8, ge 410 ; CHECK-NEXT: cinv x8, x8, ge
|
D | select_const.ll | 340 ; CHECK-NEXT: cinv w0, w8, eq
|
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-csel.ll | 28 ; CHECK: cinv w{{[0-9]+}}, w{{[0-9]+}}, ne 116 ; CHECK: cinv w0, w[[REG]], eq 127 ; CHECK: cinv x0, x[[REG]], eq
|
/external/llvm-project/llvm/test/MC/AArch64/ |
D | basic-a64-diagnostics.s | 1428 cinv w3, wsp, ne 1429 cinv sp, x9, eq 1430 cinv w8, x7, nv
|
D | basic-a64-instructions.s | 1425 cinv w3, w5, gt 1426 cinv wzr, w4, le 1427 cinv w9, wzr, lt 1432 cinv x3, x5, gt 1433 cinv xzr, x4, le 1434 cinv x9, xzr, lt
|
/external/llvm/test/MC/AArch64/ |
D | basic-a64-diagnostics.s | 1414 cinv w3, wsp, ne 1415 cinv sp, x9, eq 1416 cinv w8, x7, nv
|
D | basic-a64-instructions.s | 1425 cinv w3, w5, gt 1426 cinv wzr, w4, le 1427 cinv w9, wzr, lt 1432 cinv x3, x5, gt 1433 cinv xzr, x4, le 1434 cinv x9, xzr, lt
|
/external/llvm-project/llvm/test/tools/llvm-mca/AArch64/Cortex/ |
D | A55-basic-instructions.s | 428 cinv w3, w5, gt label 429 cinv wzr, w4, le label 431 cinv x3, x5, gt label 432 cinv xzr, x4, le label 1760 # CHECK-NEXT: 1 3 0.50 cinv w3, w5, gt 1761 # CHECK-NEXT: 1 3 0.50 cinv wzr, w4, le 1763 # CHECK-NEXT: 1 3 0.50 cinv x3, x5, gt 1764 # CHECK-NEXT: 1 3 0.50 cinv xzr, x4, le 2943 …0.50 0.50 - - - - - - - - - - cinv w3, w5, gt 2944 ….50 0.50 - - - - - - - - - - cinv wzr, w4, le [all …]
|
/external/llvm/test/MC/Disassembler/AArch64/ |
D | basic-a64-instructions.txt | 977 # CHECK: cinv w3, w5, gt 978 # CHECK: cinv wzr, w4, le 980 # CHECK: cinv x3, x5, gt 981 # CHECK: cinv xzr, x4, le 983 # "cinv x1, x0, nv" and "cinv w9, w8, al" are invalid aliases for these two
|
/external/llvm-project/llvm/test/MC/Disassembler/AArch64/ |
D | basic-a64-instructions.txt | 981 # CHECK: cinv w3, w5, gt 982 # CHECK: cinv wzr, w4, le 984 # CHECK: cinv x3, x5, gt 985 # CHECK: cinv xzr, x4, le 987 # "cinv x1, x0, nv" and "cinv w9, w8, al" are invalid aliases for these two
|
/external/vixl/test/aarch64/ |
D | test-trace-aarch64.cc | 95 __ cinv(w21, w22, eq); in GenerateTestSequenceBase() local 96 __ cinv(w21, w22, ne); in GenerateTestSequenceBase() local 97 __ cinv(x23, x24, cc); in GenerateTestSequenceBase() local 98 __ cinv(x23, x24, cs); in GenerateTestSequenceBase() local
|
D | test-disasm-aarch64.cc | 2177 COMPARE(cinv(w1, w2, eq), "cinv w1, w2, eq"); in TEST() 2178 COMPARE(cinv(x3, x4, ne), "cinv x3, x4, ne"); in TEST()
|