1; RUN: llc -verify-machineinstrs -o - %s -mtriple=arm64-apple-ios7.0 -aarch64-enable-atomic-cfg-tidy=0 | FileCheck %s 2 3; We've got the usual issues with LLVM reordering blocks here. The 4; tests are correct for the current order, but who knows when that 5; will change. Beware! 6@var32 = global i32 0 7@var64 = global i64 0 8 9define i32 @test_tbz() { 10; CHECK-LABEL: test_tbz: 11 12 %val = load i32, i32* @var32 13 %val64 = load i64, i64* @var64 14 15 %tbit0 = and i32 %val, 32768 16 %tst0 = icmp ne i32 %tbit0, 0 17 br i1 %tst0, label %test1, label %end1 18; CHECK: tbz {{w[0-9]+}}, #15, [[LBL_end1:.?LBB0_[0-9]+]] 19 20test1: 21 %tbit1 = and i32 %val, 4096 22 %tst1 = icmp ne i32 %tbit1, 0 23 br i1 %tst1, label %test2, label %end1 24; CHECK: tbz {{w[0-9]+}}, #12, [[LBL_end1]] 25 26test2: 27 %tbit2 = and i64 %val64, 32768 28 %tst2 = icmp ne i64 %tbit2, 0 29 br i1 %tst2, label %test3, label %end1 30; CHECK: tbz {{[wx][0-9]+}}, #15, [[LBL_end1]] 31 32test3: 33 %tbit3 = and i64 %val64, 4096 34 %tst3 = icmp ne i64 %tbit3, 0 35 br i1 %tst3, label %end2, label %end1 36; CHECK: tbz {{[wx][0-9]+}}, #12, [[LBL_end1]] 37 38end2: 39; CHECK: mov w0, #1 40; CHECK-NEXT: ret 41 ret i32 1 42 43end1: 44; CHECK: [[LBL_end1]]: 45; CHECK-NEXT: mov w0, wzr 46; CHECK-NEXT: ret 47 ret i32 0 48} 49