| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ | 
| D | SIFixupVectorISel.cpp | 86                                  unsigned &BaseReg,  in findSRegBaseAndIndex()175     unsigned BaseReg = 0;  in fixupGlobalSaddr()  local
 
 | 
| /external/llvm/lib/Target/AArch64/ | 
| D | AArch64RegisterInfo.cpp | 314                                              unsigned BaseReg,  in isFrameOffsetLegal()325                                                        unsigned BaseReg,  in materializeFrameBaseRegister()
 346 void AArch64RegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 
 | 
| D | AArch64StorePairSuppress.cpp | 146       unsigned BaseReg;  in runOnMachineFunction()  local
 | 
| D | AArch64LoadStoreOptimizer.cpp | 1104   unsigned BaseReg = getLdStBaseOp(LoadMI).getReg();  in findMatchingStore()  local1217   unsigned BaseReg = getLdStBaseOp(FirstMI).getReg();  in findMatchingInsn()  local
 1422                                                unsigned BaseReg, int Offset) {  in isMatchingUpdateInsn()
 1480   unsigned BaseReg = getLdStBaseOp(MemMI).getReg();  in findMatchingUpdateInsnForward()  local
 1534   unsigned BaseReg = getLdStBaseOp(MemMI).getReg();  in findMatchingUpdateInsnBackward()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARC/ | 
| D | ARCOptAddrMode.cpp | 287   Register BaseReg = Ldst->getOperand(BasePos).getReg();  in canJoinInstructions()  local343                                     MachineOperand &Incr, unsigned BaseReg) {  in canFixPastUses()
 449   Register BaseReg = Ldst.getOperand(BasePos).getReg();  in changeToAddrMode()  local
 
 | 
| D | ARCRegisterInfo.cpp | 46   unsigned BaseReg = FrameReg;  in ReplaceFrameIndex()  local
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ | 
| D | AArch64RegisterInfo.cpp | 398                                              unsigned BaseReg,  in isFrameOffsetLegal()408                                                        unsigned BaseReg,  in materializeFrameBaseRegister()
 429 void AArch64RegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 
 | 
| D | AArch64FalkorHWPFFix.cpp | 217   Register BaseReg;  member646   Register BaseReg = MI.getOperand(BaseRegIdx).getReg();  in getLoadInfo()  local
 
 | 
| D | AArch64StorePairSuppress.cpp | 154         Register BaseReg = BaseOp->getReg();  in runOnMachineFunction()  local
 | 
| D | AArch64LoadStoreOptimizer.cpp | 1176   Register BaseReg = getLdStBaseOp(LoadMI).getReg();  in findMatchingStore()  local1447   Register BaseReg = getLdStBaseOp(FirstMI).getReg();  in findMatchingInsn()  local
 1703                                                unsigned BaseReg, int Offset) {  in isMatchingUpdateInsn()
 1754   Register BaseReg = getLdStBaseOp(MemMI).getReg();  in findMatchingUpdateInsnForward()  local
 1814   Register BaseReg = getLdStBaseOp(MemMI).getReg();  in findMatchingUpdateInsnBackward()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ | 
| D | ThumbRegisterInfo.cpp | 126     const DebugLoc &dl, unsigned DestReg, unsigned BaseReg, int NumBytes,  in emitThumbRegPlusImmInReg()189                                      unsigned BaseReg, int NumBytes,  in emitThumbRegPlusImmediate()
 430 void ThumbRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 
 | 
| D | ARMBaseRegisterInfo.cpp | 631                              unsigned BaseReg, int FrameIdx,  in materializeFrameBaseRegister()655 void ARMBaseRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 683 bool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, unsigned BaseReg,  in isFrameOffsetLegal()
 
 | 
| D | Thumb2SizeReduction.cpp | 499     Register BaseReg = MI->getOperand(0).getReg();  in ReduceLoadStore()  local527     Register BaseReg = MI->getOperand(1).getReg();  in ReduceLoadStore()  local
 540     Register BaseReg = MI->getOperand(1).getReg();  in ReduceLoadStore()  local
 
 | 
| /external/llvm/lib/CodeGen/ | 
| D | LocalStackSlotAllocation.cpp | 255 lookupCandidateBaseReg(unsigned BaseReg,  in lookupCandidateBaseReg()326   unsigned BaseReg = 0;  in insertFrameReferenceRegisters()  local
 
 | 
| /external/llvm/lib/Target/AMDGPU/ | 
| D | SIRegisterInfo.cpp | 123   unsigned BaseReg(AMDGPU::SGPR_32RegClass.getRegister(BaseIdx));  in reservedPrivateSegmentBufferReg()  local272                                                   unsigned BaseReg,  in materializeFrameBaseRegister()
 303 void SIRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 362                                         unsigned BaseReg,  in isFrameOffsetLegal()
 
 | 
| /external/llvm/lib/Target/ARM/ | 
| D | ThumbRegisterInfo.cpp | 125     const DebugLoc &dl, unsigned DestReg, unsigned BaseReg, int NumBytes,  in emitThumbRegPlusImmInReg()181                                      unsigned BaseReg, int NumBytes,  in emitThumbRegPlusImmediate()
 421 void ThumbRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 
 | 
| D | ARMBaseRegisterInfo.cpp | 586                              unsigned BaseReg, int FrameIdx,  in materializeFrameBaseRegister()610 void ARMBaseRegisterInfo::resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 638 bool ARMBaseRegisterInfo::isFrameOffsetLegal(const MachineInstr *MI, unsigned BaseReg,  in isFrameOffsetLegal()
 
 | 
| D | Thumb2SizeReduction.cpp | 469     unsigned BaseReg = MI->getOperand(0).getReg();  in ReduceLoadStore()  local498     unsigned BaseReg = MI->getOperand(1).getReg();  in ReduceLoadStore()  local
 511     unsigned BaseReg = MI->getOperand(1).getReg();  in ReduceLoadStore()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ | 
| D | LocalStackSlotAllocation.cpp | 269 lookupCandidateBaseReg(unsigned BaseReg,  in lookupCandidateBaseReg()343   unsigned BaseReg = 0;  in insertFrameReferenceRegisters()  local
 
 | 
| /external/llvm/lib/Target/X86/MCTargetDesc/ | 
| D | X86MCCodeEmitter.cpp | 60     const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);  in Is16BitMemOperand()  local206   const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);  in Is32BitMemOperand()  local
 225   const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);  in Is64BitMemOperand()  local
 358   unsigned BaseReg = Base.getReg();  in emitMemModRMByte()  local
 
 | 
| /external/llvm/lib/Target/X86/ | 
| D | X86AsmPrinter.cpp | 231   const MachineOperand &BaseReg  = MI->getOperand(Op+X86::AddrBaseReg);  in printLeaMemReference()  local296   const MachineOperand &BaseReg  = MI->getOperand(Op+X86::AddrBaseReg);  in printIntelMemReference()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/ | 
| D | X86AsmPrinter.cpp | 285   const MachineOperand &BaseReg = MI->getOperand(OpNo + X86::AddrBaseReg);  in PrintLeaMemReference()  local350   const MachineOperand &BaseReg = MI->getOperand(OpNo + X86::AddrBaseReg);  in PrintIntelMemReference()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/MCTargetDesc/ | 
| D | X86MCCodeEmitter.cpp | 186   const MCOperand &BaseReg = MI.getOperand(Op + X86::AddrBaseReg);  in is16BitMemOperand()  local205   const MCOperand &BaseReg = MI.getOperand(Op + X86::AddrBaseReg);  in is32BitMemOperand()  local
 227   const MCOperand &BaseReg = MI.getOperand(Op + X86::AddrBaseReg);  in is64BitMemOperand()  local
 378   unsigned BaseReg = Base.getReg();  in emitMemModRMByte()  local
 
 | 
| D | X86IntelInstPrinter.cpp | 346   const MCOperand &BaseReg  = MI->getOperand(Op+X86::AddrBaseReg);  in printMemReference()  local
 | 
| /external/llvm/include/llvm/Target/ | 
| D | TargetRegisterInfo.h | 860                                             unsigned BaseReg, int FrameIdx,  in materializeFrameBaseRegister()868   virtual void resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,  in resolveFrameIndex()
 875   virtual bool isFrameOffsetLegal(const MachineInstr *MI, unsigned BaseReg,  in isFrameOffsetLegal()
 
 |