Searched refs:IP0 (Results 1 – 6 of 6) sorted by relevance
/art/disassembler/ |
D | disassembler_arm64.cc | 40 IP0 = 16, enumerator 141 target->GetRt() == IP0 && in VisitUnconditionalBranchInstr() 144 target->GetNextInstruction()->GetRn() == IP0) { in VisitUnconditionalBranchInstr()
|
/art/compiler/trampolines/ |
D | trampoline_compiler.cc | 109 Arm64ManagedRegister::FromXRegister(IP0)); in CreateTrampoline() 114 Arm64ManagedRegister::FromXRegister(IP0)); in CreateTrampoline()
|
/art/runtime/arch/arm64/ |
D | registers_arm64.h | 65 IP0 = X16, // Used as scratch by VIXL. enumerator
|
/art/compiler/utils/arm64/ |
D | managed_register_arm64_test.cc | 93 EXPECT_EQ(IP0, reg.AsXRegister()); in TEST() 629 EXPECT_TRUE(vixl::aarch64::ip0.Is(Arm64Assembler::reg_x(IP0))); in TEST()
|
/art/compiler/optimizing/ |
D | intrinsics_arm64.cc | 133 DCHECK_NE(LocationFrom(src_curr_addr).reg(), IP0); in EmitNativeCode() 134 DCHECK_NE(LocationFrom(dst_curr_addr).reg(), IP0); in EmitNativeCode() 135 DCHECK_NE(LocationFrom(src_stop_addr).reg(), IP0); in EmitNativeCode() 136 DCHECK_NE(tmp_.reg(), IP0); in EmitNativeCode() 3328 DCHECK_NE(LocationFrom(tmp).reg(), IP0); in VisitSystemArrayCopy()
|
D | code_generator_arm64.cc | 5307 assembler.JumpTo(ManagedRegister(arm64::X0), offset, ManagedRegister(arm64::IP0)); in EmitThunkCode() 5315 assembler.JumpTo(ManagedRegister(arm64::TR), offset, ManagedRegister(arm64::IP0)); in EmitThunkCode()
|