Home
last modified time | relevance | path

Searched refs:FSINCOS (Results 1 – 25 of 40) sorted by relevance

12

/external/llvm/include/llvm/CodeGen/
DISDOpcodes.h538 FSINCOS, enumerator
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DISDOpcodes.h666 FSINCOS, enumerator
/external/llvm/lib/CodeGen/SelectionDAG/
DSelectionDAGDumper.cpp161 case ISD::FSINCOS: return "fsincos"; in getOperationName()
DLegalizeDAG.cpp2190 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS) in useSinCos()
3154 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) || in ExpandNode()
3158 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0)); in ExpandNode()
3827 case ISD::FSINCOS: in ConvertNodeToLibcall()
/external/llvm/lib/Target/WebAssembly/
DWebAssemblyISelLowering.cpp81 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW, in WebAssemblyTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/SelectionDAG/
DSelectionDAGDumper.cpp200 case ISD::FSINCOS: return "fsincos"; in getOperationName()
DLegalizeDAG.cpp2269 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS) in useSinCos()
3197 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) || in ExpandNode()
3201 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0)); in ExpandNode()
3972 case ISD::FSINCOS: in ConvertNodeToLibcall()
/external/AFLplusplus/dictionaries/
Dx86.dict285 "FSINCOS"
/external/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp155 setOperationAction(ISD::FSINCOS, MVT::f128, Expand); in AArch64TargetLowering()
283 setOperationAction(ISD::FSINCOS, MVT::f16, Promote); in AArch64TargetLowering()
329 setOperationAction(ISD::FSINCOS, MVT::v4f16, Expand); in AArch64TargetLowering()
361 setOperationAction(ISD::FSINCOS, MVT::v8f16, Expand); in AArch64TargetLowering()
403 setOperationAction(ISD::FSINCOS, MVT::f64, Custom); in AArch64TargetLowering()
404 setOperationAction(ISD::FSINCOS, MVT::f32, Custom); in AArch64TargetLowering()
406 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in AArch64TargetLowering()
407 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in AArch64TargetLowering()
539 setOperationAction(ISD::FSINCOS, MVT::v1f64, Expand); in AArch64TargetLowering()
2402 case ISD::FSINCOS: in LowerOperation()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86ScheduleAtom.td891 def : InstRW<[AtomWrite01_174], (instrs FSINCOS, FSIN, FCOS)>;
DX86InstrFPStack.td748 def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", []>;
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp270 setOperationAction(ISD::FSINCOS, MVT::f128, Expand); in AArch64TargetLowering()
414 setOperationAction(ISD::FSINCOS, MVT::f16, Promote); in AArch64TargetLowering()
415 setOperationAction(ISD::FSINCOS, MVT::v4f16, Expand); in AArch64TargetLowering()
416 setOperationAction(ISD::FSINCOS, MVT::v8f16, Expand); in AArch64TargetLowering()
558 setOperationAction(ISD::FSINCOS, MVT::f64, Custom); in AArch64TargetLowering()
559 setOperationAction(ISD::FSINCOS, MVT::f32, Custom); in AArch64TargetLowering()
561 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in AArch64TargetLowering()
562 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in AArch64TargetLowering()
721 setOperationAction(ISD::FSINCOS, MVT::v1f64, Expand); in AArch64TargetLowering()
3258 case ISD::FSINCOS: in LowerOperation()
/external/llvm/lib/Target/Sparc/
DSparcISelLowering.cpp1668 setOperationAction(ISD::FSINCOS, MVT::f128, Expand); in SparcTargetLowering()
1673 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in SparcTargetLowering()
1678 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in SparcTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Sparc/
DSparcISelLowering.cpp1618 setOperationAction(ISD::FSINCOS, MVT::f128, Expand); in SparcTargetLowering()
1623 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in SparcTargetLowering()
1628 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in SparcTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/WebAssembly/
DWebAssemblyISelLowering.cpp94 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA}) in WebAssemblyTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonISelLowering.cpp1437 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS, in HexagonTargetLowering()
1486 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS, in HexagonTargetLowering()
/external/mesa3d/src/mesa/x86/
Dassyntax.h766 #define FSINCOS CHOICE(fsincos, fsincos, fsincos) macro
1479 #define FSINCOS fsincos macro
/external/llvm/lib/Target/Hexagon/
DHexagonISelLowering.cpp1887 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS, in HexagonTargetLowering()
1949 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS, in HexagonTargetLowering()
/external/llvm/lib/Target/X86/
DX86InstrFPStack.td661 def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", [], IIC_FSINCOS>;
DX86ISelLowering.cpp503 setOperationAction(ISD::FSINCOS, VT, Expand); in X86TargetLowering()
535 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in X86TargetLowering()
547 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in X86TargetLowering()
562 setOperationAction(ISD::FSINCOS, VT, Expand); in X86TargetLowering()
610 setOperationAction(ISD::FSINCOS, MVT::f80, Expand); in X86TargetLowering()
638 setOperationAction(ISD::FSINCOS, VT, Expand); in X86TargetLowering()
1606 setOperationAction(ISD::FSINCOS, MVT::f64, Custom); in X86TargetLowering()
1607 setOperationAction(ISD::FSINCOS, MVT::f32, Custom); in X86TargetLowering()
21762 case ISD::FSINCOS: return LowerFSINCOS(Op, Subtarget, DAG); in LowerOperation()
/external/llvm/lib/Target/Mips/
DMipsISelLowering.cpp359 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in MipsTargetLowering()
360 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in MipsTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsISelLowering.cpp438 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in MipsTargetLowering()
439 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in MipsTargetLowering()
/external/llvm/lib/Target/ARM/
DARMISelLowering.cpp938 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in ARMTargetLowering()
939 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in ARMTargetLowering()
981 setOperationAction(ISD::FSINCOS, MVT::f64, Custom); in ARMTargetLowering()
982 setOperationAction(ISD::FSINCOS, MVT::f32, Custom); in ARMTargetLowering()
7217 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG); in LowerOperation()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMISelLowering.cpp1327 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); in ARMTargetLowering()
1328 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); in ARMTargetLowering()
1370 setOperationAction(ISD::FSINCOS, MVT::f64, Custom); in ARMTargetLowering()
1371 setOperationAction(ISD::FSINCOS, MVT::f32, Custom); in ARMTargetLowering()
1409 setOperationAction(ISD::FSINCOS, MVT::f16, Promote); in ARMTargetLowering()
9368 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG); in LowerOperation()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/RISCV/
DRISCVISelLowering.cpp164 ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FP16_TO_FP, in RISCVTargetLowering()

12