Home
last modified time | relevance | path

Searched refs:getRegInfo (Results 1 – 25 of 519) sorted by relevance

12345678910>>...21

/external/llvm/lib/Target/PowerPC/
DPPCRegisterInfo.cpp123 bool SaveR2 = MF->getRegInfo().isAllocatable(PPC::X2); in getCalleeSavedRegs()
383 unsigned Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerDynamicAlloc()
407 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); in lowerDynamicAlloc()
415 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); in lowerDynamicAlloc()
432 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); in lowerDynamicAlloc()
440 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); in lowerDynamicAlloc()
504 unsigned Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRSpilling()
516 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRSpilling()
549 unsigned Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRRestore()
561 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRRestore()
[all …]
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsMachineFunction.cpp50 MF.getRegInfo().createVirtualRegister(&getGlobalBaseRegClass(MF)); in getGlobalBaseReg()
68 MachineRegisterInfo &RegInfo = MF.getRegInfo(); in initGlobalBaseReg()
81 MF.getRegInfo().addLiveIn(Mips::T9_64); in initGlobalBaseReg()
109 MF.getRegInfo().addLiveIn(Mips::T9); in initGlobalBaseReg()
144 MF.getRegInfo().addLiveIn(Mips::V0); in initGlobalBaseReg()
DMipsRegisterBankInfo.cpp199 const MachineRegisterInfo &MRI = MF.getRegInfo(); in skipCopiesOutgoing()
213 const MachineRegisterInfo &MRI = MF.getRegInfo(); in skipCopiesIncoming()
226 const MachineRegisterInfo &MRI = MI->getMF()->getRegInfo(); in AmbiguousRegDefUseContainer()
341 const MachineRegisterInfo &MRI = MF.getRegInfo(); in setTypesAccordingToPhysicalRegister()
406 const MachineRegisterInfo &MRI = MF.getRegInfo(); in getInstrMapping()
675 LegalizationArtifactCombiner ArtCombiner(B, MF->getRegInfo(), LegInfo); in applyMappingImpl()
/external/llvm/lib/Target/AMDGPU/
DSIFrameLowering.cpp65 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitPrologue()
156 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitPrologue()
175 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitPrologue()
314 MF.getRegInfo().addLiveIn(WorkGroupIDSGPR); in emitDebuggerPrologue()
320 MF.getRegInfo().createVirtualRegister(&AMDGPU::VGPR_32RegClass); in emitDebuggerPrologue()
331 MF.getRegInfo().addLiveIn(WorkItemIDVGPR); in emitDebuggerPrologue()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/PowerPC/
DPPCRegisterInfo.cpp163 bool SaveR2 = MF->getRegInfo().isAllocatable(PPC::X2); in getCalleeSavedRegs()
529 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerDynamicAlloc()
558 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); in lowerDynamicAlloc()
566 NegSizeReg = MF.getRegInfo().createVirtualRegister(G8RC); in lowerDynamicAlloc()
583 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); in lowerDynamicAlloc()
591 NegSizeReg = MF.getRegInfo().createVirtualRegister(GPRC); in lowerDynamicAlloc()
657 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRSpilling()
669 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRSpilling()
702 Register Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRRestore()
714 Reg = MF.getRegInfo().createVirtualRegister(LP64 ? G8RC : GPRC); in lowerCRRestore()
[all …]
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/NVPTX/
DNVPTXPeephole.cpp82 const auto &MRI = MF.getRegInfo(); in isCVTAToLocalCombinationCandidate()
107 const auto &MRI = MF.getRegInfo(); in CombineCVTAToLocal()
146 const auto &MRI = MF.getRegInfo(); in runOnMachineFunction()
/external/llvm/lib/Target/NVPTX/
DNVPTXPeephole.cpp83 const auto &MRI = MF.getRegInfo(); in isCVTAToLocalCombinationCandidate()
108 const auto &MRI = MF.getRegInfo(); in CombineCVTAToLocal()
147 const auto &MRI = MF.getRegInfo(); in runOnMachineFunction()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/WebAssembly/
DWebAssemblyRegNumbering.cpp67 MachineRegisterInfo &MRI = MF.getRegInfo(); in runOnMachineFunction()
87 unsigned NumVRegs = MF.getRegInfo().getNumVirtRegs(); in runOnMachineFunction()
DWebAssemblyInstrInfo.cpp62 auto &MRI = MBB.getParent()->getRegInfo(); in copyPhysReg()
196 auto &MRI = MF.getRegInfo(); in insertBranch()
226 auto &MRI = MF.getRegInfo(); in reverseBranchCondition()
DWebAssemblyRegisterInfo.cpp61 MachineRegisterInfo &MRI = MF.getRegInfo(); in eliminateFrameIndex()
96 MachineInstr *Def = MF.getRegInfo().getUniqueVRegDef(OtherMOReg); in eliminateFrameIndex()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DLivePhysRegs.cpp174 const MachineRegisterInfo &MRI = MF.getRegInfo(); in addCalleeSavedRegs()
245 const MachineRegisterInfo &MRI = MF.getRegInfo(); in computeLiveIns()
256 const MachineRegisterInfo &MRI = MF.getRegInfo(); in addLiveIns()
277 const MachineRegisterInfo &MRI = MF.getRegInfo(); in recomputeLivenessFlags()
DSwiftErrorValueTracking.cpp37 auto VReg = MF->getRegInfo().createVirtualRegister(RC); in getOrCreateVReg()
59 Register VReg = MF->getRegInfo().createVirtualRegister(RC); in getOrCreateVRegDefAt()
133 Register VReg = MF->getRegInfo().createVirtualRegister(RC); in createEntriesInEntryBlock()
243 UpwardsUse ? UUseVReg : MF->getRegInfo().createVirtualRegister(RC); in propagateVRegs()
DTargetFrameLoweringImpl.cpp94 const MCPhysReg *CSRegs = MF.getRegInfo().getCalleeSavedRegs(); in determineCalleeSaves()
119 const MachineRegisterInfo &MRI = MF.getRegInfo(); in determineCalleeSaves()
DRegAllocPBQP.cpp458 if (!MF.getRegInfo().isAllocatable(DstReg)) in apply()
557 const MachineRegisterInfo &MRI = MF.getRegInfo(); in findVRegIntervalsToAlloc()
570 const MCPhysReg *CSR = MF.getRegInfo().getCalleeSavedRegs(); in isACalleeSavedRegister()
582 const MachineRegisterInfo &MRI = G.getMetadata().MF.getRegInfo(); in initializeGraph()
745 MachineRegisterInfo &MRI = MF.getRegInfo(); in finalizeAlloc()
759 if (!VRM.getRegInfo().isReserved(CandidateReg)) { in finalizeAlloc()
801 MF.getRegInfo().freezeReservedRegs(MF); in runOnMachineFunction()
879 const MachineRegisterInfo &MRI = G.getMetadata().MF.getRegInfo(); in PrintNodeInfo()
DVirtRegMap.cpp63 MRI = &mf.getRegInfo(); in runOnMachineFunction()
77 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs(); in grow()
88 assert(!getRegInfo().isReserved(physReg) && in assignVirt2Phys()
123 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg); in assignVirt2StackSlot()
239 MRI = &MF->getRegInfo(); in runOnMachineFunction()
DRegisterClassInfo.cpp58 const MCPhysReg *CSR = MF->getRegInfo().getCalleeSavedRegs(); in runOnMachineFunction()
72 const BitVector &RR = MF->getRegInfo().getReservedRegs(); in runOnMachineFunction()
/external/llvm/lib/Target/WebAssembly/
DWebAssemblyRegNumbering.cpp63 MachineRegisterInfo &MRI = MF.getRegInfo(); in runOnMachineFunction()
90 unsigned NumVRegs = MF.getRegInfo().getNumVirtRegs(); in runOnMachineFunction()
DWebAssemblyFrameLowering.cpp87 MachineRegisterInfo &MRI = MF.getRegInfo(); in writeSPToMemory()
133 auto &MRI = MF.getRegInfo(); in emitPrologue()
186 auto &MRI = MF.getRegInfo(); in emitEpilogue()
DWebAssemblyRegisterInfo.cpp62 MachineRegisterInfo &MRI = MF.getRegInfo(); in eliminateFrameIndex()
88 MachineInstr *Def = MF.getRegInfo().getUniqueVRegDef(OtherMOReg); in eliminateFrameIndex()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DAMDGPUCallLowering.cpp226 MachineRegisterInfo &MRI = MF.getRegInfo(); in unpackRegsToOrigType()
273 MachineRegisterInfo &MRI = MF.getRegInfo(); in lowerReturnVal()
287 OutgoingValueHandler RetHandler(B, MF.getRegInfo(), Ret, AssignFn); in lowerReturnVal()
296 MachineRegisterInfo &MRI = MF.getRegInfo(); in lowerReturn()
346 MachineRegisterInfo &MRI = MF.getRegInfo(); in lowerParameterPtr()
410 MachineRegisterInfo &MRI = MF.getRegInfo(); in allocateHSAUserSGPRs()
441 MachineRegisterInfo &MRI = MF.getRegInfo(); in lowerFormalArgumentsKernel()
581 MachineRegisterInfo &MRI = MF.getRegInfo(); in lowerFormalArguments()
DSIFrameLowering.cpp121 MF->getRegInfo(), LiveRegs, AMDGPU::VGPR_32RegClass); in buildPrologSpill()
168 MF->getRegInfo(), LiveRegs, AMDGPU::VGPR_32RegClass); in buildEpilogReload()
212 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitFlatScratchInit()
275 MachineRegisterInfo &MRI = MF.getRegInfo(); in getReservedPrivateSegmentBufferReg()
322 MachineRegisterInfo &MRI = MF.getRegInfo(); in getReservedPrivateSegmentWaveByteOffsetReg()
407 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitEntryFunctionPrologue()
573 MF.getRegInfo().addLiveIn(GitPtrLo); in emitEntryFunctionScratchSetup()
637 MF.getRegInfo().addLiveIn(MFI->getImplicitBufferPtrUserSGPR()); in emitEntryFunctionScratchSetup()
685 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitPrologue()
830 MachineRegisterInfo &MRI = MF.getRegInfo(); in emitEpilogue()
[all …]
DGCNRegPressure.h213 auto &MRI = (*R.begin())->getParent()->getParent()->getRegInfo(); in getLiveRegMap()
243 MI.getParent()->getParent()->getRegInfo()); in getLiveRegsAfter()
249 MI.getParent()->getParent()->getRegInfo()); in getLiveRegsBefore()
DGCNHazardRecognizer.cpp49 MaxLookAhead = MF.getRegInfo().isPhysRegUsed(AMDGPU::AGPR0) ? 18 : 5; in GCNHazardRecognizer()
592 if (!Use.isReg() || TRI.isVGPR(MF.getRegInfo(), Use.getReg())) in checkVMEMHazards()
614 if (!Use.isReg() || !TRI->isVGPR(MF.getRegInfo(), Use.getReg())) in checkDPPHazards()
748 const MachineRegisterInfo &MRI = MF.getRegInfo(); in checkVALUHazards()
770 const MachineRegisterInfo &MRI = MF.getRegInfo(); in checkInlineAsmHazards()
787 const MachineRegisterInfo &MRI = MF.getRegInfo(); in checkRWLaneHazards()
835 if (!Use.isReg() || TRI->isVGPR(MF.getRegInfo(), Use.getReg())) in checkAnyInstHazards()
1220 if (!Use.isReg() || !TRI.isVGPR(MF.getRegInfo(), Use.getReg())) in checkMAIHazards()
1240 if (!Op.isReg() || !TRI.isAGPR(MF.getRegInfo(), Op.getReg())) in checkMAIHazards()
1377 if (!Op.isReg() || !TRI.isVGPR(MF.getRegInfo(), Op.getReg())) in checkMAILdStHazards()
/external/llvm/lib/CodeGen/
DVirtRegMap.cpp55 MRI = &mf.getRegInfo(); in runOnMachineFunction()
69 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs(); in grow()
104 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg); in assignVirt2StackSlot()
216 MRI = &MF->getRegInfo(); in runOnMachineFunction()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86RegisterBankInfo.cpp148 const MachineRegisterInfo &MRI = MF.getRegInfo(); in getSameOperandsMapping()
164 const MachineRegisterInfo &MRI = MF.getRegInfo(); in getInstrMapping()
283 const MachineRegisterInfo &MRI = MF.getRegInfo(); in getInstrAlternativeMappings()

12345678910>>...21