1 /*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23 #include "r600_formats.h"
24 #include "r600_shader.h"
25 #include "r600_query.h"
26 #include "r600d_common.h"
27 #include "evergreend.h"
28
29 #include "pipe/p_shader_tokens.h"
30 #include "util/u_endian.h"
31 #include "util/u_pack_color.h"
32 #include "util/u_memory.h"
33 #include "util/u_framebuffer.h"
34 #include "util/u_dual_blend.h"
35 #include "evergreen_compute.h"
36 #include "util/u_math.h"
37
38 #include <assert.h>
39
evergreen_array_mode(unsigned mode)40 static inline unsigned evergreen_array_mode(unsigned mode)
41 {
42 switch (mode) {
43 default:
44 case RADEON_SURF_MODE_LINEAR_ALIGNED: return V_028C70_ARRAY_LINEAR_ALIGNED;
45 break;
46 case RADEON_SURF_MODE_1D: return V_028C70_ARRAY_1D_TILED_THIN1;
47 break;
48 case RADEON_SURF_MODE_2D: return V_028C70_ARRAY_2D_TILED_THIN1;
49 }
50 }
51
eg_num_banks(uint32_t nbanks)52 static uint32_t eg_num_banks(uint32_t nbanks)
53 {
54 switch (nbanks) {
55 case 2:
56 return 0;
57 case 4:
58 return 1;
59 case 8:
60 default:
61 return 2;
62 case 16:
63 return 3;
64 }
65 }
66
67
eg_tile_split(unsigned tile_split)68 static unsigned eg_tile_split(unsigned tile_split)
69 {
70 switch (tile_split) {
71 case 64: tile_split = 0; break;
72 case 128: tile_split = 1; break;
73 case 256: tile_split = 2; break;
74 case 512: tile_split = 3; break;
75 default:
76 case 1024: tile_split = 4; break;
77 case 2048: tile_split = 5; break;
78 case 4096: tile_split = 6; break;
79 }
80 return tile_split;
81 }
82
eg_macro_tile_aspect(unsigned macro_tile_aspect)83 static unsigned eg_macro_tile_aspect(unsigned macro_tile_aspect)
84 {
85 switch (macro_tile_aspect) {
86 default:
87 case 1: macro_tile_aspect = 0; break;
88 case 2: macro_tile_aspect = 1; break;
89 case 4: macro_tile_aspect = 2; break;
90 case 8: macro_tile_aspect = 3; break;
91 }
92 return macro_tile_aspect;
93 }
94
eg_bank_wh(unsigned bankwh)95 static unsigned eg_bank_wh(unsigned bankwh)
96 {
97 switch (bankwh) {
98 default:
99 case 1: bankwh = 0; break;
100 case 2: bankwh = 1; break;
101 case 4: bankwh = 2; break;
102 case 8: bankwh = 3; break;
103 }
104 return bankwh;
105 }
106
r600_translate_blend_function(int blend_func)107 static uint32_t r600_translate_blend_function(int blend_func)
108 {
109 switch (blend_func) {
110 case PIPE_BLEND_ADD:
111 return V_028780_COMB_DST_PLUS_SRC;
112 case PIPE_BLEND_SUBTRACT:
113 return V_028780_COMB_SRC_MINUS_DST;
114 case PIPE_BLEND_REVERSE_SUBTRACT:
115 return V_028780_COMB_DST_MINUS_SRC;
116 case PIPE_BLEND_MIN:
117 return V_028780_COMB_MIN_DST_SRC;
118 case PIPE_BLEND_MAX:
119 return V_028780_COMB_MAX_DST_SRC;
120 default:
121 R600_ERR("Unknown blend function %d\n", blend_func);
122 assert(0);
123 break;
124 }
125 return 0;
126 }
127
r600_translate_blend_factor(int blend_fact)128 static uint32_t r600_translate_blend_factor(int blend_fact)
129 {
130 switch (blend_fact) {
131 case PIPE_BLENDFACTOR_ONE:
132 return V_028780_BLEND_ONE;
133 case PIPE_BLENDFACTOR_SRC_COLOR:
134 return V_028780_BLEND_SRC_COLOR;
135 case PIPE_BLENDFACTOR_SRC_ALPHA:
136 return V_028780_BLEND_SRC_ALPHA;
137 case PIPE_BLENDFACTOR_DST_ALPHA:
138 return V_028780_BLEND_DST_ALPHA;
139 case PIPE_BLENDFACTOR_DST_COLOR:
140 return V_028780_BLEND_DST_COLOR;
141 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
142 return V_028780_BLEND_SRC_ALPHA_SATURATE;
143 case PIPE_BLENDFACTOR_CONST_COLOR:
144 return V_028780_BLEND_CONST_COLOR;
145 case PIPE_BLENDFACTOR_CONST_ALPHA:
146 return V_028780_BLEND_CONST_ALPHA;
147 case PIPE_BLENDFACTOR_ZERO:
148 return V_028780_BLEND_ZERO;
149 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
150 return V_028780_BLEND_ONE_MINUS_SRC_COLOR;
151 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
152 return V_028780_BLEND_ONE_MINUS_SRC_ALPHA;
153 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
154 return V_028780_BLEND_ONE_MINUS_DST_ALPHA;
155 case PIPE_BLENDFACTOR_INV_DST_COLOR:
156 return V_028780_BLEND_ONE_MINUS_DST_COLOR;
157 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
158 return V_028780_BLEND_ONE_MINUS_CONST_COLOR;
159 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
160 return V_028780_BLEND_ONE_MINUS_CONST_ALPHA;
161 case PIPE_BLENDFACTOR_SRC1_COLOR:
162 return V_028780_BLEND_SRC1_COLOR;
163 case PIPE_BLENDFACTOR_SRC1_ALPHA:
164 return V_028780_BLEND_SRC1_ALPHA;
165 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
166 return V_028780_BLEND_INV_SRC1_COLOR;
167 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
168 return V_028780_BLEND_INV_SRC1_ALPHA;
169 default:
170 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
171 assert(0);
172 break;
173 }
174 return 0;
175 }
176
r600_tex_dim(struct r600_texture * rtex,unsigned view_target,unsigned nr_samples)177 static unsigned r600_tex_dim(struct r600_texture *rtex,
178 unsigned view_target, unsigned nr_samples)
179 {
180 unsigned res_target = rtex->resource.b.b.target;
181
182 if (view_target == PIPE_TEXTURE_CUBE ||
183 view_target == PIPE_TEXTURE_CUBE_ARRAY)
184 res_target = view_target;
185 /* If interpreting cubemaps as something else, set 2D_ARRAY. */
186 else if (res_target == PIPE_TEXTURE_CUBE ||
187 res_target == PIPE_TEXTURE_CUBE_ARRAY)
188 res_target = PIPE_TEXTURE_2D_ARRAY;
189
190 switch (res_target) {
191 default:
192 case PIPE_TEXTURE_1D:
193 return V_030000_SQ_TEX_DIM_1D;
194 case PIPE_TEXTURE_1D_ARRAY:
195 return V_030000_SQ_TEX_DIM_1D_ARRAY;
196 case PIPE_TEXTURE_2D:
197 case PIPE_TEXTURE_RECT:
198 return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_MSAA :
199 V_030000_SQ_TEX_DIM_2D;
200 case PIPE_TEXTURE_2D_ARRAY:
201 return nr_samples > 1 ? V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA :
202 V_030000_SQ_TEX_DIM_2D_ARRAY;
203 case PIPE_TEXTURE_3D:
204 return V_030000_SQ_TEX_DIM_3D;
205 case PIPE_TEXTURE_CUBE:
206 case PIPE_TEXTURE_CUBE_ARRAY:
207 return V_030000_SQ_TEX_DIM_CUBEMAP;
208 }
209 }
210
r600_translate_dbformat(enum pipe_format format)211 static uint32_t r600_translate_dbformat(enum pipe_format format)
212 {
213 switch (format) {
214 case PIPE_FORMAT_Z16_UNORM:
215 return V_028040_Z_16;
216 case PIPE_FORMAT_Z24X8_UNORM:
217 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
218 case PIPE_FORMAT_X8Z24_UNORM:
219 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
220 return V_028040_Z_24;
221 case PIPE_FORMAT_Z32_FLOAT:
222 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
223 return V_028040_Z_32_FLOAT;
224 default:
225 return ~0U;
226 }
227 }
228
r600_is_sampler_format_supported(struct pipe_screen * screen,enum pipe_format format)229 static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
230 {
231 return r600_translate_texformat(screen, format, NULL, NULL, NULL,
232 false) != ~0U;
233 }
234
r600_is_colorbuffer_format_supported(enum amd_gfx_level chip,enum pipe_format format)235 static bool r600_is_colorbuffer_format_supported(enum amd_gfx_level chip, enum pipe_format format)
236 {
237 return r600_translate_colorformat(chip, format, false) != ~0U &&
238 r600_translate_colorswap(format, false) != ~0U;
239 }
240
r600_is_zs_format_supported(enum pipe_format format)241 static bool r600_is_zs_format_supported(enum pipe_format format)
242 {
243 return r600_translate_dbformat(format) != ~0U;
244 }
245
evergreen_is_format_supported(struct pipe_screen * screen,enum pipe_format format,enum pipe_texture_target target,unsigned sample_count,unsigned storage_sample_count,unsigned usage)246 bool evergreen_is_format_supported(struct pipe_screen *screen,
247 enum pipe_format format,
248 enum pipe_texture_target target,
249 unsigned sample_count,
250 unsigned storage_sample_count,
251 unsigned usage)
252 {
253 struct r600_screen *rscreen = (struct r600_screen*)screen;
254 unsigned retval = 0;
255
256 if (target >= PIPE_MAX_TEXTURE_TYPES) {
257 R600_ERR("r600: unsupported texture type %d\n", target);
258 return false;
259 }
260
261 if (util_format_get_num_planes(format) > 1)
262 return false;
263
264 if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
265 return false;
266
267 if (sample_count > 1) {
268 if (!rscreen->has_msaa)
269 return false;
270
271 switch (sample_count) {
272 case 2:
273 case 4:
274 case 8:
275 break;
276 default:
277 return false;
278 }
279 }
280
281 if (usage & PIPE_BIND_SAMPLER_VIEW) {
282 if (target == PIPE_BUFFER) {
283 if (r600_is_buffer_format_supported(format, false))
284 retval |= PIPE_BIND_SAMPLER_VIEW;
285 } else {
286 if (r600_is_sampler_format_supported(screen, format))
287 retval |= PIPE_BIND_SAMPLER_VIEW;
288 }
289 }
290
291 if ((usage & (PIPE_BIND_RENDER_TARGET |
292 PIPE_BIND_DISPLAY_TARGET |
293 PIPE_BIND_SCANOUT |
294 PIPE_BIND_SHARED |
295 PIPE_BIND_BLENDABLE)) &&
296 r600_is_colorbuffer_format_supported(rscreen->b.gfx_level, format)) {
297 retval |= usage &
298 (PIPE_BIND_RENDER_TARGET |
299 PIPE_BIND_DISPLAY_TARGET |
300 PIPE_BIND_SCANOUT |
301 PIPE_BIND_SHARED);
302 if (!util_format_is_pure_integer(format) &&
303 !util_format_is_depth_or_stencil(format))
304 retval |= usage & PIPE_BIND_BLENDABLE;
305 }
306
307 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
308 r600_is_zs_format_supported(format)) {
309 retval |= PIPE_BIND_DEPTH_STENCIL;
310 }
311
312 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
313 r600_is_buffer_format_supported(format, true)) {
314 retval |= PIPE_BIND_VERTEX_BUFFER;
315 }
316
317 if (usage & PIPE_BIND_INDEX_BUFFER &&
318 r600_is_index_format_supported(format)) {
319 retval |= PIPE_BIND_INDEX_BUFFER;
320 }
321
322 if ((usage & PIPE_BIND_LINEAR) &&
323 !util_format_is_compressed(format) &&
324 !(usage & PIPE_BIND_DEPTH_STENCIL))
325 retval |= PIPE_BIND_LINEAR;
326
327 return retval == usage;
328 }
329
evergreen_create_blend_state_mode(struct pipe_context * ctx,const struct pipe_blend_state * state,int mode)330 static void *evergreen_create_blend_state_mode(struct pipe_context *ctx,
331 const struct pipe_blend_state *state, int mode)
332 {
333 uint32_t color_control = 0, target_mask = 0;
334 uint32_t alpha_to_mask = 0;
335 struct r600_blend_state *blend = CALLOC_STRUCT(r600_blend_state);
336
337 if (!blend) {
338 return NULL;
339 }
340
341 r600_init_command_buffer(&blend->buffer, 20);
342 r600_init_command_buffer(&blend->buffer_no_blend, 20);
343
344 if (state->logicop_enable) {
345 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
346 } else {
347 color_control |= (0xcc << 16);
348 }
349 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
350 if (state->independent_blend_enable) {
351 for (int i = 0; i < 8; i++) {
352 target_mask |= (state->rt[i].colormask << (4 * i));
353 }
354 } else {
355 for (int i = 0; i < 8; i++) {
356 target_mask |= (state->rt[0].colormask << (4 * i));
357 }
358 }
359
360 /* only have dual source on MRT0 */
361 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
362 blend->cb_target_mask = target_mask;
363 blend->alpha_to_one = state->alpha_to_one;
364
365 if (target_mask)
366 color_control |= S_028808_MODE(mode);
367 else
368 color_control |= S_028808_MODE(V_028808_CB_DISABLE);
369
370 r600_store_context_reg(&blend->buffer, R_028808_CB_COLOR_CONTROL, color_control);
371
372 if (state->alpha_to_coverage) {
373 if (state->alpha_to_coverage_dither) {
374 alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
375 S_028B70_ALPHA_TO_MASK_OFFSET0(3) |
376 S_028B70_ALPHA_TO_MASK_OFFSET1(1) |
377 S_028B70_ALPHA_TO_MASK_OFFSET2(0) |
378 S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
379 S_028B70_OFFSET_ROUND(1);
380 } else {
381 alpha_to_mask = S_028B70_ALPHA_TO_MASK_ENABLE(1) |
382 S_028B70_ALPHA_TO_MASK_OFFSET0(2) |
383 S_028B70_ALPHA_TO_MASK_OFFSET1(2) |
384 S_028B70_ALPHA_TO_MASK_OFFSET2(2) |
385 S_028B70_ALPHA_TO_MASK_OFFSET3(2) |
386 S_028B70_OFFSET_ROUND(0);
387 }
388 }
389 r600_store_context_reg(&blend->buffer, R_028B70_DB_ALPHA_TO_MASK, alpha_to_mask);
390
391 r600_store_context_reg_seq(&blend->buffer, R_028780_CB_BLEND0_CONTROL, 8);
392
393 /* Copy over the dwords set so far into buffer_no_blend.
394 * Only the CB_BLENDi_CONTROL registers must be set after this. */
395 memcpy(blend->buffer_no_blend.buf, blend->buffer.buf, blend->buffer.num_dw * 4);
396 blend->buffer_no_blend.num_dw = blend->buffer.num_dw;
397
398 for (int i = 0; i < 8; i++) {
399 /* state->rt entries > 0 only written if independent blending */
400 const int j = state->independent_blend_enable ? i : 0;
401
402 unsigned eqRGB = state->rt[j].rgb_func;
403 unsigned srcRGB = state->rt[j].rgb_src_factor;
404 unsigned dstRGB = state->rt[j].rgb_dst_factor;
405 unsigned eqA = state->rt[j].alpha_func;
406 unsigned srcA = state->rt[j].alpha_src_factor;
407 unsigned dstA = state->rt[j].alpha_dst_factor;
408 uint32_t bc = 0;
409
410 r600_store_value(&blend->buffer_no_blend, 0);
411
412 if (!state->rt[j].blend_enable) {
413 r600_store_value(&blend->buffer, 0);
414 continue;
415 }
416
417 bc |= S_028780_BLEND_CONTROL_ENABLE(1);
418 bc |= S_028780_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
419 bc |= S_028780_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
420 bc |= S_028780_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
421
422 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
423 bc |= S_028780_SEPARATE_ALPHA_BLEND(1);
424 bc |= S_028780_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
425 bc |= S_028780_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
426 bc |= S_028780_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
427 }
428 r600_store_value(&blend->buffer, bc);
429 }
430 return blend;
431 }
432
evergreen_create_blend_state(struct pipe_context * ctx,const struct pipe_blend_state * state)433 static void *evergreen_create_blend_state(struct pipe_context *ctx,
434 const struct pipe_blend_state *state)
435 {
436
437 return evergreen_create_blend_state_mode(ctx, state, V_028808_CB_NORMAL);
438 }
439
evergreen_create_dsa_state(struct pipe_context * ctx,const struct pipe_depth_stencil_alpha_state * state)440 static void *evergreen_create_dsa_state(struct pipe_context *ctx,
441 const struct pipe_depth_stencil_alpha_state *state)
442 {
443 unsigned db_depth_control, alpha_test_control, alpha_ref;
444 struct r600_dsa_state *dsa = CALLOC_STRUCT(r600_dsa_state);
445
446 if (!dsa) {
447 return NULL;
448 }
449
450 r600_init_command_buffer(&dsa->buffer, 3);
451
452 dsa->valuemask[0] = state->stencil[0].valuemask;
453 dsa->valuemask[1] = state->stencil[1].valuemask;
454 dsa->writemask[0] = state->stencil[0].writemask;
455 dsa->writemask[1] = state->stencil[1].writemask;
456 dsa->zwritemask = state->depth_writemask;
457
458 db_depth_control = S_028800_Z_ENABLE(state->depth_enabled) |
459 S_028800_Z_WRITE_ENABLE(state->depth_writemask) |
460 S_028800_ZFUNC(state->depth_func);
461
462 /* stencil */
463 if (state->stencil[0].enabled) {
464 db_depth_control |= S_028800_STENCIL_ENABLE(1);
465 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
466 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
467 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
468 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
469
470 if (state->stencil[1].enabled) {
471 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
472 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
473 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
474 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
475 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
476 }
477 }
478
479 /* alpha */
480 alpha_test_control = 0;
481 alpha_ref = 0;
482 if (state->alpha_enabled) {
483 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha_func);
484 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
485 alpha_ref = fui(state->alpha_ref_value);
486 }
487 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
488 dsa->alpha_ref = alpha_ref;
489
490 /* misc */
491 r600_store_context_reg(&dsa->buffer, R_028800_DB_DEPTH_CONTROL, db_depth_control);
492 return dsa;
493 }
494
evergreen_create_rs_state(struct pipe_context * ctx,const struct pipe_rasterizer_state * state)495 static void *evergreen_create_rs_state(struct pipe_context *ctx,
496 const struct pipe_rasterizer_state *state)
497 {
498 struct r600_context *rctx = (struct r600_context *)ctx;
499 unsigned tmp, spi_interp;
500 float psize_min, psize_max;
501 struct r600_rasterizer_state *rs = CALLOC_STRUCT(r600_rasterizer_state);
502
503 if (!rs) {
504 return NULL;
505 }
506
507 r600_init_command_buffer(&rs->buffer, 30);
508
509 rs->scissor_enable = state->scissor;
510 rs->clip_halfz = state->clip_halfz;
511 rs->flatshade = state->flatshade;
512 rs->sprite_coord_enable = state->sprite_coord_enable;
513 rs->rasterizer_discard = state->rasterizer_discard;
514 rs->two_side = state->light_twoside;
515 rs->clip_plane_enable = state->clip_plane_enable;
516 rs->pa_sc_line_stipple = state->line_stipple_enable ?
517 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
518 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
519 rs->pa_cl_clip_cntl =
520 S_028810_DX_CLIP_SPACE_DEF(state->clip_halfz) |
521 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip_near) |
522 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip_far) |
523 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1) |
524 S_028810_DX_RASTERIZATION_KILL(state->rasterizer_discard);
525 rs->multisample_enable = state->multisample;
526
527 /* offset */
528 rs->offset_units = state->offset_units;
529 rs->offset_scale = state->offset_scale * 16.0f;
530 rs->offset_enable = state->offset_point || state->offset_line || state->offset_tri;
531 rs->offset_units_unscaled = state->offset_units_unscaled;
532
533 if (state->point_size_per_vertex) {
534 psize_min = util_get_min_point_size(state);
535 psize_max = 8192;
536 } else {
537 /* Force the point size to be as if the vertex output was disabled. */
538 psize_min = state->point_size;
539 psize_max = state->point_size;
540 }
541
542 spi_interp = S_0286D4_FLAT_SHADE_ENA(1);
543 spi_interp |= S_0286D4_PNT_SPRITE_ENA(1) |
544 S_0286D4_PNT_SPRITE_OVRD_X(2) |
545 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
546 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
547 S_0286D4_PNT_SPRITE_OVRD_W(1);
548 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
549 spi_interp |= S_0286D4_PNT_SPRITE_TOP_1(1);
550 }
551
552 r600_store_context_reg_seq(&rs->buffer, R_028A00_PA_SU_POINT_SIZE, 3);
553 /* point size 12.4 fixed point (divide by two, because 0.5 = 1 pixel) */
554 tmp = r600_pack_float_12p4(state->point_size/2);
555 r600_store_value(&rs->buffer, /* R_028A00_PA_SU_POINT_SIZE */
556 S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
557 r600_store_value(&rs->buffer, /* R_028A04_PA_SU_POINT_MINMAX */
558 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
559 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
560 r600_store_value(&rs->buffer, /* R_028A08_PA_SU_LINE_CNTL */
561 S_028A08_WIDTH((unsigned)(state->line_width * 8)));
562
563 r600_store_context_reg(&rs->buffer, R_0286D4_SPI_INTERP_CONTROL_0, spi_interp);
564 r600_store_context_reg(&rs->buffer, R_028A48_PA_SC_MODE_CNTL_0,
565 S_028A48_MSAA_ENABLE(state->multisample) |
566 S_028A48_VPORT_SCISSOR_ENABLE(1) |
567 S_028A48_LINE_STIPPLE_ENABLE(state->line_stipple_enable));
568
569 if (rctx->b.gfx_level == CAYMAN) {
570 r600_store_context_reg(&rs->buffer, CM_R_028BE4_PA_SU_VTX_CNTL,
571 S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
572 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
573 } else {
574 r600_store_context_reg(&rs->buffer, R_028C08_PA_SU_VTX_CNTL,
575 S_028C08_PIX_CENTER_HALF(state->half_pixel_center) |
576 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
577 }
578
579 r600_store_context_reg(&rs->buffer, R_028B7C_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
580 r600_store_context_reg(&rs->buffer, R_028814_PA_SU_SC_MODE_CNTL,
581 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
582 S_028814_CULL_FRONT((state->cull_face & PIPE_FACE_FRONT) ? 1 : 0) |
583 S_028814_CULL_BACK((state->cull_face & PIPE_FACE_BACK) ? 1 : 0) |
584 S_028814_FACE(!state->front_ccw) |
585 S_028814_POLY_OFFSET_FRONT_ENABLE(util_get_offset(state, state->fill_front)) |
586 S_028814_POLY_OFFSET_BACK_ENABLE(util_get_offset(state, state->fill_back)) |
587 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_point || state->offset_line) |
588 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
589 state->fill_back != PIPE_POLYGON_MODE_FILL) |
590 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
591 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
592 return rs;
593 }
594
evergreen_create_sampler_state(struct pipe_context * ctx,const struct pipe_sampler_state * state)595 static void *evergreen_create_sampler_state(struct pipe_context *ctx,
596 const struct pipe_sampler_state *state)
597 {
598 struct r600_common_screen *rscreen = (struct r600_common_screen*)ctx->screen;
599 struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
600 unsigned max_aniso = rscreen->force_aniso >= 0 ? rscreen->force_aniso
601 : state->max_anisotropy;
602 unsigned max_aniso_ratio = r600_tex_aniso_filter(max_aniso);
603 bool trunc_coord = state->min_img_filter == PIPE_TEX_FILTER_NEAREST &&
604 state->mag_img_filter == PIPE_TEX_FILTER_NEAREST;
605 float max_lod = state->max_lod;
606
607 if (!ss) {
608 return NULL;
609 }
610
611 /* If the min_mip_filter is NONE, then the texture has no mipmapping and
612 * MIP_FILTER will also be set to NONE. However, if more then one LOD is
613 * configured, then the texture lookup seems to fail for some specific texture
614 * formats. Forcing the number of LODs to one in this case fixes it. */
615 if (state->min_mip_filter == PIPE_TEX_MIPFILTER_NONE)
616 max_lod = state->min_lod;
617
618 ss->border_color_use = sampler_state_needs_border_color(state);
619
620 /* R_03C000_SQ_TEX_SAMPLER_WORD0_0 */
621 ss->tex_sampler_words[0] =
622 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
623 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
624 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
625 S_03C000_XY_MAG_FILTER(eg_tex_filter(state->mag_img_filter, max_aniso)) |
626 S_03C000_XY_MIN_FILTER(eg_tex_filter(state->min_img_filter, max_aniso)) |
627 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
628 S_03C000_MAX_ANISO_RATIO(max_aniso_ratio) |
629 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
630 S_03C000_BORDER_COLOR_TYPE(ss->border_color_use ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0);
631 /* R_03C004_SQ_TEX_SAMPLER_WORD1_0 */
632 ss->tex_sampler_words[1] =
633 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
634 S_03C004_MAX_LOD(S_FIXED(CLAMP(max_lod, 0, 15), 8));
635 /* R_03C008_SQ_TEX_SAMPLER_WORD2_0 */
636 ss->tex_sampler_words[2] =
637 S_03C008_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
638 (state->seamless_cube_map ? 0 : S_03C008_DISABLE_CUBE_WRAP(1)) |
639 S_03C008_TRUNCATE_COORD(trunc_coord) |
640 S_03C008_TYPE(1);
641
642 if (ss->border_color_use) {
643 memcpy(&ss->border_color, &state->border_color, sizeof(state->border_color));
644 }
645 return ss;
646 }
647
648 struct eg_buf_res_params {
649 enum pipe_format pipe_format;
650 unsigned offset;
651 unsigned size;
652 unsigned char swizzle[4];
653 bool uncached;
654 bool force_swizzle;
655 bool size_in_bytes;
656 };
657
evergreen_fill_buffer_resource_words(struct r600_context * rctx,struct pipe_resource * buffer,struct eg_buf_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])658 static void evergreen_fill_buffer_resource_words(struct r600_context *rctx,
659 struct pipe_resource *buffer,
660 struct eg_buf_res_params *params,
661 bool *skip_mip_address_reloc,
662 unsigned tex_resource_words[8])
663 {
664 struct r600_texture *tmp = (struct r600_texture*)buffer;
665 uint64_t va;
666 int stride = util_format_get_blocksize(params->pipe_format);
667 unsigned format, num_format, format_comp, endian;
668 unsigned swizzle_res;
669 const struct util_format_description *desc;
670
671 r600_vertex_data_type(params->pipe_format,
672 &format, &num_format, &format_comp,
673 &endian);
674
675 desc = util_format_description(params->pipe_format);
676
677 if (params->force_swizzle)
678 swizzle_res = r600_get_swizzle_combined(params->swizzle, NULL, true);
679 else
680 swizzle_res = r600_get_swizzle_combined(desc->swizzle, params->swizzle, true);
681
682 va = tmp->resource.gpu_address + params->offset;
683 *skip_mip_address_reloc = true;
684 tex_resource_words[0] = va;
685 tex_resource_words[1] = params->size - 1;
686 tex_resource_words[2] = S_030008_BASE_ADDRESS_HI(va >> 32UL) |
687 S_030008_STRIDE(stride) |
688 S_030008_DATA_FORMAT(format) |
689 S_030008_NUM_FORMAT_ALL(num_format) |
690 S_030008_FORMAT_COMP_ALL(format_comp) |
691 S_030008_ENDIAN_SWAP(endian);
692 tex_resource_words[3] = swizzle_res | S_03000C_UNCACHED(params->uncached);
693 /*
694 * dword 4 is for number of elements, for use with resinfo,
695 * albeit the amd gpu shader analyser
696 * uses a const buffer to store the element sizes for buffer txq
697 */
698 tex_resource_words[4] = params->size_in_bytes ? params->size : (params->size / stride);
699
700 tex_resource_words[5] = tex_resource_words[6] = 0;
701 tex_resource_words[7] = S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER);
702 }
703
704 static struct pipe_sampler_view *
texture_buffer_sampler_view(struct r600_context * rctx,struct r600_pipe_sampler_view * view,unsigned width0,unsigned height0)705 texture_buffer_sampler_view(struct r600_context *rctx,
706 struct r600_pipe_sampler_view *view,
707 unsigned width0, unsigned height0)
708 {
709 struct r600_texture *tmp = (struct r600_texture*)view->base.texture;
710 struct eg_buf_res_params params;
711
712 memset(¶ms, 0, sizeof(params));
713
714 params.pipe_format = view->base.format;
715 params.offset = view->base.u.buf.offset;
716 params.size = view->base.u.buf.size;
717 params.swizzle[0] = view->base.swizzle_r;
718 params.swizzle[1] = view->base.swizzle_g;
719 params.swizzle[2] = view->base.swizzle_b;
720 params.swizzle[3] = view->base.swizzle_a;
721
722 evergreen_fill_buffer_resource_words(rctx, view->base.texture,
723 ¶ms, &view->skip_mip_address_reloc,
724 view->tex_resource_words);
725 view->tex_resource = &tmp->resource;
726
727 if (tmp->resource.gpu_address)
728 list_addtail(&view->list, &rctx->texture_buffers);
729 return &view->base;
730 }
731
732 struct eg_tex_res_params {
733 enum pipe_format pipe_format;
734 int force_level;
735 unsigned width0;
736 unsigned height0;
737 unsigned first_level;
738 unsigned last_level;
739 unsigned first_layer;
740 unsigned last_layer;
741 unsigned target;
742 unsigned char swizzle[4];
743 };
744
evergreen_fill_tex_resource_words(struct r600_context * rctx,struct pipe_resource * texture,struct eg_tex_res_params * params,bool * skip_mip_address_reloc,unsigned tex_resource_words[8])745 static int evergreen_fill_tex_resource_words(struct r600_context *rctx,
746 struct pipe_resource *texture,
747 struct eg_tex_res_params *params,
748 bool *skip_mip_address_reloc,
749 unsigned tex_resource_words[8])
750 {
751 struct r600_screen *rscreen = (struct r600_screen*)rctx->b.b.screen;
752 struct r600_texture *tmp = (struct r600_texture*)texture;
753 unsigned format, endian;
754 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
755 unsigned char array_mode = 0, non_disp_tiling = 0;
756 unsigned height, depth, width;
757 unsigned macro_aspect, tile_split, bankh, bankw, nbanks, fmask_bankh;
758 struct legacy_surf_level *surflevel;
759 unsigned base_level, first_level, last_level;
760 unsigned dim, last_layer;
761 uint64_t va;
762 bool do_endian_swap = false;
763
764 tile_split = tmp->surface.u.legacy.tile_split;
765 surflevel = tmp->surface.u.legacy.level;
766
767 /* Texturing with separate depth and stencil. */
768 if (tmp->db_compatible) {
769 switch (params->pipe_format) {
770 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
771 params->pipe_format = PIPE_FORMAT_Z32_FLOAT;
772 break;
773 case PIPE_FORMAT_X8Z24_UNORM:
774 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
775 /* Z24 is always stored like this for DB
776 * compatibility.
777 */
778 params->pipe_format = PIPE_FORMAT_Z24X8_UNORM;
779 break;
780 case PIPE_FORMAT_X24S8_UINT:
781 case PIPE_FORMAT_S8X24_UINT:
782 case PIPE_FORMAT_X32_S8X24_UINT:
783 params->pipe_format = PIPE_FORMAT_S8_UINT;
784 tile_split = tmp->surface.u.legacy.stencil_tile_split;
785 surflevel = tmp->surface.u.legacy.zs.stencil_level;
786 break;
787 default:;
788 }
789 }
790
791 if (UTIL_ARCH_BIG_ENDIAN)
792 do_endian_swap = !tmp->db_compatible;
793
794 format = r600_translate_texformat(rctx->b.b.screen, params->pipe_format,
795 params->swizzle,
796 &word4, &yuv_format, do_endian_swap);
797 assert(format != ~0);
798 if (format == ~0) {
799 return -1;
800 }
801
802 endian = r600_colorformat_endian_swap(format, do_endian_swap);
803
804 base_level = 0;
805 first_level = params->first_level;
806 last_level = params->last_level;
807 width = params->width0;
808 height = params->height0;
809 depth = texture->depth0;
810
811 if (params->force_level) {
812 base_level = params->force_level;
813 first_level = 0;
814 last_level = 0;
815 width = u_minify(width, params->force_level);
816 height = u_minify(height, params->force_level);
817 depth = u_minify(depth, params->force_level);
818 }
819
820 pitch = surflevel[base_level].nblk_x * util_format_get_blockwidth(params->pipe_format);
821 non_disp_tiling = tmp->non_disp_tiling;
822
823 switch (surflevel[base_level].mode) {
824 default:
825 case RADEON_SURF_MODE_LINEAR_ALIGNED:
826 array_mode = V_028C70_ARRAY_LINEAR_ALIGNED;
827 break;
828 case RADEON_SURF_MODE_2D:
829 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
830 break;
831 case RADEON_SURF_MODE_1D:
832 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
833 break;
834 }
835 macro_aspect = tmp->surface.u.legacy.mtilea;
836 bankw = tmp->surface.u.legacy.bankw;
837 bankh = tmp->surface.u.legacy.bankh;
838 tile_split = eg_tile_split(tile_split);
839 macro_aspect = eg_macro_tile_aspect(macro_aspect);
840 bankw = eg_bank_wh(bankw);
841 bankh = eg_bank_wh(bankh);
842 fmask_bankh = eg_bank_wh(tmp->fmask.bank_height);
843
844 /* 128 bit formats require tile type = 1 */
845 if (rscreen->b.gfx_level == CAYMAN) {
846 if (util_format_get_blocksize(params->pipe_format) >= 16)
847 non_disp_tiling = 1;
848 }
849 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
850
851
852 va = tmp->resource.gpu_address;
853
854 /* array type views and views into array types need to use layer offset */
855 dim = r600_tex_dim(tmp, params->target, texture->nr_samples);
856
857 if (dim == V_030000_SQ_TEX_DIM_1D_ARRAY) {
858 height = 1;
859 depth = texture->array_size;
860 } else if (dim == V_030000_SQ_TEX_DIM_2D_ARRAY ||
861 dim == V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA) {
862 depth = texture->array_size;
863 } else if (dim == V_030000_SQ_TEX_DIM_CUBEMAP)
864 depth = texture->array_size / 6;
865
866 tex_resource_words[0] = (S_030000_DIM(dim) |
867 S_030000_PITCH((pitch / 8) - 1) |
868 S_030000_TEX_WIDTH(width - 1));
869 if (rscreen->b.gfx_level == CAYMAN)
870 tex_resource_words[0] |= CM_S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
871 else
872 tex_resource_words[0] |= S_030000_NON_DISP_TILING_ORDER(non_disp_tiling);
873 tex_resource_words[1] = (S_030004_TEX_HEIGHT(height - 1) |
874 S_030004_TEX_DEPTH(depth - 1) |
875 S_030004_ARRAY_MODE(array_mode));
876 tex_resource_words[2] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
877
878 *skip_mip_address_reloc = false;
879 /* TEX_RESOURCE_WORD3.MIP_ADDRESS */
880 if (texture->nr_samples > 1 && rscreen->has_compressed_msaa_texturing) {
881 if (tmp->is_depth) {
882 /* disable FMASK (0 = disabled) */
883 tex_resource_words[3] = 0;
884 *skip_mip_address_reloc = true;
885 } else {
886 /* FMASK should be in MIP_ADDRESS for multisample textures */
887 tex_resource_words[3] = (tmp->fmask.offset + va) >> 8;
888 }
889 } else if (last_level && texture->nr_samples <= 1) {
890 tex_resource_words[3] = ((uint64_t)surflevel[1].offset_256B * 256 + va) >> 8;
891 } else {
892 tex_resource_words[3] = ((uint64_t)surflevel[base_level].offset_256B * 256 + va) >> 8;
893 }
894
895 last_layer = params->last_layer;
896 if (params->target != texture->target && depth == 1) {
897 last_layer = params->first_layer;
898 }
899 tex_resource_words[4] = (word4 |
900 S_030010_ENDIAN_SWAP(endian));
901 tex_resource_words[5] = S_030014_BASE_ARRAY(params->first_layer) |
902 S_030014_LAST_ARRAY(last_layer);
903 tex_resource_words[6] = S_030018_TILE_SPLIT(tile_split);
904
905 if (texture->nr_samples > 1) {
906 unsigned log_samples = util_logbase2(texture->nr_samples);
907 if (rscreen->b.gfx_level == CAYMAN) {
908 tex_resource_words[4] |= S_030010_LOG2_NUM_FRAGMENTS(log_samples);
909 }
910 /* LAST_LEVEL holds log2(nr_samples) for multisample textures */
911 tex_resource_words[5] |= S_030014_LAST_LEVEL(log_samples);
912 tex_resource_words[6] |= S_030018_FMASK_BANK_HEIGHT(fmask_bankh);
913 } else {
914 bool no_mip = first_level == last_level;
915
916 tex_resource_words[4] |= S_030010_BASE_LEVEL(first_level);
917 tex_resource_words[5] |= S_030014_LAST_LEVEL(last_level);
918 /* aniso max 16 samples */
919 tex_resource_words[6] |= S_030018_MAX_ANISO_RATIO(no_mip ? 0 : 4);
920 }
921
922 tex_resource_words[7] = S_03001C_DATA_FORMAT(format) |
923 S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_TEXTURE) |
924 S_03001C_BANK_WIDTH(bankw) |
925 S_03001C_BANK_HEIGHT(bankh) |
926 S_03001C_MACRO_TILE_ASPECT(macro_aspect) |
927 S_03001C_NUM_BANKS(nbanks) |
928 S_03001C_DEPTH_SAMPLE_ORDER(tmp->db_compatible);
929 return 0;
930 }
931
932 struct pipe_sampler_view *
evergreen_create_sampler_view_custom(struct pipe_context * ctx,struct pipe_resource * texture,const struct pipe_sampler_view * state,unsigned width0,unsigned height0,unsigned force_level)933 evergreen_create_sampler_view_custom(struct pipe_context *ctx,
934 struct pipe_resource *texture,
935 const struct pipe_sampler_view *state,
936 unsigned width0, unsigned height0,
937 unsigned force_level)
938 {
939 struct r600_context *rctx = (struct r600_context*)ctx;
940 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
941 struct r600_texture *tmp = (struct r600_texture*)texture;
942 struct eg_tex_res_params params;
943 int ret;
944
945 if (!view)
946 return NULL;
947
948 /* initialize base object */
949 view->base = *state;
950 view->base.texture = NULL;
951 pipe_reference(NULL, &texture->reference);
952 view->base.texture = texture;
953 view->base.reference.count = 1;
954 view->base.context = ctx;
955
956 if (state->target == PIPE_BUFFER)
957 return texture_buffer_sampler_view(rctx, view, width0, height0);
958
959 memset(¶ms, 0, sizeof(params));
960 params.pipe_format = state->format;
961 params.force_level = force_level;
962 params.width0 = width0;
963 params.height0 = height0;
964 params.first_level = state->u.tex.first_level;
965 params.last_level = state->u.tex.last_level;
966 params.first_layer = state->u.tex.first_layer;
967 params.last_layer = state->u.tex.last_layer;
968 params.target = state->target;
969 params.swizzle[0] = state->swizzle_r;
970 params.swizzle[1] = state->swizzle_g;
971 params.swizzle[2] = state->swizzle_b;
972 params.swizzle[3] = state->swizzle_a;
973
974 ret = evergreen_fill_tex_resource_words(rctx, texture, ¶ms,
975 &view->skip_mip_address_reloc,
976 view->tex_resource_words);
977 if (ret != 0) {
978 FREE(view);
979 return NULL;
980 }
981
982 if (state->format == PIPE_FORMAT_X24S8_UINT ||
983 state->format == PIPE_FORMAT_S8X24_UINT ||
984 state->format == PIPE_FORMAT_X32_S8X24_UINT ||
985 state->format == PIPE_FORMAT_S8_UINT)
986 view->is_stencil_sampler = true;
987
988 view->tex_resource = &tmp->resource;
989
990 return &view->base;
991 }
992
993 static struct pipe_sampler_view *
evergreen_create_sampler_view(struct pipe_context * ctx,struct pipe_resource * tex,const struct pipe_sampler_view * state)994 evergreen_create_sampler_view(struct pipe_context *ctx,
995 struct pipe_resource *tex,
996 const struct pipe_sampler_view *state)
997 {
998 return evergreen_create_sampler_view_custom(ctx, tex, state,
999 tex->width0, tex->height0, 0);
1000 }
1001
evergreen_emit_config_state(struct r600_context * rctx,struct r600_atom * atom)1002 static void evergreen_emit_config_state(struct r600_context *rctx, struct r600_atom *atom)
1003 {
1004 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1005 struct r600_config_state *a = (struct r600_config_state*)atom;
1006
1007 radeon_set_config_reg_seq(cs, R_008C04_SQ_GPR_RESOURCE_MGMT_1, 3);
1008 if (a->dyn_gpr_enabled) {
1009 radeon_emit(cs, S_008C04_NUM_CLAUSE_TEMP_GPRS(rctx->r6xx_num_clause_temp_gprs));
1010 radeon_emit(cs, 0);
1011 radeon_emit(cs, 0);
1012 } else {
1013 radeon_emit(cs, a->sq_gpr_resource_mgmt_1);
1014 radeon_emit(cs, a->sq_gpr_resource_mgmt_2);
1015 radeon_emit(cs, a->sq_gpr_resource_mgmt_3);
1016 }
1017 radeon_set_config_reg(cs, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (a->dyn_gpr_enabled << 8));
1018 if (a->dyn_gpr_enabled) {
1019 radeon_set_context_reg(cs, R_028838_SQ_DYN_GPR_RESOURCE_LIMIT_1,
1020 S_028838_PS_GPRS(0x1e) |
1021 S_028838_VS_GPRS(0x1e) |
1022 S_028838_GS_GPRS(0x1e) |
1023 S_028838_ES_GPRS(0x1e) |
1024 S_028838_HS_GPRS(0x1e) |
1025 S_028838_LS_GPRS(0x1e)); /* workaround for hw issues with dyn gpr - must set all limits to 240 instead of 0, 0x1e == 240 / 8*/
1026 }
1027 }
1028
evergreen_emit_clip_state(struct r600_context * rctx,struct r600_atom * atom)1029 static void evergreen_emit_clip_state(struct r600_context *rctx, struct r600_atom *atom)
1030 {
1031 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1032 struct pipe_clip_state *state = &rctx->clip_state.state;
1033
1034 radeon_set_context_reg_seq(cs, R_0285BC_PA_CL_UCP0_X, 6*4);
1035 radeon_emit_array(cs, (unsigned*)state, 6*4);
1036 }
1037
evergreen_set_polygon_stipple(struct pipe_context * ctx,const struct pipe_poly_stipple * state)1038 static void evergreen_set_polygon_stipple(struct pipe_context *ctx,
1039 const struct pipe_poly_stipple *state)
1040 {
1041 }
1042
evergreen_get_scissor_rect(struct r600_context * rctx,unsigned tl_x,unsigned tl_y,unsigned br_x,unsigned br_y,uint32_t * tl,uint32_t * br)1043 static void evergreen_get_scissor_rect(struct r600_context *rctx,
1044 unsigned tl_x, unsigned tl_y, unsigned br_x, unsigned br_y,
1045 uint32_t *tl, uint32_t *br)
1046 {
1047 struct pipe_scissor_state scissor = {tl_x, tl_y, br_x, br_y};
1048
1049 evergreen_apply_scissor_bug_workaround(&rctx->b, &scissor);
1050
1051 *tl = S_028240_TL_X(scissor.minx) | S_028240_TL_Y(scissor.miny);
1052 *br = S_028244_BR_X(scissor.maxx) | S_028244_BR_Y(scissor.maxy);
1053 }
1054
1055 struct r600_tex_color_info {
1056 unsigned info;
1057 unsigned view;
1058 unsigned dim;
1059 unsigned pitch;
1060 unsigned slice;
1061 unsigned attrib;
1062 unsigned ntype;
1063 unsigned fmask;
1064 unsigned fmask_slice;
1065 uint64_t offset;
1066 bool export_16bpc;
1067 };
1068
evergreen_set_color_surface_buffer(struct r600_context * rctx,struct r600_resource * res,enum pipe_format pformat,unsigned first_element,unsigned last_element,struct r600_tex_color_info * color)1069 static void evergreen_set_color_surface_buffer(struct r600_context *rctx,
1070 struct r600_resource *res,
1071 enum pipe_format pformat,
1072 unsigned first_element,
1073 unsigned last_element,
1074 struct r600_tex_color_info *color)
1075 {
1076 unsigned format, swap, ntype, endian;
1077 const struct util_format_description *desc;
1078 unsigned block_size = util_format_get_blocksize(res->b.b.format);
1079 unsigned pitch_alignment =
1080 MAX2(64, rctx->screen->b.info.pipe_interleave_bytes / block_size);
1081 unsigned pitch = align(res->b.b.width0, pitch_alignment);
1082 int i;
1083 unsigned width_elements;
1084
1085 width_elements = last_element - first_element + 1;
1086
1087 format = r600_translate_colorformat(rctx->b.gfx_level, pformat, false);
1088 swap = r600_translate_colorswap(pformat, false);
1089
1090 endian = r600_colorformat_endian_swap(format, false);
1091
1092 desc = util_format_description(pformat);
1093 i = util_format_get_first_non_void_channel(pformat);
1094 ntype = V_028C70_NUMBER_UNORM;
1095 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1096 ntype = V_028C70_NUMBER_SRGB;
1097 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1098 if (desc->channel[i].normalized)
1099 ntype = V_028C70_NUMBER_SNORM;
1100 else if (desc->channel[i].pure_integer)
1101 ntype = V_028C70_NUMBER_SINT;
1102 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1103 if (desc->channel[i].normalized)
1104 ntype = V_028C70_NUMBER_UNORM;
1105 else if (desc->channel[i].pure_integer)
1106 ntype = V_028C70_NUMBER_UINT;
1107 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1108 ntype = V_028C70_NUMBER_FLOAT;
1109 }
1110
1111 pitch = (pitch / 8) - 1;
1112 color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1113
1114 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1115 color->info |= S_028C70_FORMAT(format) |
1116 S_028C70_COMP_SWAP(swap) |
1117 S_028C70_BLEND_CLAMP(0) |
1118 S_028C70_BLEND_BYPASS(1) |
1119 S_028C70_NUMBER_TYPE(ntype) |
1120 S_028C70_ENDIAN(endian);
1121 color->attrib = S_028C74_NON_DISP_TILING_ORDER(1);
1122 color->ntype = ntype;
1123 color->export_16bpc = false;
1124 color->dim = width_elements - 1;
1125 color->slice = 0; /* (width_elements / 64) - 1;*/
1126 color->view = 0;
1127 color->offset = (res->gpu_address + first_element) >> 8;
1128
1129 color->fmask = color->offset;
1130 color->fmask_slice = 0;
1131 }
1132
evergreen_set_color_surface_common(struct r600_context * rctx,struct r600_texture * rtex,unsigned level,unsigned first_layer,unsigned last_layer,enum pipe_format pformat,struct r600_tex_color_info * color)1133 static void evergreen_set_color_surface_common(struct r600_context *rctx,
1134 struct r600_texture *rtex,
1135 unsigned level,
1136 unsigned first_layer,
1137 unsigned last_layer,
1138 enum pipe_format pformat,
1139 struct r600_tex_color_info *color)
1140 {
1141 struct r600_screen *rscreen = rctx->screen;
1142 unsigned pitch, slice;
1143 unsigned non_disp_tiling, macro_aspect, tile_split, bankh, bankw, fmask_bankh, nbanks;
1144 unsigned format, swap, ntype, endian;
1145 const struct util_format_description *desc;
1146 bool blend_clamp = 0, blend_bypass = 0, do_endian_swap = false;
1147 int i;
1148
1149 color->offset = (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1150 color->view = S_028C6C_SLICE_START(first_layer) |
1151 S_028C6C_SLICE_MAX(last_layer);
1152
1153 color->offset += rtex->resource.gpu_address;
1154 color->offset >>= 8;
1155
1156 color->dim = 0;
1157 pitch = (rtex->surface.u.legacy.level[level].nblk_x) / 8 - 1;
1158 slice = (rtex->surface.u.legacy.level[level].nblk_x * rtex->surface.u.legacy.level[level].nblk_y) / 64;
1159 if (slice) {
1160 slice = slice - 1;
1161 }
1162
1163 color->info = 0;
1164 switch (rtex->surface.u.legacy.level[level].mode) {
1165 default:
1166 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1167 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_LINEAR_ALIGNED);
1168 non_disp_tiling = 1;
1169 break;
1170 case RADEON_SURF_MODE_1D:
1171 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_1D_TILED_THIN1);
1172 non_disp_tiling = rtex->non_disp_tiling;
1173 break;
1174 case RADEON_SURF_MODE_2D:
1175 color->info = S_028C70_ARRAY_MODE(V_028C70_ARRAY_2D_TILED_THIN1);
1176 non_disp_tiling = rtex->non_disp_tiling;
1177 break;
1178 }
1179 tile_split = rtex->surface.u.legacy.tile_split;
1180 macro_aspect = rtex->surface.u.legacy.mtilea;
1181 bankw = rtex->surface.u.legacy.bankw;
1182 bankh = rtex->surface.u.legacy.bankh;
1183 if (rtex->fmask.size)
1184 fmask_bankh = rtex->fmask.bank_height;
1185 else
1186 fmask_bankh = rtex->surface.u.legacy.bankh;
1187 tile_split = eg_tile_split(tile_split);
1188 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1189 bankw = eg_bank_wh(bankw);
1190 bankh = eg_bank_wh(bankh);
1191 fmask_bankh = eg_bank_wh(fmask_bankh);
1192
1193 if (rscreen->b.gfx_level == CAYMAN) {
1194 if (util_format_get_blocksize(pformat) >= 16)
1195 non_disp_tiling = 1;
1196 }
1197 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1198 desc = util_format_description(pformat);
1199 i = util_format_get_first_non_void_channel(pformat);
1200 color->attrib = S_028C74_TILE_SPLIT(tile_split)|
1201 S_028C74_NUM_BANKS(nbanks) |
1202 S_028C74_BANK_WIDTH(bankw) |
1203 S_028C74_BANK_HEIGHT(bankh) |
1204 S_028C74_MACRO_TILE_ASPECT(macro_aspect) |
1205 S_028C74_NON_DISP_TILING_ORDER(non_disp_tiling) |
1206 S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
1207
1208 if (rctx->b.gfx_level == CAYMAN) {
1209 color->attrib |= S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] ==
1210 PIPE_SWIZZLE_1);
1211
1212 if (rtex->resource.b.b.nr_samples > 1) {
1213 unsigned log_samples = util_logbase2(rtex->resource.b.b.nr_samples);
1214 color->attrib |= S_028C74_NUM_SAMPLES(log_samples) |
1215 S_028C74_NUM_FRAGMENTS(log_samples);
1216 }
1217 }
1218
1219 ntype = V_028C70_NUMBER_UNORM;
1220 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1221 ntype = V_028C70_NUMBER_SRGB;
1222 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1223 if (desc->channel[i].normalized)
1224 ntype = V_028C70_NUMBER_SNORM;
1225 else if (desc->channel[i].pure_integer)
1226 ntype = V_028C70_NUMBER_SINT;
1227 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1228 if (desc->channel[i].normalized)
1229 ntype = V_028C70_NUMBER_UNORM;
1230 else if (desc->channel[i].pure_integer)
1231 ntype = V_028C70_NUMBER_UINT;
1232 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT) {
1233 ntype = V_028C70_NUMBER_FLOAT;
1234 }
1235
1236 if (UTIL_ARCH_BIG_ENDIAN)
1237 do_endian_swap = !rtex->db_compatible;
1238
1239 format = r600_translate_colorformat(rctx->b.gfx_level, pformat, do_endian_swap);
1240 assert(format != ~0);
1241 swap = r600_translate_colorswap(pformat, do_endian_swap);
1242 assert(swap != ~0);
1243
1244 endian = r600_colorformat_endian_swap(format, do_endian_swap);
1245
1246 /* blend clamp should be set for all NORM/SRGB types */
1247 if (ntype == V_028C70_NUMBER_UNORM || ntype == V_028C70_NUMBER_SNORM ||
1248 ntype == V_028C70_NUMBER_SRGB)
1249 blend_clamp = 1;
1250
1251 /* set blend bypass according to docs if SINT/UINT or
1252 8/24 COLOR variants */
1253 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
1254 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
1255 format == V_028C70_COLOR_X24_8_32_FLOAT) {
1256 blend_clamp = 0;
1257 blend_bypass = 1;
1258 }
1259
1260 color->ntype = ntype;
1261 color->info |= S_028C70_FORMAT(format) |
1262 S_028C70_COMP_SWAP(swap) |
1263 S_028C70_BLEND_CLAMP(blend_clamp) |
1264 S_028C70_BLEND_BYPASS(blend_bypass) |
1265 S_028C70_SIMPLE_FLOAT(1) |
1266 S_028C70_NUMBER_TYPE(ntype) |
1267 S_028C70_ENDIAN(endian);
1268
1269 if (rtex->fmask.size) {
1270 color->info |= S_028C70_COMPRESSION(1);
1271 }
1272
1273 /* EXPORT_NORM is an optimization that can be enabled for better
1274 * performance in certain cases.
1275 * EXPORT_NORM can be enabled if:
1276 * - 11-bit or smaller UNORM/SNORM/SRGB
1277 * - 16-bit or smaller FLOAT
1278 */
1279 color->export_16bpc = false;
1280 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1281 ((desc->channel[i].size < 12 &&
1282 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1283 ntype != V_028C70_NUMBER_UINT && ntype != V_028C70_NUMBER_SINT) ||
1284 (desc->channel[i].size < 17 &&
1285 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
1286 color->info |= S_028C70_SOURCE_FORMAT(V_028C70_EXPORT_4C_16BPC);
1287 color->export_16bpc = true;
1288 }
1289
1290 color->pitch = S_028C64_PITCH_TILE_MAX(pitch);
1291 color->slice = S_028C68_SLICE_TILE_MAX(slice);
1292
1293 if (rtex->fmask.size) {
1294 color->fmask = (rtex->resource.gpu_address + rtex->fmask.offset) >> 8;
1295 color->fmask_slice = S_028C88_TILE_MAX(rtex->fmask.slice_tile_max);
1296 } else {
1297 color->fmask = color->offset;
1298 color->fmask_slice = S_028C88_TILE_MAX(slice);
1299 }
1300 }
1301
1302 /**
1303 * This function initializes the CB* register values for RATs. It is meant
1304 * to be used for 1D aligned buffers that do not have an associated
1305 * radeon_surf.
1306 */
evergreen_init_color_surface_rat(struct r600_context * rctx,struct r600_surface * surf)1307 void evergreen_init_color_surface_rat(struct r600_context *rctx,
1308 struct r600_surface *surf)
1309 {
1310 struct pipe_resource *pipe_buffer = surf->base.texture;
1311 struct r600_tex_color_info color;
1312
1313 evergreen_set_color_surface_buffer(rctx, (struct r600_resource *)surf->base.texture,
1314 surf->base.format, 0, pipe_buffer->width0,
1315 &color);
1316
1317 surf->cb_color_base = color.offset;
1318 surf->cb_color_dim = color.dim;
1319 surf->cb_color_info = color.info | S_028C70_RAT(1);
1320 surf->cb_color_pitch = color.pitch;
1321 surf->cb_color_slice = color.slice;
1322 surf->cb_color_view = color.view;
1323 surf->cb_color_attrib = color.attrib;
1324 surf->cb_color_fmask = color.fmask;
1325 surf->cb_color_fmask_slice = color.fmask_slice;
1326
1327 surf->cb_color_view = 0;
1328
1329 /* Set the buffer range the GPU will have access to: */
1330 util_range_add(pipe_buffer, &r600_resource(pipe_buffer)->valid_buffer_range,
1331 0, pipe_buffer->width0);
1332 }
1333
1334
evergreen_init_color_surface(struct r600_context * rctx,struct r600_surface * surf)1335 void evergreen_init_color_surface(struct r600_context *rctx,
1336 struct r600_surface *surf)
1337 {
1338 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1339 unsigned level = surf->base.u.tex.level;
1340 struct r600_tex_color_info color;
1341
1342 evergreen_set_color_surface_common(rctx, rtex, level,
1343 surf->base.u.tex.first_layer,
1344 surf->base.u.tex.last_layer,
1345 surf->base.format,
1346 &color);
1347
1348 surf->alphatest_bypass = color.ntype == V_028C70_NUMBER_UINT ||
1349 color.ntype == V_028C70_NUMBER_SINT;
1350 surf->export_16bpc = color.export_16bpc;
1351
1352 /* XXX handle enabling of CB beyond BASE8 which has different offset */
1353 surf->cb_color_base = color.offset;
1354 surf->cb_color_dim = color.dim;
1355 surf->cb_color_info = color.info;
1356 surf->cb_color_pitch = color.pitch;
1357 surf->cb_color_slice = color.slice;
1358 surf->cb_color_view = color.view;
1359 surf->cb_color_attrib = color.attrib;
1360 surf->cb_color_fmask = color.fmask;
1361 surf->cb_color_fmask_slice = color.fmask_slice;
1362
1363 surf->color_initialized = true;
1364 }
1365
evergreen_init_depth_surface(struct r600_context * rctx,struct r600_surface * surf)1366 static void evergreen_init_depth_surface(struct r600_context *rctx,
1367 struct r600_surface *surf)
1368 {
1369 struct r600_screen *rscreen = rctx->screen;
1370 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
1371 unsigned level = surf->base.u.tex.level;
1372 struct legacy_surf_level *levelinfo = &rtex->surface.u.legacy.level[level];
1373 uint64_t offset;
1374 unsigned format, array_mode;
1375 unsigned macro_aspect, tile_split, bankh, bankw, nbanks;
1376
1377
1378 format = r600_translate_dbformat(surf->base.format);
1379 assert(format != ~0);
1380
1381 offset = rtex->resource.gpu_address;
1382 offset += (uint64_t)rtex->surface.u.legacy.level[level].offset_256B * 256;
1383
1384 switch (rtex->surface.u.legacy.level[level].mode) {
1385 case RADEON_SURF_MODE_2D:
1386 array_mode = V_028C70_ARRAY_2D_TILED_THIN1;
1387 break;
1388 case RADEON_SURF_MODE_1D:
1389 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1390 default:
1391 array_mode = V_028C70_ARRAY_1D_TILED_THIN1;
1392 break;
1393 }
1394 tile_split = rtex->surface.u.legacy.tile_split;
1395 macro_aspect = rtex->surface.u.legacy.mtilea;
1396 bankw = rtex->surface.u.legacy.bankw;
1397 bankh = rtex->surface.u.legacy.bankh;
1398 tile_split = eg_tile_split(tile_split);
1399 macro_aspect = eg_macro_tile_aspect(macro_aspect);
1400 bankw = eg_bank_wh(bankw);
1401 bankh = eg_bank_wh(bankh);
1402 nbanks = eg_num_banks(rscreen->b.info.r600_num_banks);
1403 offset >>= 8;
1404
1405 surf->db_z_info = S_028040_ARRAY_MODE(array_mode) |
1406 S_028040_FORMAT(format) |
1407 S_028040_TILE_SPLIT(tile_split)|
1408 S_028040_NUM_BANKS(nbanks) |
1409 S_028040_BANK_WIDTH(bankw) |
1410 S_028040_BANK_HEIGHT(bankh) |
1411 S_028040_MACRO_TILE_ASPECT(macro_aspect);
1412 if (rscreen->b.gfx_level == CAYMAN && rtex->resource.b.b.nr_samples > 1) {
1413 surf->db_z_info |= S_028040_NUM_SAMPLES(util_logbase2(rtex->resource.b.b.nr_samples));
1414 }
1415
1416 assert(levelinfo->nblk_x % 8 == 0 && levelinfo->nblk_y % 8 == 0);
1417
1418 surf->db_depth_base = offset;
1419 surf->db_depth_view = S_028008_SLICE_START(surf->base.u.tex.first_layer) |
1420 S_028008_SLICE_MAX(surf->base.u.tex.last_layer);
1421 surf->db_depth_size = S_028058_PITCH_TILE_MAX(levelinfo->nblk_x / 8 - 1) |
1422 S_028058_HEIGHT_TILE_MAX(levelinfo->nblk_y / 8 - 1);
1423 surf->db_depth_slice = S_02805C_SLICE_TILE_MAX(levelinfo->nblk_x *
1424 levelinfo->nblk_y / 64 - 1);
1425
1426 if (rtex->surface.has_stencil) {
1427 uint64_t stencil_offset;
1428 unsigned stile_split = rtex->surface.u.legacy.stencil_tile_split;
1429
1430 stile_split = eg_tile_split(stile_split);
1431
1432 stencil_offset = (uint64_t)rtex->surface.u.legacy.zs.stencil_level[level].offset_256B * 256;
1433 stencil_offset += rtex->resource.gpu_address;
1434
1435 surf->db_stencil_base = stencil_offset >> 8;
1436 surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_8) |
1437 S_028044_TILE_SPLIT(stile_split);
1438 } else {
1439 surf->db_stencil_base = offset;
1440 surf->db_stencil_info = S_028044_FORMAT(V_028044_STENCIL_INVALID);
1441 }
1442
1443 if (r600_htile_enabled(rtex, level)) {
1444 uint64_t va = rtex->resource.gpu_address + rtex->htile_offset;
1445 surf->db_htile_data_base = va >> 8;
1446 surf->db_htile_surface = S_028ABC_HTILE_WIDTH(1) |
1447 S_028ABC_HTILE_HEIGHT(1) |
1448 S_028ABC_FULL_CACHE(1);
1449 surf->db_z_info |= S_028040_TILE_SURFACE_ENABLE(1);
1450 surf->db_preload_control = 0;
1451 }
1452
1453 surf->depth_initialized = true;
1454 }
1455
evergreen_set_framebuffer_state(struct pipe_context * ctx,const struct pipe_framebuffer_state * state)1456 static void evergreen_set_framebuffer_state(struct pipe_context *ctx,
1457 const struct pipe_framebuffer_state *state)
1458 {
1459 struct r600_context *rctx = (struct r600_context *)ctx;
1460 struct r600_surface *surf;
1461 struct r600_texture *rtex;
1462 uint32_t i, log_samples;
1463 uint32_t target_mask = 0;
1464 /* Flush TC when changing the framebuffer state, because the only
1465 * client not using TC that can change textures is the framebuffer.
1466 * Other places don't typically have to flush TC.
1467 */
1468 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE |
1469 R600_CONTEXT_FLUSH_AND_INV |
1470 R600_CONTEXT_FLUSH_AND_INV_CB |
1471 R600_CONTEXT_FLUSH_AND_INV_CB_META |
1472 R600_CONTEXT_FLUSH_AND_INV_DB |
1473 R600_CONTEXT_FLUSH_AND_INV_DB_META |
1474 R600_CONTEXT_INV_TEX_CACHE;
1475
1476 util_copy_framebuffer_state(&rctx->framebuffer.state, state);
1477
1478 /* Colorbuffers. */
1479 rctx->framebuffer.export_16bpc = state->nr_cbufs != 0;
1480 rctx->framebuffer.cb0_is_integer = state->nr_cbufs && state->cbufs[0] &&
1481 util_format_is_pure_integer(state->cbufs[0]->format);
1482 rctx->framebuffer.compressed_cb_mask = 0;
1483 rctx->framebuffer.nr_samples = util_framebuffer_get_num_samples(state);
1484
1485 for (i = 0; i < state->nr_cbufs; i++) {
1486 surf = (struct r600_surface*)state->cbufs[i];
1487 if (!surf)
1488 continue;
1489
1490 target_mask |= (0xf << (i * 4));
1491
1492 rtex = (struct r600_texture*)surf->base.texture;
1493
1494 r600_context_add_resource_size(ctx, state->cbufs[i]->texture);
1495
1496 if (!surf->color_initialized) {
1497 evergreen_init_color_surface(rctx, surf);
1498 }
1499
1500 if (!surf->export_16bpc) {
1501 rctx->framebuffer.export_16bpc = false;
1502 }
1503
1504 if (rtex->fmask.size) {
1505 rctx->framebuffer.compressed_cb_mask |= 1 << i;
1506 }
1507 }
1508
1509 /* Update alpha-test state dependencies.
1510 * Alpha-test is done on the first colorbuffer only. */
1511 if (state->nr_cbufs) {
1512 bool alphatest_bypass = false;
1513 bool export_16bpc = true;
1514
1515 surf = (struct r600_surface*)state->cbufs[0];
1516 if (surf) {
1517 alphatest_bypass = surf->alphatest_bypass;
1518 export_16bpc = surf->export_16bpc;
1519 }
1520
1521 if (rctx->alphatest_state.bypass != alphatest_bypass) {
1522 rctx->alphatest_state.bypass = alphatest_bypass;
1523 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1524 }
1525 if (rctx->alphatest_state.cb0_export_16bpc != export_16bpc) {
1526 rctx->alphatest_state.cb0_export_16bpc = export_16bpc;
1527 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1528 }
1529 }
1530
1531 /* ZS buffer. */
1532 if (state->zsbuf) {
1533 surf = (struct r600_surface*)state->zsbuf;
1534
1535 r600_context_add_resource_size(ctx, state->zsbuf->texture);
1536
1537 if (!surf->depth_initialized) {
1538 evergreen_init_depth_surface(rctx, surf);
1539 }
1540
1541 if (state->zsbuf->format != rctx->poly_offset_state.zs_format) {
1542 rctx->poly_offset_state.zs_format = state->zsbuf->format;
1543 r600_mark_atom_dirty(rctx, &rctx->poly_offset_state.atom);
1544 }
1545
1546 if (rctx->db_state.rsurf != surf) {
1547 rctx->db_state.rsurf = surf;
1548 r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1549 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1550 }
1551 } else if (rctx->db_state.rsurf) {
1552 rctx->db_state.rsurf = NULL;
1553 r600_mark_atom_dirty(rctx, &rctx->db_state.atom);
1554 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1555 }
1556
1557 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs ||
1558 rctx->cb_misc_state.bound_cbufs_target_mask != target_mask) {
1559 rctx->cb_misc_state.bound_cbufs_target_mask = target_mask;
1560 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
1561 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1562 }
1563
1564 if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1565 rctx->alphatest_state.bypass = false;
1566 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
1567 }
1568
1569 log_samples = util_logbase2(rctx->framebuffer.nr_samples);
1570 /* This is for Cayman to program SAMPLE_RATE, and for RV770 to fix a hw bug. */
1571 if ((rctx->b.gfx_level == CAYMAN ||
1572 rctx->b.family == CHIP_RV770) &&
1573 rctx->db_misc_state.log_samples != log_samples) {
1574 rctx->db_misc_state.log_samples = log_samples;
1575 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
1576 }
1577
1578
1579 /* Calculate the CS size. */
1580 rctx->framebuffer.atom.num_dw = 4; /* SCISSOR */
1581
1582 /* MSAA. */
1583 if (rctx->b.gfx_level == EVERGREEN)
1584 rctx->framebuffer.atom.num_dw += 17; /* Evergreen */
1585 else
1586 rctx->framebuffer.atom.num_dw += 28; /* Cayman */
1587
1588 /* Colorbuffers. */
1589 rctx->framebuffer.atom.num_dw += state->nr_cbufs * 23;
1590 rctx->framebuffer.atom.num_dw += state->nr_cbufs * 2;
1591 rctx->framebuffer.atom.num_dw += (12 - state->nr_cbufs) * 3;
1592
1593 /* ZS buffer. */
1594 if (state->zsbuf) {
1595 rctx->framebuffer.atom.num_dw += 24;
1596 rctx->framebuffer.atom.num_dw += 2;
1597 } else {
1598 rctx->framebuffer.atom.num_dw += 4;
1599 }
1600
1601 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1602
1603 r600_set_sample_locations_constant_buffer(rctx);
1604 rctx->framebuffer.do_update_surf_dirtiness = true;
1605 }
1606
evergreen_set_min_samples(struct pipe_context * ctx,unsigned min_samples)1607 static void evergreen_set_min_samples(struct pipe_context *ctx, unsigned min_samples)
1608 {
1609 struct r600_context *rctx = (struct r600_context *)ctx;
1610
1611 if (rctx->ps_iter_samples == min_samples)
1612 return;
1613
1614 rctx->ps_iter_samples = min_samples;
1615 if (rctx->framebuffer.nr_samples > 1) {
1616 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1617 }
1618 }
1619
1620 /* 8xMSAA */
1621 static const uint32_t sample_locs_8x[] = {
1622 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1623 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1624 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1625 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1626 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1627 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1628 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1629 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
1630 };
1631 static unsigned max_dist_8x = 7;
1632
evergreen_get_sample_position(struct pipe_context * ctx,unsigned sample_count,unsigned sample_index,float * out_value)1633 static void evergreen_get_sample_position(struct pipe_context *ctx,
1634 unsigned sample_count,
1635 unsigned sample_index,
1636 float *out_value)
1637 {
1638 int offset, index;
1639 struct {
1640 int idx:4;
1641 } val;
1642 switch (sample_count) {
1643 case 1:
1644 default:
1645 out_value[0] = out_value[1] = 0.5;
1646 break;
1647 case 2:
1648 offset = 4 * (sample_index * 2);
1649 val.idx = (eg_sample_locs_2x[0] >> offset) & 0xf;
1650 out_value[0] = (float)(val.idx + 8) / 16.0f;
1651 val.idx = (eg_sample_locs_2x[0] >> (offset + 4)) & 0xf;
1652 out_value[1] = (float)(val.idx + 8) / 16.0f;
1653 break;
1654 case 4:
1655 offset = 4 * (sample_index * 2);
1656 val.idx = (eg_sample_locs_4x[0] >> offset) & 0xf;
1657 out_value[0] = (float)(val.idx + 8) / 16.0f;
1658 val.idx = (eg_sample_locs_4x[0] >> (offset + 4)) & 0xf;
1659 out_value[1] = (float)(val.idx + 8) / 16.0f;
1660 break;
1661 case 8:
1662 offset = 4 * (sample_index % 4 * 2);
1663 index = (sample_index / 4);
1664 val.idx = (sample_locs_8x[index] >> offset) & 0xf;
1665 out_value[0] = (float)(val.idx + 8) / 16.0f;
1666 val.idx = (sample_locs_8x[index] >> (offset + 4)) & 0xf;
1667 out_value[1] = (float)(val.idx + 8) / 16.0f;
1668 break;
1669 }
1670 }
1671
evergreen_emit_msaa_state(struct r600_context * rctx,int nr_samples,int ps_iter_samples)1672 static void evergreen_emit_msaa_state(struct r600_context *rctx, int nr_samples, int ps_iter_samples)
1673 {
1674
1675 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1676 unsigned max_dist = 0;
1677
1678 switch (nr_samples) {
1679 default:
1680 nr_samples = 0;
1681 break;
1682 case 2:
1683 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_2x));
1684 radeon_emit_array(cs, eg_sample_locs_2x, ARRAY_SIZE(eg_sample_locs_2x));
1685 max_dist = eg_max_dist_2x;
1686 break;
1687 case 4:
1688 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(eg_sample_locs_4x));
1689 radeon_emit_array(cs, eg_sample_locs_4x, ARRAY_SIZE(eg_sample_locs_4x));
1690 max_dist = eg_max_dist_4x;
1691 break;
1692 case 8:
1693 radeon_set_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_0, ARRAY_SIZE(sample_locs_8x));
1694 radeon_emit_array(cs, sample_locs_8x, ARRAY_SIZE(sample_locs_8x));
1695 max_dist = max_dist_8x;
1696 break;
1697 }
1698
1699 if (nr_samples > 1) {
1700 radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1701 radeon_emit(cs, S_028C00_LAST_PIXEL(1) |
1702 S_028C00_EXPAND_LINE_WIDTH(1)); /* R_028C00_PA_SC_LINE_CNTL */
1703 radeon_emit(cs, S_028C04_MSAA_NUM_SAMPLES(util_logbase2(nr_samples)) |
1704 S_028C04_MAX_SAMPLE_DIST(max_dist)); /* R_028C04_PA_SC_AA_CONFIG */
1705 radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1706 EG_S_028A4C_PS_ITER_SAMPLE(ps_iter_samples > 1) |
1707 EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1708 EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1709 } else {
1710 radeon_set_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1711 radeon_emit(cs, S_028C00_LAST_PIXEL(1)); /* R_028C00_PA_SC_LINE_CNTL */
1712 radeon_emit(cs, 0); /* R_028C04_PA_SC_AA_CONFIG */
1713 radeon_set_context_reg(cs, R_028A4C_PA_SC_MODE_CNTL_1,
1714 EG_S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1) |
1715 EG_S_028A4C_FORCE_EOV_REZ_ENABLE(1));
1716 }
1717 }
1718
evergreen_emit_image_state(struct r600_context * rctx,struct r600_atom * atom,int immed_id_base,int res_id_base,int offset,uint32_t pkt_flags)1719 static void evergreen_emit_image_state(struct r600_context *rctx, struct r600_atom *atom,
1720 int immed_id_base, int res_id_base, int offset, uint32_t pkt_flags)
1721 {
1722 struct r600_image_state *state = (struct r600_image_state *)atom;
1723 struct pipe_framebuffer_state *fb_state = &rctx->framebuffer.state;
1724 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1725 struct r600_texture *rtex;
1726 struct r600_resource *resource;
1727 int i;
1728
1729 for (i = 0; i < R600_MAX_IMAGES; i++) {
1730 struct r600_image_view *image = &state->views[i];
1731 unsigned reloc, immed_reloc;
1732 int idx = i + offset;
1733
1734 if (!pkt_flags)
1735 idx += fb_state->nr_cbufs + (rctx->dual_src_blend ? 1 : 0);
1736 if (!image->base.resource)
1737 continue;
1738
1739 resource = (struct r600_resource *)image->base.resource;
1740 if (resource->b.b.target != PIPE_BUFFER)
1741 rtex = (struct r600_texture *)image->base.resource;
1742 else
1743 rtex = NULL;
1744
1745 reloc = radeon_add_to_buffer_list(&rctx->b,
1746 &rctx->b.gfx,
1747 resource,
1748 RADEON_USAGE_READWRITE |
1749 RADEON_PRIO_SHADER_RW_BUFFER);
1750
1751 immed_reloc = radeon_add_to_buffer_list(&rctx->b,
1752 &rctx->b.gfx,
1753 resource->immed_buffer,
1754 RADEON_USAGE_READWRITE |
1755 RADEON_PRIO_SHADER_RW_BUFFER);
1756
1757 if (pkt_flags)
1758 radeon_compute_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1759 else
1760 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + idx * 0x3C, 13);
1761
1762 radeon_emit(cs, image->cb_color_base); /* R_028C60_CB_COLOR0_BASE */
1763 radeon_emit(cs, image->cb_color_pitch); /* R_028C64_CB_COLOR0_PITCH */
1764 radeon_emit(cs, image->cb_color_slice); /* R_028C68_CB_COLOR0_SLICE */
1765 radeon_emit(cs, image->cb_color_view); /* R_028C6C_CB_COLOR0_VIEW */
1766 radeon_emit(cs, image->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1767 radeon_emit(cs, image->cb_color_attrib); /* R_028C74_CB_COLOR0_ATTRIB */
1768 radeon_emit(cs, image->cb_color_dim); /* R_028C78_CB_COLOR0_DIM */
1769 radeon_emit(cs, rtex ? rtex->cmask.base_address_reg : image->cb_color_base); /* R_028C7C_CB_COLOR0_CMASK */
1770 radeon_emit(cs, rtex ? rtex->cmask.slice_tile_max : 0); /* R_028C80_CB_COLOR0_CMASK_SLICE */
1771 radeon_emit(cs, image->cb_color_fmask); /* R_028C84_CB_COLOR0_FMASK */
1772 radeon_emit(cs, image->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1773 radeon_emit(cs, rtex ? rtex->color_clear_value[0] : 0); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1774 radeon_emit(cs, rtex ? rtex->color_clear_value[1] : 0); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1775
1776 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1777 radeon_emit(cs, reloc);
1778
1779 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1780 radeon_emit(cs, reloc);
1781
1782 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1783 radeon_emit(cs, reloc);
1784
1785 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1786 radeon_emit(cs, reloc);
1787
1788 if (pkt_flags)
1789 radeon_compute_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1790 else
1791 radeon_set_context_reg(cs, R_028B9C_CB_IMMED0_BASE + (idx * 4), resource->immed_buffer->gpu_address >> 8);
1792
1793 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /**/
1794 radeon_emit(cs, immed_reloc);
1795
1796 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1797 radeon_emit(cs, (immed_id_base + i + offset) * 8);
1798 radeon_emit_array(cs, image->immed_resource_words, 8);
1799
1800 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1801 radeon_emit(cs, immed_reloc);
1802
1803 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
1804 radeon_emit(cs, (res_id_base + i + offset) * 8);
1805 radeon_emit_array(cs, image->resource_words, 8);
1806
1807 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1808 radeon_emit(cs, reloc);
1809
1810 if (!image->skip_mip_address_reloc) {
1811 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
1812 radeon_emit(cs, reloc);
1813 }
1814 }
1815 }
1816
evergreen_emit_fragment_image_state(struct r600_context * rctx,struct r600_atom * atom)1817 static void evergreen_emit_fragment_image_state(struct r600_context *rctx, struct r600_atom *atom)
1818 {
1819 evergreen_emit_image_state(rctx, atom,
1820 R600_IMAGE_IMMED_RESOURCE_OFFSET,
1821 R600_IMAGE_REAL_RESOURCE_OFFSET, 0, 0);
1822 }
1823
evergreen_emit_compute_image_state(struct r600_context * rctx,struct r600_atom * atom)1824 static void evergreen_emit_compute_image_state(struct r600_context *rctx, struct r600_atom *atom)
1825 {
1826 evergreen_emit_image_state(rctx, atom,
1827 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1828 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1829 0, RADEON_CP_PACKET3_COMPUTE_MODE);
1830 }
1831
evergreen_emit_fragment_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1832 static void evergreen_emit_fragment_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1833 {
1834 int offset = util_bitcount(rctx->fragment_images.enabled_mask);
1835 evergreen_emit_image_state(rctx, atom,
1836 R600_IMAGE_IMMED_RESOURCE_OFFSET,
1837 R600_IMAGE_REAL_RESOURCE_OFFSET, offset, 0);
1838 }
1839
evergreen_emit_compute_buffer_state(struct r600_context * rctx,struct r600_atom * atom)1840 static void evergreen_emit_compute_buffer_state(struct r600_context *rctx, struct r600_atom *atom)
1841 {
1842 int offset = util_bitcount(rctx->compute_images.enabled_mask);
1843 evergreen_emit_image_state(rctx, atom,
1844 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_IMMED_RESOURCE_OFFSET,
1845 EG_FETCH_CONSTANTS_OFFSET_CS + R600_IMAGE_REAL_RESOURCE_OFFSET,
1846 offset, RADEON_CP_PACKET3_COMPUTE_MODE);
1847 }
1848
evergreen_emit_framebuffer_state(struct r600_context * rctx,struct r600_atom * atom)1849 static void evergreen_emit_framebuffer_state(struct r600_context *rctx, struct r600_atom *atom)
1850 {
1851 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1852 struct pipe_framebuffer_state *state = &rctx->framebuffer.state;
1853 unsigned nr_cbufs = state->nr_cbufs;
1854 unsigned i, tl, br;
1855 struct r600_texture *tex = NULL;
1856 struct r600_surface *cb = NULL;
1857
1858 /* XXX support more colorbuffers once we need them */
1859 assert(nr_cbufs <= 8);
1860 if (nr_cbufs > 8)
1861 nr_cbufs = 8;
1862
1863 /* Colorbuffers. */
1864 for (i = 0; i < nr_cbufs; i++) {
1865 unsigned reloc, cmask_reloc;
1866
1867 cb = (struct r600_surface*)state->cbufs[i];
1868 if (!cb) {
1869 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C,
1870 S_028C70_FORMAT(V_028C70_COLOR_INVALID));
1871 continue;
1872 }
1873
1874 tex = (struct r600_texture *)cb->base.texture;
1875 reloc = radeon_add_to_buffer_list(&rctx->b,
1876 &rctx->b.gfx,
1877 (struct r600_resource*)cb->base.texture,
1878 RADEON_USAGE_READWRITE |
1879 (tex->resource.b.b.nr_samples > 1 ?
1880 RADEON_PRIO_COLOR_BUFFER_MSAA :
1881 RADEON_PRIO_COLOR_BUFFER));
1882
1883 if (tex->cmask_buffer && tex->cmask_buffer != &tex->resource) {
1884 cmask_reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1885 tex->cmask_buffer, RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
1886 } else {
1887 cmask_reloc = reloc;
1888 }
1889
1890 radeon_set_context_reg_seq(cs, R_028C60_CB_COLOR0_BASE + i * 0x3C, 13);
1891 radeon_emit(cs, cb->cb_color_base); /* R_028C60_CB_COLOR0_BASE */
1892 radeon_emit(cs, cb->cb_color_pitch); /* R_028C64_CB_COLOR0_PITCH */
1893 radeon_emit(cs, cb->cb_color_slice); /* R_028C68_CB_COLOR0_SLICE */
1894 radeon_emit(cs, cb->cb_color_view); /* R_028C6C_CB_COLOR0_VIEW */
1895 radeon_emit(cs, cb->cb_color_info | tex->cb_color_info); /* R_028C70_CB_COLOR0_INFO */
1896 radeon_emit(cs, cb->cb_color_attrib); /* R_028C74_CB_COLOR0_ATTRIB */
1897 radeon_emit(cs, cb->cb_color_dim); /* R_028C78_CB_COLOR0_DIM */
1898 radeon_emit(cs, tex->cmask.base_address_reg); /* R_028C7C_CB_COLOR0_CMASK */
1899 radeon_emit(cs, tex->cmask.slice_tile_max); /* R_028C80_CB_COLOR0_CMASK_SLICE */
1900 radeon_emit(cs, cb->cb_color_fmask); /* R_028C84_CB_COLOR0_FMASK */
1901 radeon_emit(cs, cb->cb_color_fmask_slice); /* R_028C88_CB_COLOR0_FMASK_SLICE */
1902 radeon_emit(cs, tex->color_clear_value[0]); /* R_028C8C_CB_COLOR0_CLEAR_WORD0 */
1903 radeon_emit(cs, tex->color_clear_value[1]); /* R_028C90_CB_COLOR0_CLEAR_WORD1 */
1904
1905 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C60_CB_COLOR0_BASE */
1906 radeon_emit(cs, reloc);
1907
1908 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C74_CB_COLOR0_ATTRIB */
1909 radeon_emit(cs, reloc);
1910
1911 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C7C_CB_COLOR0_CMASK */
1912 radeon_emit(cs, cmask_reloc);
1913
1914 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028C84_CB_COLOR0_FMASK */
1915 radeon_emit(cs, reloc);
1916 }
1917 /* set CB_COLOR1_INFO for possible dual-src blending */
1918 if (rctx->framebuffer.dual_src_blend && i == 1 && state->cbufs[0]) {
1919 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + 1 * 0x3C,
1920 cb->cb_color_info | tex->cb_color_info);
1921 i++;
1922 }
1923 i += util_bitcount(rctx->fragment_images.enabled_mask);
1924 i += util_bitcount(rctx->fragment_buffers.enabled_mask);
1925 for (; i < 8 ; i++)
1926 radeon_set_context_reg(cs, R_028C70_CB_COLOR0_INFO + i * 0x3C, 0);
1927 for (; i < 12; i++)
1928 radeon_set_context_reg(cs, R_028E50_CB_COLOR8_INFO + (i - 8) * 0x1C, 0);
1929
1930 /* ZS buffer. */
1931 if (state->zsbuf) {
1932 struct r600_surface *zb = (struct r600_surface*)state->zsbuf;
1933 unsigned reloc = radeon_add_to_buffer_list(&rctx->b,
1934 &rctx->b.gfx,
1935 (struct r600_resource*)state->zsbuf->texture,
1936 RADEON_USAGE_READWRITE |
1937 (zb->base.texture->nr_samples > 1 ?
1938 RADEON_PRIO_DEPTH_BUFFER_MSAA :
1939 RADEON_PRIO_DEPTH_BUFFER));
1940
1941 radeon_set_context_reg(cs, R_028008_DB_DEPTH_VIEW, zb->db_depth_view);
1942
1943 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 8);
1944 radeon_emit(cs, zb->db_z_info); /* R_028040_DB_Z_INFO */
1945 radeon_emit(cs, zb->db_stencil_info); /* R_028044_DB_STENCIL_INFO */
1946 radeon_emit(cs, zb->db_depth_base); /* R_028048_DB_Z_READ_BASE */
1947 radeon_emit(cs, zb->db_stencil_base); /* R_02804C_DB_STENCIL_READ_BASE */
1948 radeon_emit(cs, zb->db_depth_base); /* R_028050_DB_Z_WRITE_BASE */
1949 radeon_emit(cs, zb->db_stencil_base); /* R_028054_DB_STENCIL_WRITE_BASE */
1950 radeon_emit(cs, zb->db_depth_size); /* R_028058_DB_DEPTH_SIZE */
1951 radeon_emit(cs, zb->db_depth_slice); /* R_02805C_DB_DEPTH_SLICE */
1952
1953 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028048_DB_Z_READ_BASE */
1954 radeon_emit(cs, reloc);
1955
1956 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_02804C_DB_STENCIL_READ_BASE */
1957 radeon_emit(cs, reloc);
1958
1959 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028050_DB_Z_WRITE_BASE */
1960 radeon_emit(cs, reloc);
1961
1962 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0)); /* R_028054_DB_STENCIL_WRITE_BASE */
1963 radeon_emit(cs, reloc);
1964 } else {
1965 radeon_set_context_reg_seq(cs, R_028040_DB_Z_INFO, 2);
1966 radeon_emit(cs, S_028040_FORMAT(V_028040_Z_INVALID)); /* R_028040_DB_Z_INFO */
1967 radeon_emit(cs, S_028044_FORMAT(V_028044_STENCIL_INVALID)); /* R_028044_DB_STENCIL_INFO */
1968 }
1969
1970 /* Framebuffer dimensions. */
1971 evergreen_get_scissor_rect(rctx, 0, 0, state->width, state->height, &tl, &br);
1972
1973 radeon_set_context_reg_seq(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL, 2);
1974 radeon_emit(cs, tl); /* R_028204_PA_SC_WINDOW_SCISSOR_TL */
1975 radeon_emit(cs, br); /* R_028208_PA_SC_WINDOW_SCISSOR_BR */
1976
1977 if (rctx->b.gfx_level == EVERGREEN) {
1978 evergreen_emit_msaa_state(rctx, rctx->framebuffer.nr_samples, rctx->ps_iter_samples);
1979 } else {
1980 cayman_emit_msaa_state(cs, rctx->framebuffer.nr_samples,
1981 rctx->ps_iter_samples, 0);
1982 }
1983 }
1984
evergreen_emit_polygon_offset(struct r600_context * rctx,struct r600_atom * a)1985 static void evergreen_emit_polygon_offset(struct r600_context *rctx, struct r600_atom *a)
1986 {
1987 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
1988 struct r600_poly_offset_state *state = (struct r600_poly_offset_state*)a;
1989 float offset_units = state->offset_units;
1990 float offset_scale = state->offset_scale;
1991 uint32_t pa_su_poly_offset_db_fmt_cntl = 0;
1992
1993 if (!state->offset_units_unscaled) {
1994 switch (state->zs_format) {
1995 case PIPE_FORMAT_Z24X8_UNORM:
1996 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1997 case PIPE_FORMAT_X8Z24_UNORM:
1998 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
1999 offset_units *= 2.0f;
2000 pa_su_poly_offset_db_fmt_cntl =
2001 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-24);
2002 break;
2003 case PIPE_FORMAT_Z16_UNORM:
2004 offset_units *= 4.0f;
2005 pa_su_poly_offset_db_fmt_cntl =
2006 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-16);
2007 break;
2008 default:
2009 pa_su_poly_offset_db_fmt_cntl =
2010 S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS((char)-23) |
2011 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
2012 }
2013 }
2014
2015 radeon_set_context_reg_seq(cs, R_028B80_PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
2016 radeon_emit(cs, fui(offset_scale));
2017 radeon_emit(cs, fui(offset_units));
2018 radeon_emit(cs, fui(offset_scale));
2019 radeon_emit(cs, fui(offset_units));
2020
2021 radeon_set_context_reg(cs, R_028B78_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
2022 pa_su_poly_offset_db_fmt_cntl);
2023 }
2024
evergreen_construct_rat_mask(struct r600_context * rctx,struct r600_cb_misc_state * a,unsigned nr_cbufs)2025 uint32_t evergreen_construct_rat_mask(struct r600_context *rctx, struct r600_cb_misc_state *a,
2026 unsigned nr_cbufs)
2027 {
2028 unsigned base_mask = 0;
2029 unsigned dirty_mask = a->image_rat_enabled_mask;
2030 while (dirty_mask) {
2031 unsigned idx = u_bit_scan(&dirty_mask);
2032 base_mask |= (0xf << (idx * 4));
2033 }
2034 unsigned offset = util_last_bit(a->image_rat_enabled_mask);
2035 dirty_mask = a->buffer_rat_enabled_mask;
2036 while (dirty_mask) {
2037 unsigned idx = u_bit_scan(&dirty_mask);
2038 base_mask |= (0xf << (idx + offset) * 4);
2039 }
2040 return base_mask << (nr_cbufs * 4);
2041 }
2042
evergreen_emit_cb_misc_state(struct r600_context * rctx,struct r600_atom * atom)2043 static void evergreen_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2044 {
2045 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2046 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
2047 unsigned fb_colormask = a->bound_cbufs_target_mask;
2048 unsigned ps_colormask = a->ps_color_export_mask;
2049 unsigned rat_colormask = evergreen_construct_rat_mask(rctx, a, a->nr_cbufs);
2050 radeon_set_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
2051 radeon_emit(cs, (a->blend_colormask & fb_colormask) | rat_colormask); /* R_028238_CB_TARGET_MASK */
2052 /* This must match the used export instructions exactly.
2053 * Other values may lead to undefined behavior and hangs.
2054 */
2055 radeon_emit(cs, ps_colormask); /* R_02823C_CB_SHADER_MASK */
2056 }
2057
evergreen_emit_db_state(struct r600_context * rctx,struct r600_atom * atom)2058 static void evergreen_emit_db_state(struct r600_context *rctx, struct r600_atom *atom)
2059 {
2060 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2061 struct r600_db_state *a = (struct r600_db_state*)atom;
2062
2063 if (a->rsurf && a->rsurf->db_htile_surface) {
2064 struct r600_texture *rtex = (struct r600_texture *)a->rsurf->base.texture;
2065 unsigned reloc_idx;
2066
2067 radeon_set_context_reg(cs, R_02802C_DB_DEPTH_CLEAR, fui(rtex->depth_clear_value));
2068 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, a->rsurf->db_htile_surface);
2069 radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, a->rsurf->db_preload_control);
2070 radeon_set_context_reg(cs, R_028014_DB_HTILE_DATA_BASE, a->rsurf->db_htile_data_base);
2071 reloc_idx = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, &rtex->resource,
2072 RADEON_USAGE_READWRITE | RADEON_PRIO_SEPARATE_META);
2073 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2074 radeon_emit(cs, reloc_idx);
2075 } else {
2076 radeon_set_context_reg(cs, R_028ABC_DB_HTILE_SURFACE, 0);
2077 radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, 0);
2078 }
2079 }
2080
evergreen_emit_db_misc_state(struct r600_context * rctx,struct r600_atom * atom)2081 static void evergreen_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
2082 {
2083 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2084 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
2085 unsigned db_render_control = 0;
2086 unsigned db_count_control = 0;
2087 unsigned db_render_override =
2088 S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
2089 S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE);
2090
2091 if (rctx->b.num_occlusion_queries > 0 &&
2092 !a->occlusion_queries_disabled) {
2093 db_count_control |= S_028004_PERFECT_ZPASS_COUNTS(1);
2094 if (rctx->b.gfx_level == CAYMAN) {
2095 db_count_control |= S_028004_SAMPLE_RATE(a->log_samples);
2096 }
2097 db_render_override |= S_02800C_NOOP_CULL_DISABLE(1);
2098 } else {
2099 db_count_control |= S_028004_ZPASS_INCREMENT_DISABLE(1);
2100 }
2101
2102 /* This is to fix a lockup when hyperz and alpha test are enabled at
2103 * the same time somehow GPU get confuse on which order to pick for
2104 * z test
2105 */
2106 if (rctx->alphatest_state.sx_alpha_test_control)
2107 db_render_override |= S_02800C_FORCE_SHADER_Z_ORDER(1);
2108
2109 if (a->flush_depthstencil_through_cb) {
2110 assert(a->copy_depth || a->copy_stencil);
2111
2112 db_render_control |= S_028000_DEPTH_COPY_ENABLE(a->copy_depth) |
2113 S_028000_STENCIL_COPY_ENABLE(a->copy_stencil) |
2114 S_028000_COPY_CENTROID(1) |
2115 S_028000_COPY_SAMPLE(a->copy_sample);
2116 } else if (a->flush_depth_inplace || a->flush_stencil_inplace) {
2117 db_render_control |= S_028000_DEPTH_COMPRESS_DISABLE(a->flush_depth_inplace) |
2118 S_028000_STENCIL_COMPRESS_DISABLE(a->flush_stencil_inplace);
2119 db_render_override |= S_02800C_DISABLE_PIXEL_RATE_TILES(1);
2120 }
2121 if (a->htile_clear) {
2122 /* FIXME we might want to disable cliprect here */
2123 db_render_control |= S_028000_DEPTH_CLEAR_ENABLE(1);
2124 }
2125
2126 radeon_set_context_reg_seq(cs, R_028000_DB_RENDER_CONTROL, 2);
2127 radeon_emit(cs, db_render_control); /* R_028000_DB_RENDER_CONTROL */
2128 radeon_emit(cs, db_count_control); /* R_028004_DB_COUNT_CONTROL */
2129 radeon_set_context_reg(cs, R_02800C_DB_RENDER_OVERRIDE, db_render_override);
2130 radeon_set_context_reg(cs, R_02880C_DB_SHADER_CONTROL, a->db_shader_control);
2131 }
2132
evergreen_emit_vertex_buffers(struct r600_context * rctx,struct r600_vertexbuf_state * state,unsigned resource_offset,unsigned pkt_flags)2133 static void evergreen_emit_vertex_buffers(struct r600_context *rctx,
2134 struct r600_vertexbuf_state *state,
2135 unsigned resource_offset,
2136 unsigned pkt_flags)
2137 {
2138 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2139 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)rctx->vertex_fetch_shader.cso;
2140 uint32_t dirty_mask = state->dirty_mask & shader->buffer_mask;
2141
2142 while (dirty_mask) {
2143 struct pipe_vertex_buffer *vb;
2144 struct r600_resource *rbuffer;
2145 uint64_t va;
2146 unsigned buffer_index = u_bit_scan(&dirty_mask);
2147 unsigned stride = pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE ?
2148 1 : shader->strides[buffer_index];
2149
2150 vb = &state->vb[buffer_index];
2151 rbuffer = (struct r600_resource*)vb->buffer.resource;
2152 assert(rbuffer);
2153
2154 va = rbuffer->gpu_address + vb->buffer_offset;
2155
2156 /* fetch resources start at index 992 */
2157 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2158 radeon_emit(cs, (resource_offset + buffer_index) * 8);
2159 radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2160 radeon_emit(cs, rbuffer->b.b.width0 - vb->buffer_offset - 1); /* RESOURCEi_WORD1 */
2161 radeon_emit(cs, /* RESOURCEi_WORD2 */
2162 S_030008_ENDIAN_SWAP(r600_endian_swap(32)) |
2163 S_030008_STRIDE(stride) |
2164 S_030008_BASE_ADDRESS_HI(va >> 32UL));
2165 radeon_emit(cs, /* RESOURCEi_WORD3 */
2166 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2167 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2168 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2169 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2170 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2171 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2172 radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2173 radeon_emit(cs, 0xc0000000); /* RESOURCEi_WORD7 */
2174
2175 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2176 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2177 RADEON_USAGE_READ | RADEON_PRIO_VERTEX_BUFFER));
2178 }
2179 state->dirty_mask &= ~shader->buffer_mask;
2180 }
2181
evergreen_fs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2182 static void evergreen_fs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2183 {
2184 evergreen_emit_vertex_buffers(rctx, &rctx->vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_FS, 0);
2185 }
2186
evergreen_cs_emit_vertex_buffers(struct r600_context * rctx,struct r600_atom * atom)2187 static void evergreen_cs_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom * atom)
2188 {
2189 evergreen_emit_vertex_buffers(rctx, &rctx->cs_vertex_buffer_state, EG_FETCH_CONSTANTS_OFFSET_CS,
2190 RADEON_CP_PACKET3_COMPUTE_MODE);
2191 }
2192
evergreen_emit_constant_buffers(struct r600_context * rctx,struct r600_constbuf_state * state,unsigned buffer_id_base,unsigned reg_alu_constbuf_size,unsigned reg_alu_const_cache,unsigned pkt_flags)2193 static void evergreen_emit_constant_buffers(struct r600_context *rctx,
2194 struct r600_constbuf_state *state,
2195 unsigned buffer_id_base,
2196 unsigned reg_alu_constbuf_size,
2197 unsigned reg_alu_const_cache,
2198 unsigned pkt_flags)
2199 {
2200 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2201 uint32_t dirty_mask = state->dirty_mask;
2202
2203 while (dirty_mask) {
2204 struct pipe_constant_buffer *cb;
2205 struct r600_resource *rbuffer;
2206 uint64_t va;
2207 unsigned buffer_index = ffs(dirty_mask) - 1;
2208 unsigned gs_ring_buffer = (buffer_index == R600_GS_RING_CONST_BUFFER);
2209
2210 cb = &state->cb[buffer_index];
2211 rbuffer = (struct r600_resource*)cb->buffer;
2212 assert(rbuffer);
2213
2214 va = rbuffer->gpu_address + cb->buffer_offset;
2215
2216 if (buffer_index < R600_MAX_ALU_CONST_BUFFERS) {
2217 radeon_set_context_reg_flag(cs, reg_alu_constbuf_size + buffer_index * 4,
2218 DIV_ROUND_UP(cb->buffer_size, 256), pkt_flags);
2219 radeon_set_context_reg_flag(cs, reg_alu_const_cache + buffer_index * 4, va >> 8,
2220 pkt_flags);
2221 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2222 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2223 RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2224 }
2225
2226 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2227 radeon_emit(cs, (buffer_id_base + buffer_index) * 8);
2228 radeon_emit(cs, va); /* RESOURCEi_WORD0 */
2229 radeon_emit(cs, cb->buffer_size -1); /* RESOURCEi_WORD1 */
2230 radeon_emit(cs, /* RESOURCEi_WORD2 */
2231 S_030008_ENDIAN_SWAP(gs_ring_buffer ? ENDIAN_NONE : r600_endian_swap(32)) |
2232 S_030008_STRIDE(gs_ring_buffer ? 4 : 16) |
2233 S_030008_BASE_ADDRESS_HI(va >> 32UL) |
2234 S_030008_DATA_FORMAT(FMT_32_32_32_32_FLOAT));
2235 radeon_emit(cs, /* RESOURCEi_WORD3 */
2236 S_03000C_UNCACHED(gs_ring_buffer ? 1 : 0) |
2237 S_03000C_DST_SEL_X(V_03000C_SQ_SEL_X) |
2238 S_03000C_DST_SEL_Y(V_03000C_SQ_SEL_Y) |
2239 S_03000C_DST_SEL_Z(V_03000C_SQ_SEL_Z) |
2240 S_03000C_DST_SEL_W(V_03000C_SQ_SEL_W));
2241 radeon_emit(cs, 0); /* RESOURCEi_WORD4 */
2242 radeon_emit(cs, 0); /* RESOURCEi_WORD5 */
2243 radeon_emit(cs, 0); /* RESOURCEi_WORD6 */
2244 radeon_emit(cs, /* RESOURCEi_WORD7 */
2245 S_03001C_TYPE(V_03001C_SQ_TEX_VTX_VALID_BUFFER));
2246
2247 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2248 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2249 RADEON_USAGE_READ | RADEON_PRIO_CONST_BUFFER));
2250
2251 dirty_mask &= ~(1 << buffer_index);
2252 }
2253 state->dirty_mask = 0;
2254 }
2255
2256 /* VS constants can be in VS/ES (same space) or LS if tess is enabled */
evergreen_emit_vs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2257 static void evergreen_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2258 {
2259 if (rctx->vs_shader->current->shader.vs_as_ls) {
2260 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2261 EG_FETCH_CONSTANTS_OFFSET_LS,
2262 R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2263 R_028F40_ALU_CONST_CACHE_LS_0,
2264 0 /* PKT3 flags */);
2265 } else {
2266 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX],
2267 EG_FETCH_CONSTANTS_OFFSET_VS,
2268 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2269 R_028980_ALU_CONST_CACHE_VS_0,
2270 0 /* PKT3 flags */);
2271 }
2272 }
2273
evergreen_emit_gs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2274 static void evergreen_emit_gs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2275 {
2276 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY],
2277 EG_FETCH_CONSTANTS_OFFSET_GS,
2278 R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0,
2279 R_0289C0_ALU_CONST_CACHE_GS_0,
2280 0 /* PKT3 flags */);
2281 }
2282
evergreen_emit_ps_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2283 static void evergreen_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2284 {
2285 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT],
2286 EG_FETCH_CONSTANTS_OFFSET_PS,
2287 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
2288 R_028940_ALU_CONST_CACHE_PS_0,
2289 0 /* PKT3 flags */);
2290 }
2291
evergreen_emit_cs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2292 static void evergreen_emit_cs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2293 {
2294 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE],
2295 EG_FETCH_CONSTANTS_OFFSET_CS,
2296 R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0,
2297 R_028F40_ALU_CONST_CACHE_LS_0,
2298 RADEON_CP_PACKET3_COMPUTE_MODE);
2299 }
2300
2301 /* tes constants can be emitted to VS or ES - which are common */
evergreen_emit_tes_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2302 static void evergreen_emit_tes_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2303 {
2304 if (!rctx->tes_shader)
2305 return;
2306 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL],
2307 EG_FETCH_CONSTANTS_OFFSET_VS,
2308 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
2309 R_028980_ALU_CONST_CACHE_VS_0,
2310 0);
2311 }
2312
evergreen_emit_tcs_constant_buffers(struct r600_context * rctx,struct r600_atom * atom)2313 static void evergreen_emit_tcs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
2314 {
2315 if (!rctx->tes_shader)
2316 return;
2317 evergreen_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL],
2318 EG_FETCH_CONSTANTS_OFFSET_HS,
2319 R_028F80_ALU_CONST_BUFFER_SIZE_HS_0,
2320 R_028F00_ALU_CONST_CACHE_HS_0,
2321 0);
2322 }
2323
evergreen_setup_scratch_buffers(struct r600_context * rctx)2324 void evergreen_setup_scratch_buffers(struct r600_context *rctx) {
2325 static const struct {
2326 unsigned ring_base;
2327 unsigned item_size;
2328 unsigned ring_size;
2329 } regs[EG_NUM_HW_STAGES] = {
2330 [R600_HW_STAGE_PS] = { R_008C68_SQ_PSTMP_RING_BASE, R_028914_SQ_PSTMP_RING_ITEMSIZE, R_008C6C_SQ_PSTMP_RING_SIZE },
2331 [R600_HW_STAGE_VS] = { R_008C60_SQ_VSTMP_RING_BASE, R_028910_SQ_VSTMP_RING_ITEMSIZE, R_008C64_SQ_VSTMP_RING_SIZE },
2332 [R600_HW_STAGE_GS] = { R_008C58_SQ_GSTMP_RING_BASE, R_02890C_SQ_GSTMP_RING_ITEMSIZE, R_008C5C_SQ_GSTMP_RING_SIZE },
2333 [R600_HW_STAGE_ES] = { R_008C50_SQ_ESTMP_RING_BASE, R_028908_SQ_ESTMP_RING_ITEMSIZE, R_008C54_SQ_ESTMP_RING_SIZE },
2334 [EG_HW_STAGE_LS] = { R_008E10_SQ_LSTMP_RING_BASE, R_028830_SQ_LSTMP_RING_ITEMSIZE, R_008E14_SQ_LSTMP_RING_SIZE },
2335 [EG_HW_STAGE_HS] = { R_008E18_SQ_HSTMP_RING_BASE, R_028834_SQ_HSTMP_RING_ITEMSIZE, R_008E1C_SQ_HSTMP_RING_SIZE }
2336 };
2337
2338 for (unsigned i = 0; i < EG_NUM_HW_STAGES; i++) {
2339 struct r600_pipe_shader *stage = rctx->hw_shader_stages[i].shader;
2340
2341 if (stage && unlikely(stage->scratch_space_needed)) {
2342 r600_setup_scratch_area_for_shader(rctx, stage,
2343 &rctx->scratch_buffers[i], regs[i].ring_base, regs[i].item_size, regs[i].ring_size);
2344 }
2345 }
2346 }
2347
evergreen_emit_sampler_views(struct r600_context * rctx,struct r600_samplerview_state * state,unsigned resource_id_base,unsigned pkt_flags)2348 static void evergreen_emit_sampler_views(struct r600_context *rctx,
2349 struct r600_samplerview_state *state,
2350 unsigned resource_id_base, unsigned pkt_flags)
2351 {
2352 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2353 uint32_t dirty_mask = state->dirty_mask;
2354
2355 while (dirty_mask) {
2356 struct r600_pipe_sampler_view *rview;
2357 unsigned resource_index = u_bit_scan(&dirty_mask);
2358 unsigned reloc;
2359
2360 rview = state->views[resource_index];
2361 assert(rview);
2362
2363 radeon_emit(cs, PKT3(PKT3_SET_RESOURCE, 8, 0) | pkt_flags);
2364 radeon_emit(cs, (resource_id_base + resource_index) * 8);
2365 radeon_emit_array(cs, rview->tex_resource_words, 8);
2366
2367 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rview->tex_resource,
2368 RADEON_USAGE_READ |
2369 r600_get_sampler_view_priority(rview->tex_resource));
2370 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2371 radeon_emit(cs, reloc);
2372
2373 if (!rview->skip_mip_address_reloc) {
2374 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0) | pkt_flags);
2375 radeon_emit(cs, reloc);
2376 }
2377 }
2378 state->dirty_mask = 0;
2379 }
2380
evergreen_emit_vs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2381 static void evergreen_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2382 {
2383 if (rctx->vs_shader->current->shader.vs_as_ls) {
2384 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2385 EG_FETCH_CONSTANTS_OFFSET_LS + R600_MAX_CONST_BUFFERS, 0);
2386 } else {
2387 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views,
2388 EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2389 }
2390 }
2391
evergreen_emit_gs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2392 static void evergreen_emit_gs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2393 {
2394 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views,
2395 EG_FETCH_CONSTANTS_OFFSET_GS + R600_MAX_CONST_BUFFERS, 0);
2396 }
2397
evergreen_emit_tcs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2398 static void evergreen_emit_tcs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2399 {
2400 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views,
2401 EG_FETCH_CONSTANTS_OFFSET_HS + R600_MAX_CONST_BUFFERS, 0);
2402 }
2403
evergreen_emit_tes_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2404 static void evergreen_emit_tes_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2405 {
2406 if (!rctx->tes_shader)
2407 return;
2408 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views,
2409 EG_FETCH_CONSTANTS_OFFSET_VS + R600_MAX_CONST_BUFFERS, 0);
2410 }
2411
evergreen_emit_ps_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2412 static void evergreen_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2413 {
2414 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views,
2415 EG_FETCH_CONSTANTS_OFFSET_PS + R600_MAX_CONST_BUFFERS, 0);
2416 }
2417
evergreen_emit_cs_sampler_views(struct r600_context * rctx,struct r600_atom * atom)2418 static void evergreen_emit_cs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2419 {
2420 evergreen_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views,
2421 EG_FETCH_CONSTANTS_OFFSET_CS + R600_MAX_CONST_BUFFERS, RADEON_CP_PACKET3_COMPUTE_MODE);
2422 }
2423
cayman_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2424 static void cayman_convert_border_color(union pipe_color_union *in,
2425 union pipe_color_union *out,
2426 struct pipe_sampler_view *view)
2427 {
2428 enum pipe_format format = view->format;
2429 const struct util_format_description *d = util_format_description(format);
2430
2431 if ((!util_format_is_alpha(format) &&
2432 !util_format_is_luminance(format) &&
2433 !util_format_is_luminance_alpha(format) &&
2434 !util_format_is_intensity(format) &&
2435 //!util_format_is_depth_or_stencil(format) &&
2436 (format != PIPE_FORMAT_RGTC1_SNORM) &&
2437 (format != PIPE_FORMAT_RGTC1_UNORM) &&
2438 (format != PIPE_FORMAT_RGTC2_SNORM) &&
2439 (format != PIPE_FORMAT_RGTC2_UNORM) &&
2440 !(d->channel[0].size < 8) &&
2441 (d->nr_channels > 2)) ||
2442 (util_format_is_srgb(format) ||
2443 util_format_is_s3tc(format))
2444 ) {
2445 const float values[PIPE_SWIZZLE_MAX] = {
2446 in->f[0], in->f[1], in->f[2], in->f[3], 0.0f, 1.0f, 0.0f /* none */
2447 };
2448
2449 STATIC_ASSERT(PIPE_SWIZZLE_0 == 4);
2450 STATIC_ASSERT(PIPE_SWIZZLE_1 == 5);
2451 STATIC_ASSERT(PIPE_SWIZZLE_NONE == 6);
2452 STATIC_ASSERT(PIPE_SWIZZLE_MAX == 7);
2453
2454 out->f[0] = values[view->swizzle_r];
2455 out->f[1] = values[view->swizzle_g];
2456 out->f[2] = values[view->swizzle_b];
2457 out->f[3] = values[view->swizzle_a];
2458 } else {
2459 memcpy(out->f, in->f, 4 * sizeof(float));
2460 }
2461 }
2462
evergreen_convert_border_color(union pipe_color_union * in,union pipe_color_union * out,struct pipe_sampler_view * view)2463 static void evergreen_convert_border_color(union pipe_color_union *in,
2464 union pipe_color_union *out,
2465 struct pipe_sampler_view *view)
2466 {
2467 enum pipe_format format = view->format;
2468 const struct util_format_description *d = util_format_description(format);
2469
2470 int swizzle[4] = { view->swizzle_r, view->swizzle_g, view->swizzle_b,
2471 view->swizzle_a };
2472
2473 bool is_lai = util_format_is_alpha(format) ||
2474 util_format_is_luminance(format) ||
2475 util_format_is_luminance_alpha(format) ||
2476 util_format_is_intensity(format) ||
2477 d->channel[0].size < 8;
2478
2479 if (is_lai) {
2480 for (int i = 0; i < 4; ++i) {
2481 swizzle[i] = i;
2482 }
2483 }
2484
2485 if (!util_format_is_depth_or_stencil(format)) {
2486
2487 for (int i = 0; i < 4; ++i) {
2488
2489 if (swizzle[i] == 4) {
2490 out->f[i] = 0.0f;
2491 continue;
2492 }
2493
2494 if (swizzle[i] == 5) {
2495 out->f[i] = 1.0f;
2496 continue;
2497 }
2498
2499 if (util_format_is_pure_integer(format)) {
2500 int cs = d->channel[d->swizzle[i]].size;
2501 if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_SIGNED)
2502 out->f[i] = ((double)(in->i[swizzle[i]])) / ((1ul << (cs - 1)) - 1 );
2503 else if (d->channel[d->swizzle[i]].type == UTIL_FORMAT_TYPE_UNSIGNED)
2504 out->f[i] = ((double)(in->ui[swizzle[i]])) / ((1ul << cs) - 1 );
2505 else
2506 out->f[i] = 0;
2507 } else {
2508 out->f[i] = in->f[swizzle[i]];
2509 }
2510 }
2511
2512 } else {
2513 switch (format) {
2514 case PIPE_FORMAT_X24S8_UINT:
2515 case PIPE_FORMAT_X32_S8X24_UINT:
2516 out->f[0] = (double)(in->ui[0]) / 255.0;
2517 out->f[1] = out->f[2] = out->f[3] = 0.0f;
2518 break;
2519 default:
2520 memcpy(out->f, in->f, 4 * sizeof(float));
2521 }
2522 }
2523 }
2524
evergreen_emit_sampler_states(struct r600_context * rctx,struct r600_textures_info * texinfo,unsigned resource_id_base,unsigned border_index_reg,unsigned pkt_flags)2525 static void evergreen_emit_sampler_states(struct r600_context *rctx,
2526 struct r600_textures_info *texinfo,
2527 unsigned resource_id_base,
2528 unsigned border_index_reg,
2529 unsigned pkt_flags)
2530 {
2531 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2532 uint32_t dirty_mask = texinfo->states.dirty_mask;
2533 union pipe_color_union border_color = {{0,0,0,1}};
2534 union pipe_color_union *border_color_ptr = &border_color;
2535
2536 while (dirty_mask) {
2537 struct r600_pipe_sampler_state *rstate;
2538 unsigned i = u_bit_scan(&dirty_mask);
2539
2540 rstate = texinfo->states.states[i];
2541 assert(rstate);
2542
2543 if (rstate->border_color_use) {
2544 struct r600_pipe_sampler_view *rview = texinfo->views.views[i];
2545 if (rview) {
2546 if (rctx->b.gfx_level < CAYMAN) {
2547 evergreen_convert_border_color(&rstate->border_color,
2548 &border_color, &rview->base);
2549 } else {
2550 cayman_convert_border_color(&rstate->border_color,
2551 &border_color, &rview->base);
2552 }
2553 } else {
2554 border_color_ptr = &rstate->border_color;
2555 }
2556 }
2557
2558 radeon_emit(cs, PKT3(PKT3_SET_SAMPLER, 3, 0) | pkt_flags);
2559 radeon_emit(cs, (resource_id_base + i) * 3);
2560 radeon_emit_array(cs, rstate->tex_sampler_words, 3);
2561
2562 if (rstate->border_color_use) {
2563 radeon_set_config_reg_seq(cs, border_index_reg, 5);
2564 radeon_emit(cs, i);
2565 radeon_emit_array(cs, border_color_ptr->ui, 4);
2566 }
2567 }
2568 texinfo->states.dirty_mask = 0;
2569 }
2570
evergreen_emit_vs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2571 static void evergreen_emit_vs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2572 {
2573 if (rctx->vs_shader->current->shader.vs_as_ls) {
2574 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 72,
2575 R_00A450_TD_LS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2576 } else {
2577 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 18,
2578 R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2579 }
2580 }
2581
evergreen_emit_gs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2582 static void evergreen_emit_gs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2583 {
2584 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY], 36,
2585 R_00A428_TD_GS_SAMPLER0_BORDER_INDEX, 0);
2586 }
2587
evergreen_emit_tcs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2588 static void evergreen_emit_tcs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2589 {
2590 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL], 54,
2591 R_00A43C_TD_HS_SAMPLER0_BORDER_COLOR_INDEX, 0);
2592 }
2593
evergreen_emit_tes_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2594 static void evergreen_emit_tes_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2595 {
2596 if (!rctx->tes_shader)
2597 return;
2598 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL], 18,
2599 R_00A414_TD_VS_SAMPLER0_BORDER_INDEX, 0);
2600 }
2601
evergreen_emit_ps_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2602 static void evergreen_emit_ps_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2603 {
2604 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT], 0,
2605 R_00A400_TD_PS_SAMPLER0_BORDER_INDEX, 0);
2606 }
2607
evergreen_emit_cs_sampler_states(struct r600_context * rctx,struct r600_atom * atom)2608 static void evergreen_emit_cs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2609 {
2610 evergreen_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE], 90,
2611 R_00A464_TD_CS_SAMPLER0_BORDER_INDEX,
2612 RADEON_CP_PACKET3_COMPUTE_MODE);
2613 }
2614
evergreen_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2615 static void evergreen_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2616 {
2617 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2618 uint8_t mask = s->sample_mask;
2619
2620 radeon_set_context_reg(&rctx->b.gfx.cs, R_028C3C_PA_SC_AA_MASK,
2621 mask | (mask << 8) | (mask << 16) | (mask << 24));
2622 }
2623
cayman_emit_sample_mask(struct r600_context * rctx,struct r600_atom * a)2624 static void cayman_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2625 {
2626 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2627 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2628 uint16_t mask = s->sample_mask;
2629
2630 radeon_set_context_reg_seq(cs, CM_R_028C38_PA_SC_AA_MASK_X0Y0_X1Y0, 2);
2631 radeon_emit(cs, mask | (mask << 16)); /* X0Y0_X1Y0 */
2632 radeon_emit(cs, mask | (mask << 16)); /* X0Y1_X1Y1 */
2633 }
2634
evergreen_emit_vertex_fetch_shader(struct r600_context * rctx,struct r600_atom * a)2635 static void evergreen_emit_vertex_fetch_shader(struct r600_context *rctx, struct r600_atom *a)
2636 {
2637 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2638 struct r600_cso_state *state = (struct r600_cso_state*)a;
2639 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state->cso;
2640
2641 if (!shader)
2642 return;
2643
2644 radeon_set_context_reg(cs, R_0288A4_SQ_PGM_START_FS,
2645 (shader->buffer->gpu_address + shader->offset) >> 8);
2646 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2647 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, shader->buffer,
2648 RADEON_USAGE_READ |
2649 RADEON_PRIO_SHADER_BINARY));
2650 }
2651
evergreen_emit_shader_stages(struct r600_context * rctx,struct r600_atom * a)2652 static void evergreen_emit_shader_stages(struct r600_context *rctx, struct r600_atom *a)
2653 {
2654 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2655 struct r600_shader_stages_state *state = (struct r600_shader_stages_state*)a;
2656
2657 uint32_t v = 0, v2 = 0, primid = 0, tf_param = 0;
2658
2659 if (rctx->vs_shader->current->shader.vs_as_gs_a) {
2660 v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_A);
2661 primid = 1;
2662 }
2663
2664 if (state->geom_enable) {
2665 uint32_t cut_val;
2666
2667 if (rctx->gs_shader->gs_max_out_vertices <= 128)
2668 cut_val = V_028A40_GS_CUT_128;
2669 else if (rctx->gs_shader->gs_max_out_vertices <= 256)
2670 cut_val = V_028A40_GS_CUT_256;
2671 else if (rctx->gs_shader->gs_max_out_vertices <= 512)
2672 cut_val = V_028A40_GS_CUT_512;
2673 else
2674 cut_val = V_028A40_GS_CUT_1024;
2675
2676 v = S_028B54_GS_EN(1) |
2677 S_028B54_VS_EN(V_028B54_VS_STAGE_COPY_SHADER);
2678 if (!rctx->tes_shader)
2679 v |= S_028B54_ES_EN(V_028B54_ES_STAGE_REAL);
2680
2681 v2 = S_028A40_MODE(V_028A40_GS_SCENARIO_G) |
2682 S_028A40_CUT_MODE(cut_val);
2683
2684 if (rctx->gs_shader->current->shader.gs_prim_id_input)
2685 primid = 1;
2686 }
2687
2688 if (rctx->tes_shader) {
2689 uint32_t type, partitioning, topology;
2690 struct tgsi_shader_info *info = &rctx->tes_shader->current->selector->info;
2691 unsigned tes_prim_mode = info->properties[TGSI_PROPERTY_TES_PRIM_MODE];
2692 unsigned tes_spacing = info->properties[TGSI_PROPERTY_TES_SPACING];
2693 bool tes_vertex_order_cw = info->properties[TGSI_PROPERTY_TES_VERTEX_ORDER_CW];
2694 bool tes_point_mode = info->properties[TGSI_PROPERTY_TES_POINT_MODE];
2695 switch (tes_prim_mode) {
2696 case MESA_PRIM_LINES:
2697 type = V_028B6C_TESS_ISOLINE;
2698 break;
2699 case MESA_PRIM_TRIANGLES:
2700 type = V_028B6C_TESS_TRIANGLE;
2701 break;
2702 case MESA_PRIM_QUADS:
2703 type = V_028B6C_TESS_QUAD;
2704 break;
2705 default:
2706 assert(0);
2707 return;
2708 }
2709
2710 switch (tes_spacing) {
2711 case PIPE_TESS_SPACING_FRACTIONAL_ODD:
2712 partitioning = V_028B6C_PART_FRAC_ODD;
2713 break;
2714 case PIPE_TESS_SPACING_FRACTIONAL_EVEN:
2715 partitioning = V_028B6C_PART_FRAC_EVEN;
2716 break;
2717 case PIPE_TESS_SPACING_EQUAL:
2718 partitioning = V_028B6C_PART_INTEGER;
2719 break;
2720 default:
2721 assert(0);
2722 return;
2723 }
2724
2725 if (tes_point_mode)
2726 topology = V_028B6C_OUTPUT_POINT;
2727 else if (tes_prim_mode == MESA_PRIM_LINES)
2728 topology = V_028B6C_OUTPUT_LINE;
2729 else if (tes_vertex_order_cw)
2730 /* XXX follow radeonsi and invert */
2731 topology = V_028B6C_OUTPUT_TRIANGLE_CCW;
2732 else
2733 topology = V_028B6C_OUTPUT_TRIANGLE_CW;
2734
2735 tf_param = S_028B6C_TYPE(type) |
2736 S_028B6C_PARTITIONING(partitioning) |
2737 S_028B6C_TOPOLOGY(topology);
2738 }
2739
2740 if (rctx->tes_shader) {
2741 v |= S_028B54_LS_EN(V_028B54_LS_STAGE_ON) |
2742 S_028B54_HS_EN(1);
2743 if (!state->geom_enable)
2744 v |= S_028B54_VS_EN(V_028B54_VS_STAGE_DS);
2745 else
2746 v |= S_028B54_ES_EN(V_028B54_ES_STAGE_DS);
2747 }
2748
2749 radeon_set_context_reg(cs, R_028AB8_VGT_VTX_CNT_EN, v ? 1 : 0 );
2750 radeon_set_context_reg(cs, R_028B54_VGT_SHADER_STAGES_EN, v);
2751 radeon_set_context_reg(cs, R_028A40_VGT_GS_MODE, v2);
2752 radeon_set_context_reg(cs, R_028A84_VGT_PRIMITIVEID_EN, primid);
2753 radeon_set_context_reg(cs, R_028B6C_VGT_TF_PARAM, tf_param);
2754 }
2755
evergreen_emit_gs_rings(struct r600_context * rctx,struct r600_atom * a)2756 static void evergreen_emit_gs_rings(struct r600_context *rctx, struct r600_atom *a)
2757 {
2758 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
2759 struct r600_gs_rings_state *state = (struct r600_gs_rings_state*)a;
2760 struct r600_resource *rbuffer;
2761
2762 radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2763 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2764 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2765
2766 if (state->enable) {
2767 rbuffer =(struct r600_resource*)state->esgs_ring.buffer;
2768 radeon_set_config_reg(cs, R_008C40_SQ_ESGS_RING_BASE,
2769 rbuffer->gpu_address >> 8);
2770 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2771 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2772 RADEON_USAGE_READWRITE |
2773 RADEON_PRIO_SHADER_RINGS));
2774 radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE,
2775 state->esgs_ring.buffer_size >> 8);
2776
2777 rbuffer =(struct r600_resource*)state->gsvs_ring.buffer;
2778 radeon_set_config_reg(cs, R_008C48_SQ_GSVS_RING_BASE,
2779 rbuffer->gpu_address >> 8);
2780 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2781 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rbuffer,
2782 RADEON_USAGE_READWRITE |
2783 RADEON_PRIO_SHADER_RINGS));
2784 radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE,
2785 state->gsvs_ring.buffer_size >> 8);
2786 } else {
2787 radeon_set_config_reg(cs, R_008C44_SQ_ESGS_RING_SIZE, 0);
2788 radeon_set_config_reg(cs, R_008C4C_SQ_GSVS_RING_SIZE, 0);
2789 }
2790
2791 radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2792 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2793 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_VGT_FLUSH));
2794 }
2795
cayman_init_common_regs(struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2796 void cayman_init_common_regs(struct r600_command_buffer *cb,
2797 enum amd_gfx_level gfx_level,
2798 enum radeon_family ctx_family,
2799 int ctx_drm_minor)
2800 {
2801 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 2);
2802 r600_store_value(cb, S_008C00_EXPORT_SRC_C(1)); /* R_008C00_SQ_CONFIG */
2803 /* always set the temp clauses */
2804 r600_store_value(cb, S_008C04_NUM_CLAUSE_TEMP_GPRS(4)); /* R_008C04_SQ_GPR_RESOURCE_MGMT_1 */
2805
2806 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
2807 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
2808 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
2809
2810 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, (1 << 8));
2811
2812 r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
2813 r600_store_value(cb, 0);
2814 r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
2815
2816 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
2817 }
2818
cayman_init_atom_start_cs(struct r600_context * rctx)2819 static void cayman_init_atom_start_cs(struct r600_context *rctx)
2820 {
2821 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
2822 int i;
2823
2824 r600_init_command_buffer(cb, 338);
2825
2826 /* This must be first. */
2827 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2828 r600_store_value(cb, 0x80000000);
2829 r600_store_value(cb, 0x80000000);
2830
2831 /* We're setting config registers here. */
2832 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2833 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2834
2835 /* This enables pipeline stat & streamout queries.
2836 * They are only disabled by blits.
2837 */
2838 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2839 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
2840
2841 cayman_init_common_regs(cb, rctx->b.gfx_level,
2842 rctx->b.family, rctx->screen->b.info.drm_minor);
2843
2844 r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
2845 r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
2846
2847 /* remove LS/HS from one SIMD for hw workaround */
2848 r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
2849 r600_store_value(cb, 0xffffffff);
2850 r600_store_value(cb, 0xffffffff);
2851 r600_store_value(cb, 0xfffffffe);
2852
2853 r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
2854 r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
2855 r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
2856 r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
2857 r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
2858 r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
2859 r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
2860
2861 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
2862 r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
2863 r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
2864 r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
2865 r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
2866
2867 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2868 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2869 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2870 r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2871 r600_store_value(cb, fui(0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2872 r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2873 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2874 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2875 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2876 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2877 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2878 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2879 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2880 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
2881
2882 r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
2883
2884 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
2885
2886 r600_store_context_reg_seq(cb, CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0, 2);
2887 r600_store_value(cb, 0x76543210); /* CM_R_028BD4_PA_SC_CENTROID_PRIORITY_0 */
2888 r600_store_value(cb, 0xfedcba98); /* CM_R_028BD8_PA_SC_CENTROID_PRIORITY_1 */
2889
2890 r600_store_context_reg(cb, R_028724_GDS_ADDR_SIZE, 0x3fff);
2891 r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
2892 r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
2893 r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
2894
2895 r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
2896
2897 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
2898 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2899 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2900
2901 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
2902
2903 r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
2904
2905 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
2906
2907 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
2908 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
2909 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
2910 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
2911
2912 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
2913 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
2914
2915 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2916 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2917
2918 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2919 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2920 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2921
2922 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2923 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2924 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
2925
2926 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2927 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2928 r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2929 r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2930 r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2931 r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
2932
2933 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
2934
2935 /* to avoid GPU doing any preloading of constant from random address */
2936 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
2937 for (i = 0; i < 16; i++)
2938 r600_store_value(cb, 0);
2939
2940 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
2941 for (i = 0; i < 16; i++)
2942 r600_store_value(cb, 0);
2943
2944 r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
2945 for (i = 0; i < 16; i++)
2946 r600_store_value(cb, 0);
2947
2948 r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
2949 for (i = 0; i < 16; i++)
2950 r600_store_value(cb, 0);
2951
2952 r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
2953 for (i = 0; i < 16; i++)
2954 r600_store_value(cb, 0);
2955
2956 if (rctx->screen->b.has_streamout) {
2957 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2958 }
2959
2960 r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
2961 r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
2962 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
2963 r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
2964 r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
2965 r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
2966
2967 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
2968 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
2969 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
2970 r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
2971 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
2972 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
2973 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
2974 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
2975 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
2976 }
2977
evergreen_init_common_regs(struct r600_context * rctx,struct r600_command_buffer * cb,enum amd_gfx_level gfx_level,enum radeon_family ctx_family,int ctx_drm_minor)2978 void evergreen_init_common_regs(struct r600_context *rctx, struct r600_command_buffer *cb,
2979 enum amd_gfx_level gfx_level,
2980 enum radeon_family ctx_family,
2981 int ctx_drm_minor)
2982 {
2983 int ps_prio;
2984 int vs_prio;
2985 int gs_prio;
2986 int es_prio;
2987
2988 int hs_prio;
2989 int cs_prio;
2990 int ls_prio;
2991
2992 unsigned tmp;
2993
2994 ps_prio = 0;
2995 vs_prio = 1;
2996 gs_prio = 2;
2997 es_prio = 3;
2998 hs_prio = 3;
2999 ls_prio = 3;
3000 cs_prio = 0;
3001
3002 rctx->default_gprs[R600_HW_STAGE_PS] = 93;
3003 rctx->default_gprs[R600_HW_STAGE_VS] = 46;
3004 rctx->r6xx_num_clause_temp_gprs = 4;
3005 rctx->default_gprs[R600_HW_STAGE_GS] = 31;
3006 rctx->default_gprs[R600_HW_STAGE_ES] = 31;
3007 rctx->default_gprs[EG_HW_STAGE_HS] = 23;
3008 rctx->default_gprs[EG_HW_STAGE_LS] = 23;
3009
3010 tmp = 0;
3011 switch (ctx_family) {
3012 case CHIP_CEDAR:
3013 case CHIP_PALM:
3014 case CHIP_SUMO:
3015 case CHIP_SUMO2:
3016 case CHIP_CAICOS:
3017 break;
3018 default:
3019 tmp |= S_008C00_VC_ENABLE(1);
3020 break;
3021 }
3022 tmp |= S_008C00_EXPORT_SRC_C(1);
3023 tmp |= S_008C00_CS_PRIO(cs_prio);
3024 tmp |= S_008C00_LS_PRIO(ls_prio);
3025 tmp |= S_008C00_HS_PRIO(hs_prio);
3026 tmp |= S_008C00_PS_PRIO(ps_prio);
3027 tmp |= S_008C00_VS_PRIO(vs_prio);
3028 tmp |= S_008C00_GS_PRIO(gs_prio);
3029 tmp |= S_008C00_ES_PRIO(es_prio);
3030
3031 r600_store_config_reg_seq(cb, R_008C00_SQ_CONFIG, 1);
3032 r600_store_value(cb, tmp); /* R_008C00_SQ_CONFIG */
3033
3034 r600_store_config_reg_seq(cb, R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1, 2);
3035 r600_store_value(cb, 0); /* R_008C10_SQ_GLOBAL_GPR_RESOURCE_MGMT_1 */
3036 r600_store_value(cb, 0); /* R_008C14_SQ_GLOBAL_GPR_RESOURCE_MGMT_2 */
3037
3038 /* The cs checker requires this register to be set. */
3039 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
3040
3041 r600_store_context_reg_seq(cb, R_028350_SX_MISC, 2);
3042 r600_store_value(cb, 0);
3043 r600_store_value(cb, S_028354_SURFACE_SYNC_MASK(0xf));
3044
3045 return;
3046 }
3047
evergreen_init_atom_start_cs(struct r600_context * rctx)3048 void evergreen_init_atom_start_cs(struct r600_context *rctx)
3049 {
3050 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
3051 int num_ps_threads;
3052 int num_vs_threads;
3053 int num_gs_threads;
3054 int num_es_threads;
3055 int num_hs_threads;
3056 int num_ls_threads;
3057
3058 int num_ps_stack_entries;
3059 int num_vs_stack_entries;
3060 int num_gs_stack_entries;
3061 int num_es_stack_entries;
3062 int num_hs_stack_entries;
3063 int num_ls_stack_entries;
3064 enum radeon_family family;
3065 unsigned tmp, i;
3066
3067 if (rctx->b.gfx_level == CAYMAN) {
3068 cayman_init_atom_start_cs(rctx);
3069 return;
3070 }
3071
3072 r600_init_command_buffer(cb, 338);
3073
3074 /* This must be first. */
3075 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
3076 r600_store_value(cb, 0x80000000);
3077 r600_store_value(cb, 0x80000000);
3078
3079 /* We're setting config registers here. */
3080 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3081 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
3082
3083 /* This enables pipeline stat & streamout queries.
3084 * They are only disabled by blits.
3085 */
3086 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
3087 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PIPELINESTAT_START) | EVENT_INDEX(0));
3088
3089 evergreen_init_common_regs(rctx, cb, rctx->b.gfx_level,
3090 rctx->b.family, rctx->screen->b.info.drm_minor);
3091
3092 family = rctx->b.family;
3093 switch (family) {
3094 case CHIP_CEDAR:
3095 default:
3096 num_ps_threads = 96;
3097 num_vs_threads = 16;
3098 num_gs_threads = 16;
3099 num_es_threads = 16;
3100 num_hs_threads = 16;
3101 num_ls_threads = 16;
3102 num_ps_stack_entries = 42;
3103 num_vs_stack_entries = 42;
3104 num_gs_stack_entries = 42;
3105 num_es_stack_entries = 42;
3106 num_hs_stack_entries = 42;
3107 num_ls_stack_entries = 42;
3108 break;
3109 case CHIP_REDWOOD:
3110 num_ps_threads = 128;
3111 num_vs_threads = 20;
3112 num_gs_threads = 20;
3113 num_es_threads = 20;
3114 num_hs_threads = 20;
3115 num_ls_threads = 20;
3116 num_ps_stack_entries = 42;
3117 num_vs_stack_entries = 42;
3118 num_gs_stack_entries = 42;
3119 num_es_stack_entries = 42;
3120 num_hs_stack_entries = 42;
3121 num_ls_stack_entries = 42;
3122 break;
3123 case CHIP_JUNIPER:
3124 num_ps_threads = 128;
3125 num_vs_threads = 20;
3126 num_gs_threads = 20;
3127 num_es_threads = 20;
3128 num_hs_threads = 20;
3129 num_ls_threads = 20;
3130 num_ps_stack_entries = 85;
3131 num_vs_stack_entries = 85;
3132 num_gs_stack_entries = 85;
3133 num_es_stack_entries = 85;
3134 num_hs_stack_entries = 85;
3135 num_ls_stack_entries = 85;
3136 break;
3137 case CHIP_CYPRESS:
3138 case CHIP_HEMLOCK:
3139 num_ps_threads = 128;
3140 num_vs_threads = 20;
3141 num_gs_threads = 20;
3142 num_es_threads = 20;
3143 num_hs_threads = 20;
3144 num_ls_threads = 20;
3145 num_ps_stack_entries = 85;
3146 num_vs_stack_entries = 85;
3147 num_gs_stack_entries = 85;
3148 num_es_stack_entries = 85;
3149 num_hs_stack_entries = 85;
3150 num_ls_stack_entries = 85;
3151 break;
3152 case CHIP_PALM:
3153 num_ps_threads = 96;
3154 num_vs_threads = 16;
3155 num_gs_threads = 16;
3156 num_es_threads = 16;
3157 num_hs_threads = 16;
3158 num_ls_threads = 16;
3159 num_ps_stack_entries = 42;
3160 num_vs_stack_entries = 42;
3161 num_gs_stack_entries = 42;
3162 num_es_stack_entries = 42;
3163 num_hs_stack_entries = 42;
3164 num_ls_stack_entries = 42;
3165 break;
3166 case CHIP_SUMO:
3167 num_ps_threads = 96;
3168 num_vs_threads = 25;
3169 num_gs_threads = 25;
3170 num_es_threads = 25;
3171 num_hs_threads = 16;
3172 num_ls_threads = 16;
3173 num_ps_stack_entries = 42;
3174 num_vs_stack_entries = 42;
3175 num_gs_stack_entries = 42;
3176 num_es_stack_entries = 42;
3177 num_hs_stack_entries = 42;
3178 num_ls_stack_entries = 42;
3179 break;
3180 case CHIP_SUMO2:
3181 num_ps_threads = 96;
3182 num_vs_threads = 25;
3183 num_gs_threads = 25;
3184 num_es_threads = 25;
3185 num_hs_threads = 16;
3186 num_ls_threads = 16;
3187 num_ps_stack_entries = 85;
3188 num_vs_stack_entries = 85;
3189 num_gs_stack_entries = 85;
3190 num_es_stack_entries = 85;
3191 num_hs_stack_entries = 85;
3192 num_ls_stack_entries = 85;
3193 break;
3194 case CHIP_BARTS:
3195 num_ps_threads = 128;
3196 num_vs_threads = 20;
3197 num_gs_threads = 20;
3198 num_es_threads = 20;
3199 num_hs_threads = 20;
3200 num_ls_threads = 20;
3201 num_ps_stack_entries = 85;
3202 num_vs_stack_entries = 85;
3203 num_gs_stack_entries = 85;
3204 num_es_stack_entries = 85;
3205 num_hs_stack_entries = 85;
3206 num_ls_stack_entries = 85;
3207 break;
3208 case CHIP_TURKS:
3209 num_ps_threads = 128;
3210 num_vs_threads = 20;
3211 num_gs_threads = 20;
3212 num_es_threads = 20;
3213 num_hs_threads = 20;
3214 num_ls_threads = 20;
3215 num_ps_stack_entries = 42;
3216 num_vs_stack_entries = 42;
3217 num_gs_stack_entries = 42;
3218 num_es_stack_entries = 42;
3219 num_hs_stack_entries = 42;
3220 num_ls_stack_entries = 42;
3221 break;
3222 case CHIP_CAICOS:
3223 num_ps_threads = 96;
3224 num_vs_threads = 10;
3225 num_gs_threads = 10;
3226 num_es_threads = 10;
3227 num_hs_threads = 10;
3228 num_ls_threads = 10;
3229 num_ps_stack_entries = 42;
3230 num_vs_stack_entries = 42;
3231 num_gs_stack_entries = 42;
3232 num_es_stack_entries = 42;
3233 num_hs_stack_entries = 42;
3234 num_ls_stack_entries = 42;
3235 break;
3236 }
3237
3238 tmp = S_008C18_NUM_PS_THREADS(num_ps_threads);
3239 tmp |= S_008C18_NUM_VS_THREADS(num_vs_threads);
3240 tmp |= S_008C18_NUM_GS_THREADS(num_gs_threads);
3241 tmp |= S_008C18_NUM_ES_THREADS(num_es_threads);
3242
3243 r600_store_config_reg_seq(cb, R_008C18_SQ_THREAD_RESOURCE_MGMT_1, 5);
3244 r600_store_value(cb, tmp); /* R_008C18_SQ_THREAD_RESOURCE_MGMT_1 */
3245
3246 tmp = S_008C1C_NUM_HS_THREADS(num_hs_threads);
3247 tmp |= S_008C1C_NUM_LS_THREADS(num_ls_threads);
3248 r600_store_value(cb, tmp); /* R_008C1C_SQ_THREAD_RESOURCE_MGMT_2 */
3249
3250 tmp = S_008C20_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
3251 tmp |= S_008C20_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
3252 r600_store_value(cb, tmp); /* R_008C20_SQ_STACK_RESOURCE_MGMT_1 */
3253
3254 tmp = S_008C24_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
3255 tmp |= S_008C24_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
3256 r600_store_value(cb, tmp); /* R_008C24_SQ_STACK_RESOURCE_MGMT_2 */
3257
3258 tmp = S_008C28_NUM_HS_STACK_ENTRIES(num_hs_stack_entries);
3259 tmp |= S_008C28_NUM_LS_STACK_ENTRIES(num_ls_stack_entries);
3260 r600_store_value(cb, tmp); /* R_008C28_SQ_STACK_RESOURCE_MGMT_3 */
3261
3262 r600_store_config_reg(cb, R_008E2C_SQ_LDS_RESOURCE_MGMT,
3263 S_008E2C_NUM_PS_LDS(0x1000) | S_008E2C_NUM_LS_LDS(0x1000));
3264
3265 /* remove LS/HS from one SIMD for hw workaround */
3266 r600_store_config_reg_seq(cb, R_008E20_SQ_STATIC_THREAD_MGMT1, 3);
3267 r600_store_value(cb, 0xffffffff);
3268 r600_store_value(cb, 0xffffffff);
3269 r600_store_value(cb, 0xfffffffe);
3270
3271 r600_store_config_reg(cb, R_009100_SPI_CONFIG_CNTL, 0);
3272 r600_store_config_reg(cb, R_00913C_SPI_CONFIG_CNTL_1, S_00913C_VTX_DONE_DELAY(4));
3273
3274 r600_store_context_reg_seq(cb, R_028900_SQ_ESGS_RING_ITEMSIZE, 6);
3275 r600_store_value(cb, 0); /* R_028900_SQ_ESGS_RING_ITEMSIZE */
3276 r600_store_value(cb, 0); /* R_028904_SQ_GSVS_RING_ITEMSIZE */
3277 r600_store_value(cb, 0); /* R_028908_SQ_ESTMP_RING_ITEMSIZE */
3278 r600_store_value(cb, 0); /* R_02890C_SQ_GSTMP_RING_ITEMSIZE */
3279 r600_store_value(cb, 0); /* R_028910_SQ_VSTMP_RING_ITEMSIZE */
3280 r600_store_value(cb, 0); /* R_028914_SQ_PSTMP_RING_ITEMSIZE */
3281
3282 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3283 r600_store_value(cb, 0); /* R_02891C_SQ_GS_VERT_ITEMSIZE */
3284 r600_store_value(cb, 0); /* R_028920_SQ_GS_VERT_ITEMSIZE_1 */
3285 r600_store_value(cb, 0); /* R_028924_SQ_GS_VERT_ITEMSIZE_2 */
3286 r600_store_value(cb, 0); /* R_028928_SQ_GS_VERT_ITEMSIZE_3 */
3287
3288 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
3289 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
3290 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
3291 r600_store_value(cb, fui(64)); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
3292 r600_store_value(cb, fui(1.0)); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
3293 r600_store_value(cb, 16); /* R_028A20_VGT_HOS_REUSE_DEPTH */
3294 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
3295 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
3296 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
3297 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
3298 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
3299 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
3300 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
3301 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE */
3302
3303 r600_store_config_reg(cb, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
3304
3305 r600_store_context_reg(cb, R_0288F0_SQ_VTX_SEMANTIC_CLEAR, ~0);
3306
3307 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
3308 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
3309 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
3310
3311 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
3312
3313 r600_store_context_reg(cb, R_028028_DB_STENCIL_CLEAR, 0);
3314
3315 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
3316 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
3317 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
3318
3319 r600_store_context_reg(cb, R_0286DC_SPI_FOG_CNTL, 0);
3320 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
3321
3322 r600_store_context_reg_seq(cb, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 3);
3323 r600_store_value(cb, 0); /* R_028AC0_DB_SRESULTS_COMPARE_STATE0 */
3324 r600_store_value(cb, 0); /* R_028AC4_DB_SRESULTS_COMPARE_STATE1 */
3325 r600_store_value(cb, 0); /* R_028AC8_DB_PRELOAD_CONTROL */
3326
3327 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
3328 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
3329 r600_store_value(cb, S_028244_BR_X(16384) | S_028244_BR_Y(16384)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
3330
3331 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
3332 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
3333 r600_store_value(cb, S_028034_BR_X(16384) | S_028034_BR_Y(16384)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
3334
3335 r600_store_context_reg(cb, R_028848_SQ_PGM_RESOURCES_2_PS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3336 r600_store_context_reg(cb, R_028864_SQ_PGM_RESOURCES_2_VS, S_028864_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3337 r600_store_context_reg(cb, R_02887C_SQ_PGM_RESOURCES_2_GS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3338 r600_store_context_reg(cb, R_028894_SQ_PGM_RESOURCES_2_ES, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3339 r600_store_context_reg(cb, R_0288A8_SQ_PGM_RESOURCES_FS, 0);
3340 r600_store_context_reg(cb, R_0288C0_SQ_PGM_RESOURCES_2_HS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3341 r600_store_context_reg(cb, R_0288D8_SQ_PGM_RESOURCES_2_LS, S_028848_SINGLE_ROUND(V_SQ_ROUND_NEAREST_EVEN));
3342
3343 /* to avoid GPU doing any preloading of constant from random address */
3344 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 16);
3345 for (i = 0; i < 16; i++)
3346 r600_store_value(cb, 0);
3347
3348 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 16);
3349 for (i = 0; i < 16; i++)
3350 r600_store_value(cb, 0);
3351
3352 r600_store_context_reg_seq(cb, R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0, 16);
3353 for (i = 0; i < 16; i++)
3354 r600_store_value(cb, 0);
3355
3356 r600_store_context_reg_seq(cb, R_028FC0_ALU_CONST_BUFFER_SIZE_LS_0, 16);
3357 for (i = 0; i < 16; i++)
3358 r600_store_value(cb, 0);
3359
3360 r600_store_context_reg_seq(cb, R_028F80_ALU_CONST_BUFFER_SIZE_HS_0, 16);
3361 for (i = 0; i < 16; i++)
3362 r600_store_value(cb, 0);
3363
3364 r600_store_context_reg(cb, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0);
3365
3366 if (rctx->screen->b.has_streamout) {
3367 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
3368 }
3369
3370 r600_store_context_reg(cb, R_028010_DB_RENDER_OVERRIDE2, 0);
3371 r600_store_context_reg(cb, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
3372 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
3373 r600_store_context_reg_seq(cb, R_0286E4_SPI_PS_IN_CONTROL_2, 2);
3374 r600_store_value(cb, 0); /* R_0286E4_SPI_PS_IN_CONTROL_2 */
3375 r600_store_value(cb, 0); /* R_0286E8_SPI_COMPUTE_INPUT_CNTL */
3376
3377 r600_store_context_reg_seq(cb, R_0288E8_SQ_LDS_ALLOC, 2);
3378 r600_store_value(cb, 0); /* R_0288E8_SQ_LDS_ALLOC */
3379 r600_store_value(cb, 0); /* R_0288EC_SQ_LDS_ALLOC_PS */
3380
3381 if (rctx->b.family == CHIP_CAICOS) {
3382 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 2);
3383 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3384 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3385 r600_store_context_reg(cb, R_028B6C_VGT_TF_PARAM, 0);
3386 } else {
3387 r600_store_context_reg_seq(cb, R_028B54_VGT_SHADER_STAGES_EN, 7);
3388 r600_store_value(cb, 0); /* R028B54_VGT_SHADER_STAGES_EN */
3389 r600_store_value(cb, 0); /* R028B58_VGT_LS_HS_CONFIG */
3390 r600_store_value(cb, 0); /* R028B5C_VGT_LS_SIZE */
3391 r600_store_value(cb, 0); /* R028B60_VGT_HS_SIZE */
3392 r600_store_value(cb, 0); /* R028B64_VGT_LS_HS_ALLOC */
3393 r600_store_value(cb, 0); /* R028B68_VGT_HS_PATCH_CONST */
3394 r600_store_value(cb, 0); /* R028B68_VGT_TF_PARAM */
3395 }
3396
3397 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0, 0x01000FFF);
3398 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (32 * 4), 0x01000FFF);
3399 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (64 * 4), 0x01000FFF);
3400 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (96 * 4), 0x01000FFF);
3401 eg_store_loop_const(cb, R_03A200_SQ_LOOP_CONST_0 + (128 * 4), 0x01000FFF);
3402 }
3403
evergreen_update_ps_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3404 void evergreen_update_ps_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3405 {
3406 struct r600_context *rctx = (struct r600_context *)ctx;
3407 struct r600_command_buffer *cb = &shader->command_buffer;
3408 struct r600_shader *rshader = &shader->shader;
3409 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control = 0;
3410 int pos_index = -1, face_index = -1, fixed_pt_position_index = -1;
3411 int ninterp = 0;
3412 bool have_perspective = false, have_linear = false;
3413 static const unsigned spi_baryc_enable_bit[6] = {
3414 S_0286E0_PERSP_SAMPLE_ENA(1),
3415 S_0286E0_PERSP_CENTER_ENA(1),
3416 S_0286E0_PERSP_CENTROID_ENA(1),
3417 S_0286E0_LINEAR_SAMPLE_ENA(1),
3418 S_0286E0_LINEAR_CENTER_ENA(1),
3419 S_0286E0_LINEAR_CENTROID_ENA(1)
3420 };
3421 unsigned spi_baryc_cntl = 0, sid, tmp, num = 0;
3422 unsigned z_export = 0, stencil_export = 0, mask_export = 0;
3423 uint32_t spi_ps_input_cntl[32];
3424
3425 /* Pull any state we use out of rctx. Make sure that any additional
3426 * state added to this list is also checked in the caller in
3427 * r600_update_derived_state().
3428 */
3429 bool sprite_coord_enable = rctx->rasterizer ? rctx->rasterizer->sprite_coord_enable : 0;
3430 bool flatshade = rctx->rasterizer ? rctx->rasterizer->flatshade : 0;
3431 bool msaa = rctx->framebuffer.nr_samples > 1 && rctx->ps_iter_samples > 0;
3432
3433 if (!cb->buf) {
3434 r600_init_command_buffer(cb, 64);
3435 } else {
3436 cb->num_dw = 0;
3437 }
3438
3439 for (i = 0; i < rshader->ninput; i++) {
3440 const gl_varying_slot varying_slot = rshader->input[i].varying_slot;
3441
3442 /* evergreen NUM_INTERP only contains values interpolated into the LDS,
3443 POSITION goes via GPRs from the SC so isn't counted */
3444 if (varying_slot == VARYING_SLOT_POS)
3445 pos_index = i;
3446 else if (varying_slot == VARYING_SLOT_FACE) {
3447 if (face_index == -1)
3448 face_index = i;
3449 }
3450 else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_MASK_IN) {
3451 if (face_index == -1)
3452 face_index = i; /* lives in same register, same enable bit */
3453 }
3454 else if (rshader->input[i].system_value == SYSTEM_VALUE_SAMPLE_ID) {
3455 fixed_pt_position_index = i;
3456 }
3457 else {
3458 ninterp++;
3459 int k = eg_get_interpolator_index(
3460 rshader->input[i].interpolate,
3461 rshader->input[i].interpolate_location);
3462 if (k >= 0) {
3463 spi_baryc_cntl |= spi_baryc_enable_bit[k];
3464 have_perspective |= k < 3;
3465 have_linear |= !(k < 3);
3466 if (rshader->input[i].uses_interpolate_at_centroid) {
3467 k = eg_get_interpolator_index(
3468 rshader->input[i].interpolate,
3469 TGSI_INTERPOLATE_LOC_CENTROID);
3470 spi_baryc_cntl |= spi_baryc_enable_bit[k];
3471 }
3472 }
3473 }
3474
3475 sid = rshader->input[i].spi_sid;
3476
3477 if (sid) {
3478 tmp = S_028644_SEMANTIC(sid);
3479
3480 /* D3D 9 behaviour. GL is undefined */
3481 if (varying_slot == VARYING_SLOT_COL0)
3482 tmp |= S_028644_DEFAULT_VAL(3);
3483
3484 if (varying_slot == VARYING_SLOT_POS ||
3485 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
3486 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR && flatshade)) {
3487 tmp |= S_028644_FLAT_SHADE(1);
3488 }
3489
3490 if (varying_slot == VARYING_SLOT_PNTC ||
3491 (varying_slot >= VARYING_SLOT_TEX0 && varying_slot <= VARYING_SLOT_TEX7 &&
3492 (sprite_coord_enable & (1 << ((int)varying_slot - (int)VARYING_SLOT_TEX0))))) {
3493 tmp |= S_028644_PT_SPRITE_TEX(1);
3494 }
3495
3496 spi_ps_input_cntl[num++] = tmp;
3497 }
3498 }
3499
3500 r600_store_context_reg_seq(cb, R_028644_SPI_PS_INPUT_CNTL_0, num);
3501 r600_store_array(cb, num, spi_ps_input_cntl);
3502
3503 exports_ps = 0;
3504 for (i = 0; i < rshader->noutput; i++) {
3505 switch (rshader->output[i].frag_result) {
3506 case FRAG_RESULT_DEPTH:
3507 z_export = 1;
3508 exports_ps |= 1;
3509 break;
3510 case FRAG_RESULT_STENCIL:
3511 stencil_export = 1;
3512 exports_ps |= 1;
3513 break;
3514 case FRAG_RESULT_SAMPLE_MASK:
3515 if (msaa)
3516 mask_export = 1;
3517 exports_ps |= 1;
3518 break;
3519 default:
3520 break;
3521 }
3522 }
3523 if (rshader->uses_kill)
3524 db_shader_control |= S_02880C_KILL_ENABLE(1);
3525
3526 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
3527 db_shader_control |= S_02880C_STENCIL_EXPORT_ENABLE(stencil_export);
3528 db_shader_control |= S_02880C_MASK_EXPORT_ENABLE(mask_export);
3529
3530 if (shader->selector->info.properties[TGSI_PROPERTY_FS_EARLY_DEPTH_STENCIL]) {
3531 db_shader_control |= S_02880C_DEPTH_BEFORE_SHADER(1) |
3532 S_02880C_EXEC_ON_NOOP(shader->selector->info.writes_memory);
3533 } else if (shader->selector->info.writes_memory) {
3534 db_shader_control |= S_02880C_EXEC_ON_HIER_FAIL(1);
3535 }
3536
3537 switch (rshader->ps_conservative_z) {
3538 default: /* fall through */
3539 case FRAG_DEPTH_LAYOUT_ANY:
3540 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_ANY_Z);
3541 break;
3542 case FRAG_DEPTH_LAYOUT_GREATER:
3543 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_GREATER_THAN_Z);
3544 break;
3545 case FRAG_DEPTH_LAYOUT_LESS:
3546 db_shader_control |= S_02880C_CONSERVATIVE_Z_EXPORT(V_02880C_EXPORT_LESS_THAN_Z);
3547 break;
3548 }
3549
3550 num_cout = rshader->ps_export_highest + 1;
3551
3552 exports_ps |= S_02884C_EXPORT_COLORS(num_cout);
3553 if (!exports_ps) {
3554 /* always at least export 1 component per pixel */
3555 exports_ps = 2;
3556 }
3557 shader->nr_ps_color_outputs = num_cout;
3558 shader->ps_color_export_mask = rshader->ps_color_export_mask;
3559 if (ninterp == 0) {
3560 ninterp = 1;
3561 have_perspective = true;
3562 }
3563 if (!spi_baryc_cntl)
3564 spi_baryc_cntl |= spi_baryc_enable_bit[0];
3565
3566 if (!have_perspective && !have_linear)
3567 have_perspective = true;
3568
3569 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(ninterp) |
3570 S_0286CC_PERSP_GRADIENT_ENA(have_perspective) |
3571 S_0286CC_LINEAR_GRADIENT_ENA(have_linear);
3572 spi_input_z = 0;
3573 if (pos_index != -1) {
3574 spi_ps_in_control_0 |= S_0286CC_POSITION_ENA(1) |
3575 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].interpolate_location == TGSI_INTERPOLATE_LOC_CENTROID) |
3576 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr);
3577 spi_input_z |= S_0286D8_PROVIDE_Z_TO_SPI(1);
3578 }
3579
3580 spi_ps_in_control_1 = 0;
3581 if (face_index != -1) {
3582 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
3583 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
3584 }
3585 if (fixed_pt_position_index != -1) {
3586 spi_ps_in_control_1 |= S_0286D0_FIXED_PT_POSITION_ENA(1) |
3587 S_0286D0_FIXED_PT_POSITION_ADDR(rshader->input[fixed_pt_position_index].gpr);
3588 }
3589
3590 r600_store_context_reg_seq(cb, R_0286CC_SPI_PS_IN_CONTROL_0, 2);
3591 r600_store_value(cb, spi_ps_in_control_0); /* R_0286CC_SPI_PS_IN_CONTROL_0 */
3592 r600_store_value(cb, spi_ps_in_control_1); /* R_0286D0_SPI_PS_IN_CONTROL_1 */
3593
3594 r600_store_context_reg(cb, R_0286E0_SPI_BARYC_CNTL, spi_baryc_cntl);
3595 r600_store_context_reg(cb, R_0286D8_SPI_INPUT_Z, spi_input_z);
3596 r600_store_context_reg(cb, R_02884C_SQ_PGM_EXPORTS_PS, exports_ps);
3597
3598 r600_store_context_reg_seq(cb, R_028840_SQ_PGM_START_PS, 2);
3599 r600_store_value(cb, shader->bo->gpu_address >> 8);
3600 r600_store_value(cb, /* R_028844_SQ_PGM_RESOURCES_PS */
3601 S_028844_NUM_GPRS(rshader->bc.ngpr) |
3602 S_028844_PRIME_CACHE_ON_DRAW(1) |
3603 S_028844_DX10_CLAMP(1) |
3604 S_028844_STACK_SIZE(rshader->bc.nstack));
3605 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3606
3607 shader->db_shader_control = db_shader_control;
3608 shader->ps_depth_export = z_export | stencil_export | mask_export;
3609
3610 shader->sprite_coord_enable = sprite_coord_enable;
3611 shader->flatshade = flatshade;
3612 shader->msaa = msaa;
3613 }
3614
evergreen_update_es_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3615 void evergreen_update_es_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3616 {
3617 struct r600_command_buffer *cb = &shader->command_buffer;
3618 struct r600_shader *rshader = &shader->shader;
3619
3620 r600_init_command_buffer(cb, 32);
3621
3622 r600_store_context_reg(cb, R_028890_SQ_PGM_RESOURCES_ES,
3623 S_028890_NUM_GPRS(rshader->bc.ngpr) |
3624 S_028890_DX10_CLAMP(1) |
3625 S_028890_STACK_SIZE(rshader->bc.nstack));
3626 r600_store_context_reg(cb, R_02888C_SQ_PGM_START_ES,
3627 shader->bo->gpu_address >> 8);
3628 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3629 }
3630
evergreen_update_gs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3631 void evergreen_update_gs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3632 {
3633 struct r600_command_buffer *cb = &shader->command_buffer;
3634 struct r600_shader *rshader = &shader->shader;
3635 struct r600_shader *cp_shader = &shader->gs_copy_shader->shader;
3636 unsigned gsvs_itemsizes[4] = {
3637 (cp_shader->ring_item_sizes[0] * shader->selector->gs_max_out_vertices) >> 2,
3638 (cp_shader->ring_item_sizes[1] * shader->selector->gs_max_out_vertices) >> 2,
3639 (cp_shader->ring_item_sizes[2] * shader->selector->gs_max_out_vertices) >> 2,
3640 (cp_shader->ring_item_sizes[3] * shader->selector->gs_max_out_vertices) >> 2
3641 };
3642
3643 r600_init_command_buffer(cb, 64);
3644
3645 /* VGT_GS_MODE is written by evergreen_emit_shader_stages */
3646
3647
3648 r600_store_context_reg(cb, R_028B38_VGT_GS_MAX_VERT_OUT,
3649 S_028B38_MAX_VERT_OUT(shader->selector->gs_max_out_vertices));
3650 r600_store_context_reg(cb, R_028A6C_VGT_GS_OUT_PRIM_TYPE,
3651 r600_conv_prim_to_gs_out(shader->selector->gs_output_prim));
3652
3653 r600_store_context_reg(cb, R_028B90_VGT_GS_INSTANCE_CNT,
3654 S_028B90_CNT(MIN2(shader->selector->gs_num_invocations, 127)) |
3655 S_028B90_ENABLE(shader->selector->gs_num_invocations > 0));
3656 r600_store_context_reg_seq(cb, R_02891C_SQ_GS_VERT_ITEMSIZE, 4);
3657 r600_store_value(cb, cp_shader->ring_item_sizes[0] >> 2);
3658 r600_store_value(cb, cp_shader->ring_item_sizes[1] >> 2);
3659 r600_store_value(cb, cp_shader->ring_item_sizes[2] >> 2);
3660 r600_store_value(cb, cp_shader->ring_item_sizes[3] >> 2);
3661
3662 r600_store_context_reg(cb, R_028900_SQ_ESGS_RING_ITEMSIZE,
3663 (rshader->ring_item_sizes[0]) >> 2);
3664
3665 r600_store_context_reg(cb, R_028904_SQ_GSVS_RING_ITEMSIZE,
3666 gsvs_itemsizes[0] +
3667 gsvs_itemsizes[1] +
3668 gsvs_itemsizes[2] +
3669 gsvs_itemsizes[3]);
3670
3671 r600_store_context_reg_seq(cb, R_02892C_SQ_GSVS_RING_OFFSET_1, 3);
3672 r600_store_value(cb, gsvs_itemsizes[0]);
3673 r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1]);
3674 r600_store_value(cb, gsvs_itemsizes[0] + gsvs_itemsizes[1] + gsvs_itemsizes[2]);
3675
3676 /* FIXME calculate these values somehow ??? */
3677 r600_store_context_reg_seq(cb, R_028A54_GS_PER_ES, 3);
3678 r600_store_value(cb, 0x80); /* GS_PER_ES */
3679 r600_store_value(cb, 0x100); /* ES_PER_GS */
3680 r600_store_value(cb, 0x2); /* GS_PER_VS */
3681
3682 r600_store_context_reg(cb, R_028878_SQ_PGM_RESOURCES_GS,
3683 S_028878_NUM_GPRS(rshader->bc.ngpr) |
3684 S_028878_DX10_CLAMP(1) |
3685 S_028878_STACK_SIZE(rshader->bc.nstack));
3686 r600_store_context_reg(cb, R_028874_SQ_PGM_START_GS,
3687 shader->bo->gpu_address >> 8);
3688 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3689 }
3690
3691
evergreen_update_vs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3692 void evergreen_update_vs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3693 {
3694 struct r600_command_buffer *cb = &shader->command_buffer;
3695 struct r600_shader *rshader = &shader->shader;
3696 unsigned spi_vs_out_id[10] = {};
3697 unsigned i;
3698
3699 for (i = 0; i < rshader->noutput; i++) {
3700 const int param = rshader->output[i].export_param;
3701 if (param < 0)
3702 continue;
3703 unsigned *const param_spi_vs_out_id = &spi_vs_out_id[param / 4];
3704 const unsigned param_shift = (param & 3) * 8;
3705 assert(!(*param_spi_vs_out_id & (0xFFu << param_shift)));
3706 *param_spi_vs_out_id |= (unsigned)rshader->output[i].spi_sid << param_shift;
3707 }
3708
3709 r600_init_command_buffer(cb, 32);
3710
3711 r600_store_context_reg_seq(cb, R_02861C_SPI_VS_OUT_ID_0, 10);
3712 for (i = 0; i < 10; i++) {
3713 r600_store_value(cb, spi_vs_out_id[i]);
3714 }
3715
3716 r600_store_context_reg(cb, R_0286C4_SPI_VS_OUT_CONFIG,
3717 S_0286C4_VS_EXPORT_COUNT(rshader->highest_export_param));
3718 r600_store_context_reg(cb, R_028860_SQ_PGM_RESOURCES_VS,
3719 S_028860_NUM_GPRS(rshader->bc.ngpr) |
3720 S_028860_DX10_CLAMP(1) |
3721 S_028860_STACK_SIZE(rshader->bc.nstack));
3722 if (rshader->vs_position_window_space) {
3723 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3724 S_028818_VTX_XY_FMT(1) | S_028818_VTX_Z_FMT(1));
3725 } else {
3726 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL,
3727 S_028818_VTX_W0_FMT(1) |
3728 S_028818_VPORT_X_SCALE_ENA(1) | S_028818_VPORT_X_OFFSET_ENA(1) |
3729 S_028818_VPORT_Y_SCALE_ENA(1) | S_028818_VPORT_Y_OFFSET_ENA(1) |
3730 S_028818_VPORT_Z_SCALE_ENA(1) | S_028818_VPORT_Z_OFFSET_ENA(1));
3731
3732 }
3733 r600_store_context_reg(cb, R_02885C_SQ_PGM_START_VS,
3734 shader->bo->gpu_address >> 8);
3735 /* After that, the NOP relocation packet must be emitted (shader->bo, RADEON_USAGE_READ). */
3736
3737 shader->pa_cl_vs_out_cntl =
3738 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->cc_dist_mask & 0x0F) != 0) |
3739 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->cc_dist_mask & 0xF0) != 0) |
3740 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
3741 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size) |
3742 S_02881C_USE_VTX_EDGE_FLAG(rshader->vs_out_edgeflag) |
3743 S_02881C_USE_VTX_VIEWPORT_INDX(rshader->vs_out_viewport) |
3744 S_02881C_USE_VTX_RENDER_TARGET_INDX(rshader->vs_out_layer);
3745 }
3746
evergreen_update_hs_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3747 void evergreen_update_hs_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3748 {
3749 struct r600_command_buffer *cb = &shader->command_buffer;
3750 struct r600_shader *rshader = &shader->shader;
3751
3752 r600_init_command_buffer(cb, 32);
3753 r600_store_context_reg(cb, R_0288BC_SQ_PGM_RESOURCES_HS,
3754 S_0288BC_NUM_GPRS(rshader->bc.ngpr) |
3755 S_0288BC_DX10_CLAMP(1) |
3756 S_0288BC_STACK_SIZE(rshader->bc.nstack));
3757 r600_store_context_reg(cb, R_0288B8_SQ_PGM_START_HS,
3758 shader->bo->gpu_address >> 8);
3759 }
3760
evergreen_update_ls_state(struct pipe_context * ctx,struct r600_pipe_shader * shader)3761 void evergreen_update_ls_state(struct pipe_context *ctx, struct r600_pipe_shader *shader)
3762 {
3763 struct r600_command_buffer *cb = &shader->command_buffer;
3764 struct r600_shader *rshader = &shader->shader;
3765
3766 r600_init_command_buffer(cb, 32);
3767 r600_store_context_reg(cb, R_0288D4_SQ_PGM_RESOURCES_LS,
3768 S_0288D4_NUM_GPRS(rshader->bc.ngpr) |
3769 S_0288D4_DX10_CLAMP(1) |
3770 S_0288D4_STACK_SIZE(rshader->bc.nstack));
3771 r600_store_context_reg(cb, R_0288D0_SQ_PGM_START_LS,
3772 shader->bo->gpu_address >> 8);
3773 }
evergreen_create_resolve_blend(struct r600_context * rctx)3774 void *evergreen_create_resolve_blend(struct r600_context *rctx)
3775 {
3776 struct pipe_blend_state blend;
3777
3778 memset(&blend, 0, sizeof(blend));
3779 blend.independent_blend_enable = true;
3780 blend.rt[0].colormask = 0xf;
3781 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, V_028808_CB_RESOLVE);
3782 }
3783
evergreen_create_decompress_blend(struct r600_context * rctx)3784 void *evergreen_create_decompress_blend(struct r600_context *rctx)
3785 {
3786 struct pipe_blend_state blend;
3787 unsigned mode = rctx->screen->has_compressed_msaa_texturing ?
3788 V_028808_CB_FMASK_DECOMPRESS : V_028808_CB_DECOMPRESS;
3789
3790 memset(&blend, 0, sizeof(blend));
3791 blend.independent_blend_enable = true;
3792 blend.rt[0].colormask = 0xf;
3793 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3794 }
3795
evergreen_create_fastclear_blend(struct r600_context * rctx)3796 void *evergreen_create_fastclear_blend(struct r600_context *rctx)
3797 {
3798 struct pipe_blend_state blend;
3799 unsigned mode = V_028808_CB_ELIMINATE_FAST_CLEAR;
3800
3801 memset(&blend, 0, sizeof(blend));
3802 blend.independent_blend_enable = true;
3803 blend.rt[0].colormask = 0xf;
3804 return evergreen_create_blend_state_mode(&rctx->b.b, &blend, mode);
3805 }
3806
evergreen_create_db_flush_dsa(struct r600_context * rctx)3807 void *evergreen_create_db_flush_dsa(struct r600_context *rctx)
3808 {
3809 struct pipe_depth_stencil_alpha_state dsa = {{{0}}};
3810
3811 return rctx->b.b.create_depth_stencil_alpha_state(&rctx->b.b, &dsa);
3812 }
3813
evergreen_update_db_shader_control(struct r600_context * rctx)3814 void evergreen_update_db_shader_control(struct r600_context * rctx)
3815 {
3816 bool dual_export;
3817 unsigned db_shader_control;
3818
3819 if (!rctx->ps_shader) {
3820 return;
3821 }
3822
3823 dual_export = rctx->framebuffer.export_16bpc &&
3824 !rctx->ps_shader->current->ps_depth_export;
3825
3826 db_shader_control = rctx->ps_shader->current->db_shader_control |
3827 S_02880C_DUAL_EXPORT_ENABLE(dual_export) |
3828 S_02880C_DB_SOURCE_FORMAT(dual_export ? V_02880C_EXPORT_DB_TWO :
3829 V_02880C_EXPORT_DB_FULL) |
3830 S_02880C_ALPHA_TO_MASK_DISABLE(rctx->framebuffer.cb0_is_integer);
3831
3832 /* When alpha test is enabled we can't trust the hw to make the proper
3833 * decision on the order in which ztest should be run related to fragment
3834 * shader execution.
3835 *
3836 * If alpha test is enabled perform early z rejection (RE_Z) but don't early
3837 * write to the zbuffer. Write to zbuffer is delayed after fragment shader
3838 * execution and thus after alpha test so if discarded by the alpha test
3839 * the z value is not written.
3840 * If ReZ is enabled, and the zfunc/zenable/zwrite values change you can
3841 * get a hang unless you flush the DB in between. For now just use
3842 * LATE_Z.
3843 */
3844 if (rctx->alphatest_state.sx_alpha_test_control || rctx->ps_shader->info.writes_memory) {
3845 db_shader_control |= S_02880C_Z_ORDER(V_02880C_LATE_Z);
3846 } else {
3847 db_shader_control |= S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
3848 }
3849
3850 if (db_shader_control != rctx->db_misc_state.db_shader_control) {
3851 rctx->db_misc_state.db_shader_control = db_shader_control;
3852 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
3853 }
3854 }
3855
evergreen_dma_copy_tile(struct r600_context * rctx,struct pipe_resource * dst,unsigned dst_level,unsigned dst_x,unsigned dst_y,unsigned dst_z,struct pipe_resource * src,unsigned src_level,unsigned src_x,unsigned src_y,unsigned src_z,unsigned copy_height,unsigned pitch,unsigned bpp)3856 static void evergreen_dma_copy_tile(struct r600_context *rctx,
3857 struct pipe_resource *dst,
3858 unsigned dst_level,
3859 unsigned dst_x,
3860 unsigned dst_y,
3861 unsigned dst_z,
3862 struct pipe_resource *src,
3863 unsigned src_level,
3864 unsigned src_x,
3865 unsigned src_y,
3866 unsigned src_z,
3867 unsigned copy_height,
3868 unsigned pitch,
3869 unsigned bpp)
3870 {
3871 struct radeon_cmdbuf *cs = &rctx->b.dma.cs;
3872 struct r600_texture *rsrc = (struct r600_texture*)src;
3873 struct r600_texture *rdst = (struct r600_texture*)dst;
3874 unsigned array_mode, lbpp, pitch_tile_max, slice_tile_max, size;
3875 unsigned ncopy, height, cheight, detile, i, x, y, z, src_mode, dst_mode;
3876 unsigned sub_cmd, bank_h, bank_w, mt_aspect, nbanks, tile_split, non_disp_tiling = 0;
3877 uint64_t base, addr;
3878
3879 dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
3880 src_mode = rsrc->surface.u.legacy.level[src_level].mode;
3881 assert(dst_mode != src_mode);
3882
3883 /* non_disp_tiling bit needs to be set for depth, stencil, and fmask surfaces */
3884 if (util_format_has_depth(util_format_description(src->format)))
3885 non_disp_tiling = 1;
3886
3887 y = 0;
3888 sub_cmd = EG_DMA_COPY_TILED;
3889 lbpp = util_logbase2(bpp);
3890 pitch_tile_max = ((pitch / bpp) / 8) - 1;
3891 nbanks = eg_num_banks(rctx->screen->b.info.r600_num_banks);
3892
3893 if (dst_mode == RADEON_SURF_MODE_LINEAR_ALIGNED) {
3894 /* T2L */
3895 array_mode = evergreen_array_mode(src_mode);
3896 slice_tile_max = (rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.u.legacy.level[src_level].nblk_y) / (8*8);
3897 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3898 /* linear height must be the same as the slice tile max height, it's ok even
3899 * if the linear destination/source have smaller height as the size of the
3900 * dma packet will be using the copy_height which is always smaller or equal
3901 * to the linear height
3902 */
3903 height = u_minify(rsrc->resource.b.b.height0, src_level);
3904 detile = 1;
3905 x = src_x;
3906 y = src_y;
3907 z = src_z;
3908 base = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3909 addr = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3910 addr += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
3911 addr += dst_y * pitch + dst_x * bpp;
3912 bank_h = eg_bank_wh(rsrc->surface.u.legacy.bankh);
3913 bank_w = eg_bank_wh(rsrc->surface.u.legacy.bankw);
3914 mt_aspect = eg_macro_tile_aspect(rsrc->surface.u.legacy.mtilea);
3915 tile_split = eg_tile_split(rsrc->surface.u.legacy.tile_split);
3916 base += rsrc->resource.gpu_address;
3917 addr += rdst->resource.gpu_address;
3918 } else {
3919 /* L2T */
3920 array_mode = evergreen_array_mode(dst_mode);
3921 slice_tile_max = (rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.u.legacy.level[dst_level].nblk_y) / (8*8);
3922 slice_tile_max = slice_tile_max ? slice_tile_max - 1 : 0;
3923 /* linear height must be the same as the slice tile max height, it's ok even
3924 * if the linear destination/source have smaller height as the size of the
3925 * dma packet will be using the copy_height which is always smaller or equal
3926 * to the linear height
3927 */
3928 height = u_minify(rdst->resource.b.b.height0, dst_level);
3929 detile = 0;
3930 x = dst_x;
3931 y = dst_y;
3932 z = dst_z;
3933 base = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
3934 addr = (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
3935 addr += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_z;
3936 addr += src_y * pitch + src_x * bpp;
3937 bank_h = eg_bank_wh(rdst->surface.u.legacy.bankh);
3938 bank_w = eg_bank_wh(rdst->surface.u.legacy.bankw);
3939 mt_aspect = eg_macro_tile_aspect(rdst->surface.u.legacy.mtilea);
3940 tile_split = eg_tile_split(rdst->surface.u.legacy.tile_split);
3941 base += rdst->resource.gpu_address;
3942 addr += rsrc->resource.gpu_address;
3943 }
3944
3945 size = (copy_height * pitch) / 4;
3946 ncopy = (size / EG_DMA_COPY_MAX_SIZE) + !!(size % EG_DMA_COPY_MAX_SIZE);
3947 r600_need_dma_space(&rctx->b, ncopy * 9, &rdst->resource, &rsrc->resource);
3948
3949 for (i = 0; i < ncopy; i++) {
3950 cheight = copy_height;
3951 if (((cheight * pitch) / 4) > EG_DMA_COPY_MAX_SIZE) {
3952 cheight = (EG_DMA_COPY_MAX_SIZE * 4) / pitch;
3953 }
3954 size = (cheight * pitch) / 4;
3955 /* emit reloc before writing cs so that cs is always in consistent state */
3956 radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rsrc->resource,
3957 RADEON_USAGE_READ);
3958 radeon_add_to_buffer_list(&rctx->b, &rctx->b.dma, &rdst->resource,
3959 RADEON_USAGE_WRITE);
3960 radeon_emit(cs, DMA_PACKET(DMA_PACKET_COPY, sub_cmd, size));
3961 radeon_emit(cs, base >> 8);
3962 radeon_emit(cs, (detile << 31) | (array_mode << 27) |
3963 (lbpp << 24) | (bank_h << 21) |
3964 (bank_w << 18) | (mt_aspect << 16));
3965 radeon_emit(cs, (pitch_tile_max << 0) | ((height - 1) << 16));
3966 radeon_emit(cs, (slice_tile_max << 0));
3967 radeon_emit(cs, (x << 0) | (z << 18));
3968 radeon_emit(cs, (y << 0) | (tile_split << 21) | (nbanks << 25) | (non_disp_tiling << 28));
3969 radeon_emit(cs, addr & 0xfffffffc);
3970 radeon_emit(cs, (addr >> 32UL) & 0xff);
3971 copy_height -= cheight;
3972 addr += cheight * pitch;
3973 y += cheight;
3974 }
3975 }
3976
evergreen_dma_copy(struct pipe_context * ctx,struct pipe_resource * dst,unsigned dst_level,unsigned dstx,unsigned dsty,unsigned dstz,struct pipe_resource * src,unsigned src_level,const struct pipe_box * src_box)3977 static void evergreen_dma_copy(struct pipe_context *ctx,
3978 struct pipe_resource *dst,
3979 unsigned dst_level,
3980 unsigned dstx, unsigned dsty, unsigned dstz,
3981 struct pipe_resource *src,
3982 unsigned src_level,
3983 const struct pipe_box *src_box)
3984 {
3985 struct r600_context *rctx = (struct r600_context *)ctx;
3986 struct r600_texture *rsrc = (struct r600_texture*)src;
3987 struct r600_texture *rdst = (struct r600_texture*)dst;
3988 unsigned dst_pitch, src_pitch, bpp, dst_mode, src_mode, copy_height;
3989 unsigned src_w, dst_w;
3990 unsigned src_x, src_y;
3991 unsigned dst_x = dstx, dst_y = dsty, dst_z = dstz;
3992
3993 if (rctx->b.dma.cs.priv == NULL) {
3994 goto fallback;
3995 }
3996
3997 if (rctx->cmd_buf_is_compute) {
3998 rctx->b.gfx.flush(rctx, PIPE_FLUSH_ASYNC, NULL);
3999 rctx->cmd_buf_is_compute = false;
4000 }
4001
4002 if (dst->target == PIPE_BUFFER && src->target == PIPE_BUFFER) {
4003 evergreen_dma_copy_buffer(rctx, dst, src, dst_x, src_box->x, src_box->width);
4004 return;
4005 }
4006
4007 if (src_box->depth > 1 ||
4008 !r600_prepare_for_dma_blit(&rctx->b, rdst, dst_level, dstx, dsty,
4009 dstz, rsrc, src_level, src_box))
4010 goto fallback;
4011
4012 src_x = util_format_get_nblocksx(src->format, src_box->x);
4013 dst_x = util_format_get_nblocksx(src->format, dst_x);
4014 src_y = util_format_get_nblocksy(src->format, src_box->y);
4015 dst_y = util_format_get_nblocksy(src->format, dst_y);
4016
4017 bpp = rdst->surface.bpe;
4018 dst_pitch = rdst->surface.u.legacy.level[dst_level].nblk_x * rdst->surface.bpe;
4019 src_pitch = rsrc->surface.u.legacy.level[src_level].nblk_x * rsrc->surface.bpe;
4020 src_w = u_minify(rsrc->resource.b.b.width0, src_level);
4021 dst_w = u_minify(rdst->resource.b.b.width0, dst_level);
4022 copy_height = src_box->height / rsrc->surface.blk_h;
4023
4024 dst_mode = rdst->surface.u.legacy.level[dst_level].mode;
4025 src_mode = rsrc->surface.u.legacy.level[src_level].mode;
4026
4027 if (src_pitch != dst_pitch || src_box->x || dst_x || src_w != dst_w) {
4028 /* FIXME evergreen can do partial blit */
4029 goto fallback;
4030 }
4031 /* the x test here are currently useless (because we don't support partial blit)
4032 * but keep them around so we don't forget about those
4033 */
4034 if (src_pitch % 8 || src_box->x % 8 || dst_x % 8 || src_box->y % 8 || dst_y % 8) {
4035 goto fallback;
4036 }
4037
4038 /* 128 bpp surfaces require non_disp_tiling for both
4039 * tiled and linear buffers on cayman. However, async
4040 * DMA only supports it on the tiled side. As such
4041 * the tile order is backwards after a L2T/T2L packet.
4042 */
4043 if ((rctx->b.gfx_level == CAYMAN) &&
4044 (src_mode != dst_mode) &&
4045 (util_format_get_blocksize(src->format) >= 16)) {
4046 goto fallback;
4047 }
4048
4049 if (src_mode == dst_mode) {
4050 uint64_t dst_offset, src_offset;
4051 /* simple dma blit would do NOTE code here assume :
4052 * src_box.x/y == 0
4053 * dst_x/y == 0
4054 * dst_pitch == src_pitch
4055 */
4056 src_offset= (uint64_t)rsrc->surface.u.legacy.level[src_level].offset_256B * 256;
4057 src_offset += (uint64_t)rsrc->surface.u.legacy.level[src_level].slice_size_dw * 4 * src_box->z;
4058 src_offset += src_y * src_pitch + src_x * bpp;
4059 dst_offset = (uint64_t)rdst->surface.u.legacy.level[dst_level].offset_256B * 256;
4060 dst_offset += (uint64_t)rdst->surface.u.legacy.level[dst_level].slice_size_dw * 4 * dst_z;
4061 dst_offset += dst_y * dst_pitch + dst_x * bpp;
4062 evergreen_dma_copy_buffer(rctx, dst, src, dst_offset, src_offset,
4063 src_box->height * src_pitch);
4064 } else {
4065 evergreen_dma_copy_tile(rctx, dst, dst_level, dst_x, dst_y, dst_z,
4066 src, src_level, src_x, src_y, src_box->z,
4067 copy_height, dst_pitch, bpp);
4068 }
4069 return;
4070
4071 fallback:
4072 r600_resource_copy_region(ctx, dst, dst_level, dstx, dsty, dstz,
4073 src, src_level, src_box);
4074 }
4075
evergreen_set_tess_state(struct pipe_context * ctx,const float default_outer_level[4],const float default_inner_level[2])4076 static void evergreen_set_tess_state(struct pipe_context *ctx,
4077 const float default_outer_level[4],
4078 const float default_inner_level[2])
4079 {
4080 struct r600_context *rctx = (struct r600_context *)ctx;
4081
4082 memcpy(rctx->tess_state, default_outer_level, sizeof(float) * 4);
4083 memcpy(rctx->tess_state+4, default_inner_level, sizeof(float) * 2);
4084 rctx->driver_consts[PIPE_SHADER_TESS_CTRL].tcs_default_levels_dirty = true;
4085 }
4086
evergreen_set_patch_vertices(struct pipe_context * ctx,uint8_t patch_vertices)4087 static void evergreen_set_patch_vertices(struct pipe_context *ctx, uint8_t patch_vertices)
4088 {
4089 struct r600_context *rctx = (struct r600_context *)ctx;
4090
4091 rctx->patch_vertices = patch_vertices;
4092 }
4093
evergreen_setup_immed_buffer(struct r600_context * rctx,struct r600_image_view * rview,enum pipe_format pformat)4094 static void evergreen_setup_immed_buffer(struct r600_context *rctx,
4095 struct r600_image_view *rview,
4096 enum pipe_format pformat)
4097 {
4098 struct r600_screen *rscreen = (struct r600_screen *)rctx->b.b.screen;
4099 uint32_t immed_size = rscreen->b.info.max_se * 256 * 64 * util_format_get_blocksize(pformat);
4100 struct eg_buf_res_params buf_params;
4101 bool skip_reloc = false;
4102 struct r600_resource *resource = (struct r600_resource *)rview->base.resource;
4103 if (!resource->immed_buffer) {
4104 eg_resource_alloc_immed(&rscreen->b, resource, immed_size);
4105 }
4106
4107 memset(&buf_params, 0, sizeof(buf_params));
4108 buf_params.pipe_format = pformat;
4109 buf_params.size = resource->immed_buffer->b.b.width0;
4110 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4111 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4112 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4113 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4114 buf_params.uncached = 1;
4115 evergreen_fill_buffer_resource_words(rctx, &resource->immed_buffer->b.b,
4116 &buf_params, &skip_reloc,
4117 rview->immed_resource_words);
4118 }
4119
evergreen_set_hw_atomic_buffers(struct pipe_context * ctx,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers)4120 static void evergreen_set_hw_atomic_buffers(struct pipe_context *ctx,
4121 unsigned start_slot,
4122 unsigned count,
4123 const struct pipe_shader_buffer *buffers)
4124 {
4125 struct r600_context *rctx = (struct r600_context *)ctx;
4126 struct r600_atomic_buffer_state *astate;
4127 unsigned i, idx;
4128
4129 astate = &rctx->atomic_buffer_state;
4130
4131 /* we'd probably like to expand this to 8 later so put the logic in */
4132 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4133 const struct pipe_shader_buffer *buf;
4134 struct pipe_shader_buffer *abuf;
4135
4136 abuf = &astate->buffer[i];
4137
4138 if (!buffers || !buffers[idx].buffer) {
4139 pipe_resource_reference(&abuf->buffer, NULL);
4140 continue;
4141 }
4142 buf = &buffers[idx];
4143
4144 pipe_resource_reference(&abuf->buffer, buf->buffer);
4145 abuf->buffer_offset = buf->buffer_offset;
4146 abuf->buffer_size = buf->buffer_size;
4147 }
4148 }
4149
evergreen_set_shader_buffers(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,const struct pipe_shader_buffer * buffers,unsigned writable_bitmask)4150 static void evergreen_set_shader_buffers(struct pipe_context *ctx,
4151 enum pipe_shader_type shader, unsigned start_slot,
4152 unsigned count,
4153 const struct pipe_shader_buffer *buffers,
4154 unsigned writable_bitmask)
4155 {
4156 struct r600_context *rctx = (struct r600_context *)ctx;
4157 struct r600_image_state *istate = NULL;
4158 struct r600_image_view *rview;
4159 struct r600_tex_color_info color;
4160 struct eg_buf_res_params buf_params;
4161 struct r600_resource *resource;
4162 unsigned i, idx;
4163 unsigned old_mask;
4164
4165 if ((shader != PIPE_SHADER_FRAGMENT &&
4166 shader != PIPE_SHADER_COMPUTE) || count == 0)
4167 return;
4168
4169 if (shader == PIPE_SHADER_FRAGMENT)
4170 istate = &rctx->fragment_buffers;
4171 else if (shader == PIPE_SHADER_COMPUTE)
4172 istate = &rctx->compute_buffers;
4173
4174 old_mask = istate->enabled_mask;
4175 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4176 const struct pipe_shader_buffer *buf;
4177 unsigned res_type;
4178
4179 rview = &istate->views[i];
4180
4181 if (!buffers || !buffers[idx].buffer) {
4182 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4183 istate->enabled_mask &= ~(1 << i);
4184 continue;
4185 }
4186
4187 buf = &buffers[idx];
4188 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, buf->buffer);
4189
4190 resource = (struct r600_resource *)rview->base.resource;
4191
4192 evergreen_setup_immed_buffer(rctx, rview, PIPE_FORMAT_R32_UINT);
4193
4194 color.offset = 0;
4195 color.view = 0;
4196 evergreen_set_color_surface_buffer(rctx, resource,
4197 PIPE_FORMAT_R32_UINT,
4198 buf->buffer_offset,
4199 buf->buffer_offset + buf->buffer_size,
4200 &color);
4201
4202 res_type = V_028C70_BUFFER;
4203
4204 rview->cb_color_base = color.offset;
4205 rview->cb_color_dim = color.dim;
4206 rview->cb_color_info = color.info |
4207 S_028C70_RAT(1) |
4208 S_028C70_RESOURCE_TYPE(res_type);
4209 rview->cb_color_pitch = color.pitch;
4210 rview->cb_color_slice = color.slice;
4211 rview->cb_color_view = color.view;
4212 rview->cb_color_attrib = color.attrib;
4213 rview->cb_color_fmask = color.fmask;
4214 rview->cb_color_fmask_slice = color.fmask_slice;
4215
4216 memset(&buf_params, 0, sizeof(buf_params));
4217 buf_params.pipe_format = PIPE_FORMAT_R32_UINT;
4218 buf_params.offset = buf->buffer_offset;
4219 buf_params.size = buf->buffer_size;
4220 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4221 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4222 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4223 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4224 buf_params.force_swizzle = true;
4225 buf_params.uncached = 1;
4226 buf_params.size_in_bytes = true;
4227 evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4228 &buf_params,
4229 &rview->skip_mip_address_reloc,
4230 rview->resource_words);
4231
4232 istate->enabled_mask |= (1 << i);
4233 }
4234
4235 istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4236
4237 if (old_mask != istate->enabled_mask)
4238 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4239
4240 /* construct the target mask */
4241 if (rctx->cb_misc_state.buffer_rat_enabled_mask != istate->enabled_mask) {
4242 rctx->cb_misc_state.buffer_rat_enabled_mask = istate->enabled_mask;
4243 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4244 }
4245
4246 if (shader == PIPE_SHADER_FRAGMENT)
4247 r600_mark_atom_dirty(rctx, &istate->atom);
4248 }
4249
evergreen_set_shader_images(struct pipe_context * ctx,enum pipe_shader_type shader,unsigned start_slot,unsigned count,unsigned unbind_num_trailing_slots,const struct pipe_image_view * images)4250 static void evergreen_set_shader_images(struct pipe_context *ctx,
4251 enum pipe_shader_type shader, unsigned start_slot,
4252 unsigned count, unsigned unbind_num_trailing_slots,
4253 const struct pipe_image_view *images)
4254 {
4255 struct r600_context *rctx = (struct r600_context *)ctx;
4256 unsigned i;
4257 struct r600_image_view *rview;
4258 struct pipe_resource *image;
4259 struct r600_resource *resource;
4260 struct r600_tex_color_info color;
4261 struct eg_buf_res_params buf_params;
4262 struct eg_tex_res_params tex_params;
4263 unsigned old_mask;
4264 struct r600_image_state *istate = NULL;
4265 int idx;
4266 if (shader != PIPE_SHADER_FRAGMENT && shader != PIPE_SHADER_COMPUTE)
4267 return;
4268 if (!count && !unbind_num_trailing_slots)
4269 return;
4270
4271 if (shader == PIPE_SHADER_FRAGMENT)
4272 istate = &rctx->fragment_images;
4273 else if (shader == PIPE_SHADER_COMPUTE)
4274 istate = &rctx->compute_images;
4275
4276 assert (shader == PIPE_SHADER_FRAGMENT || shader == PIPE_SHADER_COMPUTE);
4277
4278 old_mask = istate->enabled_mask;
4279 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4280 unsigned res_type;
4281 const struct pipe_image_view *iview;
4282 rview = &istate->views[i];
4283
4284 if (!images || !images[idx].resource) {
4285 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4286 istate->enabled_mask &= ~(1 << i);
4287 istate->compressed_colortex_mask &= ~(1 << i);
4288 istate->compressed_depthtex_mask &= ~(1 << i);
4289 continue;
4290 }
4291
4292 iview = &images[idx];
4293 image = iview->resource;
4294 resource = (struct r600_resource *)image;
4295
4296 r600_context_add_resource_size(ctx, image);
4297
4298 struct pipe_resource *const pipe_saved = rview->base.resource;
4299 rview->base = *iview;
4300 rview->base.resource = pipe_saved;
4301 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, image);
4302
4303 evergreen_setup_immed_buffer(rctx, rview, iview->format);
4304
4305 bool is_buffer = image->target == PIPE_BUFFER;
4306 struct r600_texture *rtex = (struct r600_texture *)image;
4307 if (!is_buffer && rtex->db_compatible)
4308 istate->compressed_depthtex_mask |= 1 << i;
4309 else
4310 istate->compressed_depthtex_mask &= ~(1 << i);
4311
4312 if (!is_buffer && rtex->cmask.size)
4313 istate->compressed_colortex_mask |= 1 << i;
4314 else
4315 istate->compressed_colortex_mask &= ~(1 << i);
4316 if (!is_buffer) {
4317
4318 evergreen_set_color_surface_common(rctx, rtex,
4319 iview->u.tex.level,
4320 iview->u.tex.first_layer,
4321 iview->u.tex.last_layer,
4322 iview->format,
4323 &color);
4324 color.dim = S_028C78_WIDTH_MAX(u_minify(image->width0, iview->u.tex.level) - 1) |
4325 S_028C78_HEIGHT_MAX(u_minify(image->height0, iview->u.tex.level) - 1);
4326 } else {
4327 color.offset = 0;
4328 color.view = 0;
4329 evergreen_set_color_surface_buffer(rctx, resource,
4330 iview->format,
4331 iview->u.buf.offset,
4332 iview->u.buf.size,
4333 &color);
4334 }
4335
4336 switch (image->target) {
4337 case PIPE_BUFFER:
4338 res_type = V_028C70_BUFFER;
4339 break;
4340 case PIPE_TEXTURE_1D:
4341 res_type = V_028C70_TEXTURE1D;
4342 break;
4343 case PIPE_TEXTURE_1D_ARRAY:
4344 res_type = V_028C70_TEXTURE1DARRAY;
4345 break;
4346 case PIPE_TEXTURE_2D:
4347 case PIPE_TEXTURE_RECT:
4348 res_type = V_028C70_TEXTURE2D;
4349 break;
4350 case PIPE_TEXTURE_3D:
4351 res_type = V_028C70_TEXTURE3D;
4352 break;
4353 case PIPE_TEXTURE_2D_ARRAY:
4354 case PIPE_TEXTURE_CUBE:
4355 case PIPE_TEXTURE_CUBE_ARRAY:
4356 res_type = V_028C70_TEXTURE2DARRAY;
4357 break;
4358 default:
4359 assert(0);
4360 res_type = 0;
4361 break;
4362 }
4363
4364 rview->cb_color_base = color.offset;
4365 rview->cb_color_dim = color.dim;
4366 rview->cb_color_info = color.info |
4367 S_028C70_RAT(1) |
4368 S_028C70_RESOURCE_TYPE(res_type);
4369 rview->cb_color_pitch = color.pitch;
4370 rview->cb_color_slice = color.slice;
4371 rview->cb_color_view = color.view;
4372 rview->cb_color_attrib = color.attrib;
4373 rview->cb_color_fmask = color.fmask;
4374 rview->cb_color_fmask_slice = color.fmask_slice;
4375
4376 if (image->target != PIPE_BUFFER) {
4377 memset(&tex_params, 0, sizeof(tex_params));
4378 tex_params.pipe_format = iview->format;
4379 tex_params.force_level = 0;
4380 tex_params.width0 = image->width0;
4381 tex_params.height0 = image->height0;
4382 tex_params.first_level = iview->u.tex.level;
4383 tex_params.last_level = iview->u.tex.level;
4384 tex_params.first_layer = iview->u.tex.first_layer;
4385 tex_params.last_layer = iview->u.tex.last_layer;
4386 tex_params.target = image->target;
4387 tex_params.swizzle[0] = PIPE_SWIZZLE_X;
4388 tex_params.swizzle[1] = PIPE_SWIZZLE_Y;
4389 tex_params.swizzle[2] = PIPE_SWIZZLE_Z;
4390 tex_params.swizzle[3] = PIPE_SWIZZLE_W;
4391 evergreen_fill_tex_resource_words(rctx, &resource->b.b, &tex_params,
4392 &rview->skip_mip_address_reloc,
4393 rview->resource_words);
4394
4395 } else {
4396 memset(&buf_params, 0, sizeof(buf_params));
4397 buf_params.pipe_format = iview->format;
4398 buf_params.size = iview->u.buf.size;
4399 buf_params.offset = iview->u.buf.offset;
4400 buf_params.swizzle[0] = PIPE_SWIZZLE_X;
4401 buf_params.swizzle[1] = PIPE_SWIZZLE_Y;
4402 buf_params.swizzle[2] = PIPE_SWIZZLE_Z;
4403 buf_params.swizzle[3] = PIPE_SWIZZLE_W;
4404 evergreen_fill_buffer_resource_words(rctx, &resource->b.b,
4405 &buf_params,
4406 &rview->skip_mip_address_reloc,
4407 rview->resource_words);
4408 }
4409 istate->enabled_mask |= (1 << i);
4410 }
4411
4412 for (i = start_slot + count, idx = 0;
4413 i < start_slot + count + unbind_num_trailing_slots; i++, idx++) {
4414 rview = &istate->views[i];
4415
4416 pipe_resource_reference((struct pipe_resource **)&rview->base.resource, NULL);
4417 istate->enabled_mask &= ~(1 << i);
4418 istate->compressed_colortex_mask &= ~(1 << i);
4419 istate->compressed_depthtex_mask &= ~(1 << i);
4420 }
4421
4422 istate->atom.num_dw = util_bitcount(istate->enabled_mask) * 46;
4423 istate->dirty_buffer_constants = true;
4424 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE | R600_CONTEXT_FLUSH_AND_INV;
4425 rctx->b.flags |= R600_CONTEXT_FLUSH_AND_INV_CB |
4426 R600_CONTEXT_FLUSH_AND_INV_CB_META;
4427
4428 if (old_mask != istate->enabled_mask)
4429 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
4430
4431 if (rctx->cb_misc_state.image_rat_enabled_mask != istate->enabled_mask) {
4432 rctx->cb_misc_state.image_rat_enabled_mask = istate->enabled_mask;
4433 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
4434 }
4435
4436 if (shader == PIPE_SHADER_FRAGMENT)
4437 r600_mark_atom_dirty(rctx, &istate->atom);
4438 }
4439
evergreen_get_pipe_constant_buffer(struct r600_context * rctx,enum pipe_shader_type shader,uint slot,struct pipe_constant_buffer * cbuf)4440 static void evergreen_get_pipe_constant_buffer(struct r600_context *rctx,
4441 enum pipe_shader_type shader, uint slot,
4442 struct pipe_constant_buffer *cbuf)
4443 {
4444 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
4445 struct pipe_constant_buffer *cb;
4446 cbuf->user_buffer = NULL;
4447
4448 cb = &state->cb[slot];
4449
4450 cbuf->buffer_size = cb->buffer_size;
4451 pipe_resource_reference(&cbuf->buffer, cb->buffer);
4452 }
4453
evergreen_get_shader_buffers(struct r600_context * rctx,enum pipe_shader_type shader,uint start_slot,uint count,struct pipe_shader_buffer * sbuf)4454 static void evergreen_get_shader_buffers(struct r600_context *rctx,
4455 enum pipe_shader_type shader,
4456 uint start_slot, uint count,
4457 struct pipe_shader_buffer *sbuf)
4458 {
4459 assert(shader == PIPE_SHADER_COMPUTE);
4460 int idx, i;
4461 struct r600_image_state *istate = &rctx->compute_buffers;
4462 struct r600_image_view *rview;
4463
4464 for (i = start_slot, idx = 0; i < start_slot + count; i++, idx++) {
4465
4466 rview = &istate->views[i];
4467
4468 pipe_resource_reference(&sbuf[idx].buffer, rview->base.resource);
4469 if (rview->base.resource) {
4470 uint64_t rview_va = ((struct r600_resource *)rview->base.resource)->gpu_address;
4471
4472 uint64_t prog_va = rview->resource_words[0];
4473
4474 prog_va += ((uint64_t)G_030008_BASE_ADDRESS_HI(rview->resource_words[2])) << 32;
4475 prog_va -= rview_va;
4476
4477 sbuf[idx].buffer_offset = prog_va & 0xffffffff;
4478 sbuf[idx].buffer_size = rview->resource_words[1] + 1;;
4479 } else {
4480 sbuf[idx].buffer_offset = 0;
4481 sbuf[idx].buffer_size = 0;
4482 }
4483 }
4484 }
4485
evergreen_save_qbo_state(struct pipe_context * ctx,struct r600_qbo_state * st)4486 static void evergreen_save_qbo_state(struct pipe_context *ctx, struct r600_qbo_state *st)
4487 {
4488 struct r600_context *rctx = (struct r600_context *)ctx;
4489 st->saved_compute = rctx->cs_shader_state.shader;
4490
4491 /* save constant buffer 0 */
4492 evergreen_get_pipe_constant_buffer(rctx, PIPE_SHADER_COMPUTE, 0, &st->saved_const0);
4493 /* save ssbo 0 */
4494 evergreen_get_shader_buffers(rctx, PIPE_SHADER_COMPUTE, 0, 3, st->saved_ssbo);
4495 }
4496
4497
evergreen_init_state_functions(struct r600_context * rctx)4498 void evergreen_init_state_functions(struct r600_context *rctx)
4499 {
4500 unsigned id = 1;
4501 unsigned i;
4502 /* !!!
4503 * To avoid GPU lockup registers must be emitted in a specific order
4504 * (no kidding ...). The order below is important and have been
4505 * partially inferred from analyzing fglrx command stream.
4506 *
4507 * Don't reorder atom without carefully checking the effect (GPU lockup
4508 * or piglit regression).
4509 * !!!
4510 */
4511 if (rctx->b.gfx_level == EVERGREEN) {
4512 r600_init_atom(rctx, &rctx->config_state.atom, id++, evergreen_emit_config_state, 11);
4513 rctx->config_state.dyn_gpr_enabled = true;
4514 }
4515 r600_init_atom(rctx, &rctx->framebuffer.atom, id++, evergreen_emit_framebuffer_state, 0);
4516 r600_init_atom(rctx, &rctx->fragment_images.atom, id++, evergreen_emit_fragment_image_state, 0);
4517 r600_init_atom(rctx, &rctx->compute_images.atom, id++, evergreen_emit_compute_image_state, 0);
4518 r600_init_atom(rctx, &rctx->fragment_buffers.atom, id++, evergreen_emit_fragment_buffer_state, 0);
4519 r600_init_atom(rctx, &rctx->compute_buffers.atom, id++, evergreen_emit_compute_buffer_state, 0);
4520 /* shader const */
4521 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX].atom, id++, evergreen_emit_vs_constant_buffers, 0);
4522 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY].atom, id++, evergreen_emit_gs_constant_buffers, 0);
4523 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT].atom, id++, evergreen_emit_ps_constant_buffers, 0);
4524 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_CTRL].atom, id++, evergreen_emit_tcs_constant_buffers, 0);
4525 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_TESS_EVAL].atom, id++, evergreen_emit_tes_constant_buffers, 0);
4526 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_COMPUTE].atom, id++, evergreen_emit_cs_constant_buffers, 0);
4527 /* shader program */
4528 r600_init_atom(rctx, &rctx->cs_shader_state.atom, id++, evergreen_emit_cs_shader, 0);
4529 /* sampler */
4530 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].states.atom, id++, evergreen_emit_vs_sampler_states, 0);
4531 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].states.atom, id++, evergreen_emit_gs_sampler_states, 0);
4532 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].states.atom, id++, evergreen_emit_tcs_sampler_states, 0);
4533 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].states.atom, id++, evergreen_emit_tes_sampler_states, 0);
4534 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].states.atom, id++, evergreen_emit_ps_sampler_states, 0);
4535 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].states.atom, id++, evergreen_emit_cs_sampler_states, 0);
4536 /* resources */
4537 r600_init_atom(rctx, &rctx->vertex_buffer_state.atom, id++, evergreen_fs_emit_vertex_buffers, 0);
4538 r600_init_atom(rctx, &rctx->cs_vertex_buffer_state.atom, id++, evergreen_cs_emit_vertex_buffers, 0);
4539 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views.atom, id++, evergreen_emit_vs_sampler_views, 0);
4540 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views.atom, id++, evergreen_emit_gs_sampler_views, 0);
4541 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_CTRL].views.atom, id++, evergreen_emit_tcs_sampler_views, 0);
4542 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_TESS_EVAL].views.atom, id++, evergreen_emit_tes_sampler_views, 0);
4543 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views.atom, id++, evergreen_emit_ps_sampler_views, 0);
4544 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_COMPUTE].views.atom, id++, evergreen_emit_cs_sampler_views, 0);
4545
4546 r600_init_atom(rctx, &rctx->vgt_state.atom, id++, r600_emit_vgt_state, 10);
4547
4548 if (rctx->b.gfx_level == EVERGREEN) {
4549 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, evergreen_emit_sample_mask, 3);
4550 } else {
4551 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, cayman_emit_sample_mask, 4);
4552 }
4553 rctx->sample_mask.sample_mask = ~0;
4554
4555 r600_init_atom(rctx, &rctx->alphatest_state.atom, id++, r600_emit_alphatest_state, 6);
4556 r600_init_atom(rctx, &rctx->blend_color.atom, id++, r600_emit_blend_color, 6);
4557 r600_init_atom(rctx, &rctx->blend_state.atom, id++, r600_emit_cso_state, 0);
4558 r600_init_atom(rctx, &rctx->cb_misc_state.atom, id++, evergreen_emit_cb_misc_state, 4);
4559 r600_init_atom(rctx, &rctx->clip_misc_state.atom, id++, r600_emit_clip_misc_state, 9);
4560 r600_init_atom(rctx, &rctx->clip_state.atom, id++, evergreen_emit_clip_state, 26);
4561 r600_init_atom(rctx, &rctx->db_misc_state.atom, id++, evergreen_emit_db_misc_state, 10);
4562 r600_init_atom(rctx, &rctx->db_state.atom, id++, evergreen_emit_db_state, 14);
4563 r600_init_atom(rctx, &rctx->dsa_state.atom, id++, r600_emit_cso_state, 0);
4564 r600_init_atom(rctx, &rctx->poly_offset_state.atom, id++, evergreen_emit_polygon_offset, 9);
4565 r600_init_atom(rctx, &rctx->rasterizer_state.atom, id++, r600_emit_cso_state, 0);
4566 r600_add_atom(rctx, &rctx->b.scissors.atom, id++);
4567 r600_add_atom(rctx, &rctx->b.viewports.atom, id++);
4568 r600_init_atom(rctx, &rctx->stencil_ref.atom, id++, r600_emit_stencil_ref, 4);
4569 r600_init_atom(rctx, &rctx->vertex_fetch_shader.atom, id++, evergreen_emit_vertex_fetch_shader, 5);
4570 r600_add_atom(rctx, &rctx->b.render_cond_atom, id++);
4571 r600_add_atom(rctx, &rctx->b.streamout.begin_atom, id++);
4572 r600_add_atom(rctx, &rctx->b.streamout.enable_atom, id++);
4573 for (i = 0; i < EG_NUM_HW_STAGES; i++)
4574 r600_init_atom(rctx, &rctx->hw_shader_stages[i].atom, id++, r600_emit_shader, 0);
4575 r600_init_atom(rctx, &rctx->shader_stages.atom, id++, evergreen_emit_shader_stages, 15);
4576 r600_init_atom(rctx, &rctx->gs_rings.atom, id++, evergreen_emit_gs_rings, 26);
4577
4578 rctx->b.b.create_blend_state = evergreen_create_blend_state;
4579 rctx->b.b.create_depth_stencil_alpha_state = evergreen_create_dsa_state;
4580 rctx->b.b.create_rasterizer_state = evergreen_create_rs_state;
4581 rctx->b.b.create_sampler_state = evergreen_create_sampler_state;
4582 rctx->b.b.create_sampler_view = evergreen_create_sampler_view;
4583 rctx->b.b.set_framebuffer_state = evergreen_set_framebuffer_state;
4584 rctx->b.b.set_polygon_stipple = evergreen_set_polygon_stipple;
4585 rctx->b.b.set_min_samples = evergreen_set_min_samples;
4586 rctx->b.b.set_tess_state = evergreen_set_tess_state;
4587 rctx->b.b.set_patch_vertices = evergreen_set_patch_vertices;
4588 rctx->b.b.set_hw_atomic_buffers = evergreen_set_hw_atomic_buffers;
4589 rctx->b.b.set_shader_images = evergreen_set_shader_images;
4590 rctx->b.b.set_shader_buffers = evergreen_set_shader_buffers;
4591 if (rctx->b.gfx_level == EVERGREEN)
4592 rctx->b.b.get_sample_position = evergreen_get_sample_position;
4593 else
4594 rctx->b.b.get_sample_position = cayman_get_sample_position;
4595 rctx->b.dma_copy = evergreen_dma_copy;
4596 rctx->b.save_qbo_state = evergreen_save_qbo_state;
4597
4598 evergreen_init_compute_state_functions(rctx);
4599 }
4600
4601 /**
4602 * This calculates the LDS size for tessellation shaders (VS, TCS, TES).
4603 *
4604 * The information about LDS and other non-compile-time parameters is then
4605 * written to the const buffer.
4606
4607 * const buffer contains -
4608 * uint32_t input_patch_size
4609 * uint32_t input_vertex_size
4610 * uint32_t num_tcs_input_cp
4611 * uint32_t num_tcs_output_cp;
4612 * uint32_t output_patch_size
4613 * uint32_t output_vertex_size
4614 * uint32_t output_patch0_offset
4615 * uint32_t perpatch_output_offset
4616 * and the same constbuf is bound to LS/HS/VS(ES).
4617 */
evergreen_setup_tess_constants(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned * num_patches)4618 void evergreen_setup_tess_constants(struct r600_context *rctx, const struct pipe_draw_info *info, unsigned *num_patches)
4619 {
4620 struct pipe_constant_buffer constbuf = {0};
4621 struct r600_pipe_shader_selector *tcs = rctx->tcs_shader ? rctx->tcs_shader : rctx->tes_shader;
4622 struct r600_pipe_shader_selector *ls = rctx->vs_shader;
4623 unsigned num_tcs_input_cp = rctx->patch_vertices;
4624 unsigned num_tcs_outputs;
4625 unsigned num_tcs_output_cp;
4626 unsigned num_tcs_patch_outputs;
4627 unsigned num_tcs_inputs;
4628 unsigned input_vertex_size, output_vertex_size;
4629 unsigned input_patch_size, pervertex_output_patch_size, output_patch_size;
4630 unsigned output_patch0_offset, perpatch_output_offset, lds_size;
4631 uint32_t values[8];
4632 unsigned num_waves;
4633 unsigned num_pipes = rctx->screen->b.info.r600_max_quad_pipes;
4634 unsigned wave_divisor = (16 * num_pipes);
4635
4636 *num_patches = 1;
4637
4638 if (!rctx->tes_shader) {
4639 rctx->lds_alloc = 0;
4640 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4641 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4642 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4643 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4644 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4645 R600_LDS_INFO_CONST_BUFFER, false, NULL);
4646 return;
4647 }
4648
4649 if (rctx->lds_alloc != 0 &&
4650 rctx->last_ls == ls &&
4651 rctx->last_num_tcs_input_cp == num_tcs_input_cp &&
4652 rctx->last_tcs == tcs)
4653 return;
4654
4655 num_tcs_inputs = util_last_bit64(ls->lds_outputs_written_mask);
4656
4657 if (rctx->tcs_shader) {
4658 num_tcs_outputs = util_last_bit64(tcs->lds_outputs_written_mask);
4659 num_tcs_output_cp = tcs->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT];
4660 num_tcs_patch_outputs = util_last_bit64(tcs->lds_patch_outputs_written_mask);
4661 } else {
4662 num_tcs_outputs = num_tcs_inputs;
4663 num_tcs_output_cp = num_tcs_input_cp;
4664 num_tcs_patch_outputs = 2; /* TESSINNER + TESSOUTER */
4665 }
4666
4667 /* size in bytes */
4668 input_vertex_size = num_tcs_inputs * 16;
4669 output_vertex_size = num_tcs_outputs * 16;
4670
4671 input_patch_size = num_tcs_input_cp * input_vertex_size;
4672
4673 pervertex_output_patch_size = num_tcs_output_cp * output_vertex_size;
4674 output_patch_size = pervertex_output_patch_size + num_tcs_patch_outputs * 16;
4675
4676 output_patch0_offset = rctx->tcs_shader ? input_patch_size * *num_patches : 0;
4677 perpatch_output_offset = output_patch0_offset + pervertex_output_patch_size;
4678
4679 lds_size = output_patch0_offset + output_patch_size * *num_patches;
4680
4681 values[0] = input_patch_size;
4682 values[1] = input_vertex_size;
4683 values[2] = num_tcs_input_cp;
4684 values[3] = num_tcs_output_cp;
4685
4686 values[4] = output_patch_size;
4687 values[5] = output_vertex_size;
4688 values[6] = output_patch0_offset;
4689 values[7] = perpatch_output_offset;
4690
4691 /* docs say HS_NUM_WAVES - CEIL((LS_HS_CONFIG.NUM_PATCHES *
4692 LS_HS_CONFIG.HS_NUM_OUTPUT_CP) / (NUM_GOOD_PIPES * 16)) */
4693 num_waves = ceilf((float)(*num_patches * num_tcs_output_cp) / (float)wave_divisor);
4694
4695 rctx->lds_alloc = (lds_size | (num_waves << 14));
4696
4697 rctx->last_ls = ls;
4698 rctx->last_tcs = tcs;
4699 rctx->last_num_tcs_input_cp = num_tcs_input_cp;
4700
4701 constbuf.user_buffer = values;
4702 constbuf.buffer_size = 8 * 4;
4703
4704 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
4705 R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4706 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_CTRL,
4707 R600_LDS_INFO_CONST_BUFFER, false, &constbuf);
4708 rctx->b.b.set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
4709 R600_LDS_INFO_CONST_BUFFER, true, &constbuf);
4710 }
4711
evergreen_get_ls_hs_config(struct r600_context * rctx,const struct pipe_draw_info * info,unsigned num_patches)4712 uint32_t evergreen_get_ls_hs_config(struct r600_context *rctx,
4713 const struct pipe_draw_info *info,
4714 unsigned num_patches)
4715 {
4716 unsigned num_output_cp;
4717
4718 if (!rctx->tes_shader)
4719 return 0;
4720
4721 num_output_cp = rctx->tcs_shader ?
4722 rctx->tcs_shader->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT] :
4723 rctx->patch_vertices;
4724
4725 return S_028B58_NUM_PATCHES(num_patches) |
4726 S_028B58_HS_NUM_INPUT_CP(rctx->patch_vertices) |
4727 S_028B58_HS_NUM_OUTPUT_CP(num_output_cp);
4728 }
4729
evergreen_set_ls_hs_config(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t ls_hs_config)4730 void evergreen_set_ls_hs_config(struct r600_context *rctx,
4731 struct radeon_cmdbuf *cs,
4732 uint32_t ls_hs_config)
4733 {
4734 radeon_set_context_reg(cs, R_028B58_VGT_LS_HS_CONFIG, ls_hs_config);
4735 }
4736
evergreen_set_lds_alloc(struct r600_context * rctx,struct radeon_cmdbuf * cs,uint32_t lds_alloc)4737 void evergreen_set_lds_alloc(struct r600_context *rctx,
4738 struct radeon_cmdbuf *cs,
4739 uint32_t lds_alloc)
4740 {
4741 radeon_set_context_reg(cs, R_0288E8_SQ_LDS_ALLOC, lds_alloc);
4742 }
4743
4744 /* on evergreen if you are running tessellation you need to disable dynamic
4745 GPRs to workaround a hardware bug.*/
evergreen_adjust_gprs(struct r600_context * rctx)4746 bool evergreen_adjust_gprs(struct r600_context *rctx)
4747 {
4748 unsigned num_gprs[EG_NUM_HW_STAGES];
4749 unsigned def_gprs[EG_NUM_HW_STAGES];
4750 unsigned cur_gprs[EG_NUM_HW_STAGES];
4751 unsigned new_gprs[EG_NUM_HW_STAGES];
4752 unsigned def_num_clause_temp_gprs = rctx->r6xx_num_clause_temp_gprs;
4753 unsigned max_gprs;
4754 unsigned i;
4755 unsigned total_gprs;
4756 unsigned tmp[3];
4757 bool rework = false, set_default = false, set_dirty = false;
4758 max_gprs = 0;
4759 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4760 def_gprs[i] = rctx->default_gprs[i];
4761 max_gprs += def_gprs[i];
4762 }
4763 max_gprs += def_num_clause_temp_gprs * 2;
4764
4765 /* if we have no TESS and dyn gpr is enabled then do nothing. */
4766 if (!rctx->hw_shader_stages[EG_HW_STAGE_HS].shader) {
4767 if (rctx->config_state.dyn_gpr_enabled)
4768 return true;
4769
4770 /* transition back to dyn gpr enabled state */
4771 rctx->config_state.dyn_gpr_enabled = true;
4772 r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4773 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4774 return true;
4775 }
4776
4777
4778 /* gather required shader gprs */
4779 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4780 if (rctx->hw_shader_stages[i].shader)
4781 num_gprs[i] = rctx->hw_shader_stages[i].shader->shader.bc.ngpr;
4782 else
4783 num_gprs[i] = 0;
4784 }
4785
4786 cur_gprs[R600_HW_STAGE_PS] = G_008C04_NUM_PS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4787 cur_gprs[R600_HW_STAGE_VS] = G_008C04_NUM_VS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_1);
4788 cur_gprs[R600_HW_STAGE_GS] = G_008C08_NUM_GS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4789 cur_gprs[R600_HW_STAGE_ES] = G_008C08_NUM_ES_GPRS(rctx->config_state.sq_gpr_resource_mgmt_2);
4790 cur_gprs[EG_HW_STAGE_LS] = G_008C0C_NUM_LS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4791 cur_gprs[EG_HW_STAGE_HS] = G_008C0C_NUM_HS_GPRS(rctx->config_state.sq_gpr_resource_mgmt_3);
4792
4793 total_gprs = 0;
4794 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4795 new_gprs[i] = num_gprs[i];
4796 total_gprs += num_gprs[i];
4797 }
4798
4799 if (total_gprs > (max_gprs - (2 * def_num_clause_temp_gprs)))
4800 return false;
4801
4802 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4803 if (new_gprs[i] > cur_gprs[i]) {
4804 rework = true;
4805 break;
4806 }
4807 }
4808
4809 if (rctx->config_state.dyn_gpr_enabled) {
4810 set_dirty = true;
4811 rctx->config_state.dyn_gpr_enabled = false;
4812 }
4813
4814 if (rework) {
4815 set_default = true;
4816 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4817 if (new_gprs[i] > def_gprs[i])
4818 set_default = false;
4819 }
4820
4821 if (set_default) {
4822 for (i = 0; i < EG_NUM_HW_STAGES; i++) {
4823 new_gprs[i] = def_gprs[i];
4824 }
4825 } else {
4826 unsigned ps_value = max_gprs;
4827
4828 ps_value -= (def_num_clause_temp_gprs * 2);
4829 for (i = R600_HW_STAGE_VS; i < EG_NUM_HW_STAGES; i++)
4830 ps_value -= new_gprs[i];
4831
4832 new_gprs[R600_HW_STAGE_PS] = ps_value;
4833 }
4834
4835 tmp[0] = S_008C04_NUM_PS_GPRS(new_gprs[R600_HW_STAGE_PS]) |
4836 S_008C04_NUM_VS_GPRS(new_gprs[R600_HW_STAGE_VS]) |
4837 S_008C04_NUM_CLAUSE_TEMP_GPRS(def_num_clause_temp_gprs);
4838
4839 tmp[1] = S_008C08_NUM_ES_GPRS(new_gprs[R600_HW_STAGE_ES]) |
4840 S_008C08_NUM_GS_GPRS(new_gprs[R600_HW_STAGE_GS]);
4841
4842 tmp[2] = S_008C0C_NUM_HS_GPRS(new_gprs[EG_HW_STAGE_HS]) |
4843 S_008C0C_NUM_LS_GPRS(new_gprs[EG_HW_STAGE_LS]);
4844
4845 if (rctx->config_state.sq_gpr_resource_mgmt_1 != tmp[0] ||
4846 rctx->config_state.sq_gpr_resource_mgmt_2 != tmp[1] ||
4847 rctx->config_state.sq_gpr_resource_mgmt_3 != tmp[2]) {
4848 rctx->config_state.sq_gpr_resource_mgmt_1 = tmp[0];
4849 rctx->config_state.sq_gpr_resource_mgmt_2 = tmp[1];
4850 rctx->config_state.sq_gpr_resource_mgmt_3 = tmp[2];
4851 set_dirty = true;
4852 }
4853 }
4854
4855
4856 if (set_dirty) {
4857 r600_mark_atom_dirty(rctx, &rctx->config_state.atom);
4858 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
4859 }
4860 return true;
4861 }
4862
4863 #define AC_ENCODE_TRACE_POINT(id) (0xcafe0000 | ((id) & 0xffff))
4864
eg_trace_emit(struct r600_context * rctx)4865 void eg_trace_emit(struct r600_context *rctx)
4866 {
4867 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4868 unsigned reloc;
4869
4870 if (rctx->b.gfx_level < EVERGREEN)
4871 return;
4872
4873 /* This must be done after r600_need_cs_space. */
4874 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4875 (struct r600_resource*)rctx->trace_buf, RADEON_USAGE_WRITE |
4876 RADEON_PRIO_CP_DMA);
4877
4878 rctx->trace_id++;
4879 radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, rctx->trace_buf,
4880 RADEON_USAGE_READWRITE | RADEON_PRIO_FENCE_TRACE);
4881 radeon_emit(cs, PKT3(PKT3_MEM_WRITE, 3, 0));
4882 radeon_emit(cs, rctx->trace_buf->gpu_address);
4883 radeon_emit(cs, rctx->trace_buf->gpu_address >> 32 | MEM_WRITE_32_BITS | MEM_WRITE_CONFIRM);
4884 radeon_emit(cs, rctx->trace_id);
4885 radeon_emit(cs, 0);
4886 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4887 radeon_emit(cs, reloc);
4888 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4889 radeon_emit(cs, AC_ENCODE_TRACE_POINT(rctx->trace_id));
4890 }
4891
evergreen_emit_set_append_cnt(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4892 static void evergreen_emit_set_append_cnt(struct r600_context *rctx,
4893 struct r600_shader_atomic *atomic,
4894 struct r600_resource *resource,
4895 uint32_t pkt_flags)
4896 {
4897 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4898 unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4899 resource,
4900 RADEON_USAGE_READ |
4901 RADEON_PRIO_SHADER_RW_BUFFER);
4902 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4903 uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4904
4905 uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4 - EVERGREEN_CONTEXT_REG_OFFSET) >> 2;
4906
4907 radeon_emit(cs, PKT3(PKT3_SET_APPEND_CNT, 2, 0) | pkt_flags);
4908 radeon_emit(cs, (reg_val << 16) | 0x3);
4909 radeon_emit(cs, dst_offset & 0xfffffffc);
4910 radeon_emit(cs, (dst_offset >> 32) & 0xff);
4911 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4912 radeon_emit(cs, reloc);
4913 }
4914
evergreen_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4915 static void evergreen_emit_event_write_eos(struct r600_context *rctx,
4916 struct r600_shader_atomic *atomic,
4917 struct r600_resource *resource,
4918 uint32_t pkt_flags)
4919 {
4920 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4921 uint32_t event = EVENT_TYPE_PS_DONE;
4922 uint32_t base_reg_0 = R_02872C_GDS_APPEND_COUNT_0;
4923 uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4924 resource,
4925 RADEON_USAGE_WRITE |
4926 RADEON_PRIO_SHADER_RW_BUFFER);
4927 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4928 uint32_t reg_val = (base_reg_0 + atomic->hw_idx * 4) >> 2;
4929
4930 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4931 event = EVENT_TYPE_CS_DONE;
4932
4933 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4934 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4935 radeon_emit(cs, (dst_offset) & 0xffffffff);
4936 radeon_emit(cs, (0 << 29) | ((dst_offset >> 32) & 0xff));
4937 radeon_emit(cs, reg_val);
4938 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4939 radeon_emit(cs, reloc);
4940 }
4941
cayman_emit_event_write_eos(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4942 static void cayman_emit_event_write_eos(struct r600_context *rctx,
4943 struct r600_shader_atomic *atomic,
4944 struct r600_resource *resource,
4945 uint32_t pkt_flags)
4946 {
4947 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4948 uint32_t event = EVENT_TYPE_PS_DONE;
4949 uint32_t reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4950 resource,
4951 RADEON_USAGE_WRITE |
4952 RADEON_PRIO_SHADER_RW_BUFFER);
4953 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4954
4955 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
4956 event = EVENT_TYPE_CS_DONE;
4957
4958 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
4959 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
4960 radeon_emit(cs, (dst_offset) & 0xffffffff);
4961 radeon_emit(cs, (1 << 29) | ((dst_offset >> 32) & 0xff));
4962 radeon_emit(cs, (atomic->hw_idx) | (1 << 16));
4963 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4964 radeon_emit(cs, reloc);
4965 }
4966
4967 /* writes count from a buffer into GDS */
cayman_write_count_to_gds(struct r600_context * rctx,struct r600_shader_atomic * atomic,struct r600_resource * resource,uint32_t pkt_flags)4968 static void cayman_write_count_to_gds(struct r600_context *rctx,
4969 struct r600_shader_atomic *atomic,
4970 struct r600_resource *resource,
4971 uint32_t pkt_flags)
4972 {
4973 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
4974 unsigned reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
4975 resource,
4976 RADEON_USAGE_READ |
4977 RADEON_PRIO_SHADER_RW_BUFFER);
4978 uint64_t dst_offset = resource->gpu_address + (atomic->start * 4);
4979
4980 radeon_emit(cs, PKT3(PKT3_CP_DMA, 4, 0) | pkt_flags);
4981 radeon_emit(cs, dst_offset & 0xffffffff);
4982 radeon_emit(cs, PKT3_CP_DMA_CP_SYNC | PKT3_CP_DMA_DST_SEL(1) | ((dst_offset >> 32) & 0xff));// GDS
4983 radeon_emit(cs, atomic->hw_idx * 4);
4984 radeon_emit(cs, 0);
4985 radeon_emit(cs, PKT3_CP_DMA_CMD_DAS | 4);
4986 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
4987 radeon_emit(cs, reloc);
4988 }
4989
evergreen_emit_atomic_buffer_setup_count(struct r600_context * rctx,struct r600_pipe_shader * cs_shader,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)4990 void evergreen_emit_atomic_buffer_setup_count(struct r600_context *rctx,
4991 struct r600_pipe_shader *cs_shader,
4992 struct r600_shader_atomic *combined_atomics,
4993 uint8_t *atomic_used_mask_p)
4994 {
4995 uint8_t atomic_used_mask = 0;
4996 int i, j, k;
4997 bool is_compute = cs_shader ? true : false;
4998
4999 for (i = 0; i < (is_compute ? 1 : EG_NUM_HW_STAGES); i++) {
5000 uint8_t num_atomic_stage;
5001 struct r600_pipe_shader *pshader;
5002
5003 if (is_compute)
5004 pshader = cs_shader;
5005 else
5006 pshader = rctx->hw_shader_stages[i].shader;
5007 if (!pshader)
5008 continue;
5009
5010 num_atomic_stage = pshader->shader.nhwatomic_ranges;
5011 if (!num_atomic_stage)
5012 continue;
5013
5014 for (j = 0; j < num_atomic_stage; j++) {
5015 struct r600_shader_atomic *atomic = &pshader->shader.atomics[j];
5016 int natomics = atomic->end - atomic->start + 1;
5017
5018 for (k = 0; k < natomics; k++) {
5019 /* seen this in a previous stage */
5020 if (atomic_used_mask & (1u << (atomic->hw_idx + k)))
5021 continue;
5022
5023 combined_atomics[atomic->hw_idx + k].hw_idx = atomic->hw_idx + k;
5024 combined_atomics[atomic->hw_idx + k].buffer_id = atomic->buffer_id;
5025 combined_atomics[atomic->hw_idx + k].start = atomic->start + k;
5026 combined_atomics[atomic->hw_idx + k].end = combined_atomics[atomic->hw_idx + k].start + 1;
5027 atomic_used_mask |= (1u << (atomic->hw_idx + k));
5028 }
5029 }
5030 }
5031 *atomic_used_mask_p = atomic_used_mask;
5032 }
5033
evergreen_emit_atomic_buffer_setup(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t atomic_used_mask)5034 void evergreen_emit_atomic_buffer_setup(struct r600_context *rctx,
5035 bool is_compute,
5036 struct r600_shader_atomic *combined_atomics,
5037 uint8_t atomic_used_mask)
5038 {
5039 struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5040 unsigned pkt_flags = 0;
5041 uint32_t mask;
5042
5043 if (is_compute)
5044 pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5045
5046 mask = atomic_used_mask;
5047 if (!mask)
5048 return;
5049
5050 while (mask) {
5051 unsigned atomic_index = u_bit_scan(&mask);
5052 struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5053 struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5054 assert(resource);
5055
5056 if (rctx->b.gfx_level == CAYMAN)
5057 cayman_write_count_to_gds(rctx, atomic, resource, pkt_flags);
5058 else
5059 evergreen_emit_set_append_cnt(rctx, atomic, resource, pkt_flags);
5060 }
5061 }
5062
evergreen_emit_atomic_buffer_save(struct r600_context * rctx,bool is_compute,struct r600_shader_atomic * combined_atomics,uint8_t * atomic_used_mask_p)5063 void evergreen_emit_atomic_buffer_save(struct r600_context *rctx,
5064 bool is_compute,
5065 struct r600_shader_atomic *combined_atomics,
5066 uint8_t *atomic_used_mask_p)
5067 {
5068 struct radeon_cmdbuf *cs = &rctx->b.gfx.cs;
5069 struct r600_atomic_buffer_state *astate = &rctx->atomic_buffer_state;
5070 uint32_t pkt_flags = 0;
5071 uint32_t event = EVENT_TYPE_PS_DONE;
5072 uint32_t mask;
5073 uint64_t dst_offset;
5074 unsigned reloc;
5075
5076 if (is_compute)
5077 pkt_flags = RADEON_CP_PACKET3_COMPUTE_MODE;
5078
5079 mask = *atomic_used_mask_p;
5080 if (!mask)
5081 return;
5082
5083 while (mask) {
5084 unsigned atomic_index = u_bit_scan(&mask);
5085 struct r600_shader_atomic *atomic = &combined_atomics[atomic_index];
5086 struct r600_resource *resource = r600_resource(astate->buffer[atomic->buffer_id].buffer);
5087 assert(resource);
5088
5089 if (rctx->b.gfx_level == CAYMAN)
5090 cayman_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5091 else
5092 evergreen_emit_event_write_eos(rctx, atomic, resource, pkt_flags);
5093 }
5094
5095 if (pkt_flags == RADEON_CP_PACKET3_COMPUTE_MODE)
5096 event = EVENT_TYPE_CS_DONE;
5097
5098 ++rctx->append_fence_id;
5099 reloc = radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
5100 r600_resource(rctx->append_fence),
5101 RADEON_USAGE_READWRITE |
5102 RADEON_PRIO_SHADER_RW_BUFFER);
5103 dst_offset = r600_resource(rctx->append_fence)->gpu_address;
5104 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOS, 3, 0) | pkt_flags);
5105 radeon_emit(cs, EVENT_TYPE(event) | EVENT_INDEX(6));
5106 radeon_emit(cs, dst_offset & 0xffffffff);
5107 radeon_emit(cs, (2 << 29) | ((dst_offset >> 32) & 0xff));
5108 radeon_emit(cs, rctx->append_fence_id);
5109 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5110 radeon_emit(cs, reloc);
5111
5112 radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, 0) | pkt_flags);
5113 radeon_emit(cs, WAIT_REG_MEM_GEQUAL | WAIT_REG_MEM_MEMORY | (1 << 8));
5114 radeon_emit(cs, dst_offset & 0xffffffff);
5115 radeon_emit(cs, ((dst_offset >> 32) & 0xff));
5116 radeon_emit(cs, rctx->append_fence_id);
5117 radeon_emit(cs, 0xffffffff);
5118 radeon_emit(cs, 0xa);
5119 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
5120 radeon_emit(cs, reloc);
5121 }
5122