1 /*
2 * Copyright 2011 Joakim Sindholt <opensource@zhasha.com>
3 * Copyright 2013 Christoph Bumiller
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE. */
23
24 #include "device9.h"
25 #include "nine_pipe.h"
26
27 #include "cso_cache/cso_context.h"
28
29 void
nine_convert_dsa_state(struct pipe_depth_stencil_alpha_state * dsa_state,const DWORD * rs)30 nine_convert_dsa_state(struct pipe_depth_stencil_alpha_state *dsa_state,
31 const DWORD *rs)
32 {
33 struct pipe_depth_stencil_alpha_state dsa;
34
35 memset(&dsa, 0, sizeof(dsa)); /* memcmp safety */
36
37 if (rs[D3DRS_ZENABLE]) {
38 dsa.depth_enabled = 1;
39 dsa.depth_func = d3dcmpfunc_to_pipe_func(rs[D3DRS_ZFUNC]);
40 /* Disable depth write if no change can occur */
41 dsa.depth_writemask = !!rs[D3DRS_ZWRITEENABLE] &&
42 dsa.depth_func != PIPE_FUNC_EQUAL &&
43 dsa.depth_func != PIPE_FUNC_NEVER;
44 }
45
46 if (rs[D3DRS_STENCILENABLE]) {
47 dsa.stencil[0].enabled = 1;
48 dsa.stencil[0].func = d3dcmpfunc_to_pipe_func(rs[D3DRS_STENCILFUNC]);
49 dsa.stencil[0].fail_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_STENCILFAIL]);
50 dsa.stencil[0].zpass_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_STENCILPASS]);
51 dsa.stencil[0].zfail_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_STENCILZFAIL]);
52 dsa.stencil[0].valuemask = rs[D3DRS_STENCILMASK];
53 dsa.stencil[0].writemask = rs[D3DRS_STENCILWRITEMASK];
54
55 if (rs[D3DRS_TWOSIDEDSTENCILMODE]) {
56 dsa.stencil[1].enabled = 1;
57 dsa.stencil[1].func = d3dcmpfunc_to_pipe_func(rs[D3DRS_CCW_STENCILFUNC]);
58 dsa.stencil[1].fail_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_CCW_STENCILFAIL]);
59 dsa.stencil[1].zpass_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_CCW_STENCILPASS]);
60 dsa.stencil[1].zfail_op = d3dstencilop_to_pipe_stencil_op(rs[D3DRS_CCW_STENCILZFAIL]);
61 dsa.stencil[1].valuemask = dsa.stencil[0].valuemask;
62 dsa.stencil[1].writemask = dsa.stencil[0].writemask;
63 }
64 }
65
66 if (rs[D3DRS_ALPHATESTENABLE] && rs[NINED3DRS_EMULATED_ALPHATEST] == 7 && rs[D3DRS_ALPHAFUNC] != D3DCMP_ALWAYS) {
67 dsa.alpha_enabled = 1;
68 dsa.alpha_func = d3dcmpfunc_to_pipe_func(rs[D3DRS_ALPHAFUNC]);
69 dsa.alpha_ref_value = (float)rs[D3DRS_ALPHAREF] / 255.0f;
70 }
71
72 *dsa_state = dsa;
73 }
74
75 void
nine_convert_rasterizer_state(struct NineDevice9 * device,struct pipe_rasterizer_state * rast_state,const DWORD * rs)76 nine_convert_rasterizer_state(struct NineDevice9 *device,
77 struct pipe_rasterizer_state *rast_state,
78 const DWORD *rs)
79 {
80 struct pipe_rasterizer_state rast;
81
82 memset(&rast, 0, sizeof(rast));
83
84 rast.flatshade = rs[D3DRS_SHADEMODE] == D3DSHADE_FLAT;
85 /* rast.light_twoside = 0; */
86 /* rast.clamp_fragment_color = 0; */
87 /* rast.clamp_vertex_color = 0; */
88 /* rast.front_ccw = 0; */
89 rast.cull_face = d3dcull_to_pipe_face(rs[D3DRS_CULLMODE]);
90 rast.fill_front = d3dfillmode_to_pipe_polygon_mode(rs[D3DRS_FILLMODE]);
91 rast.fill_back = rast.fill_front;
92 rast.offset_tri = !!(rs[D3DRS_DEPTHBIAS] | rs[D3DRS_SLOPESCALEDEPTHBIAS]);
93 rast.offset_line = rast.offset_tri; /* triangles in wireframe mode */
94 rast.offset_point = 0; /* XXX ? */
95 rast.scissor = !!rs[D3DRS_SCISSORTESTENABLE];
96 /* rast.poly_smooth = 0; */
97 /* rast.poly_stipple_enable = 0; */
98 /* rast.point_smooth = 0; */
99 rast.sprite_coord_mode = PIPE_SPRITE_COORD_UPPER_LEFT;
100 rast.point_quad_rasterization = 1;
101 rast.point_size_per_vertex = rs[NINED3DRS_VSPOINTSIZE];
102 rast.multisample = rs[NINED3DRS_MULTISAMPLE];
103 rast.line_smooth = !!rs[D3DRS_ANTIALIASEDLINEENABLE];
104 /* rast.line_stipple_enable = 0; */
105 rast.line_last_pixel = !!rs[D3DRS_LASTPIXEL];
106 rast.flatshade_first = 1;
107 /* rast.half_pixel_center = 0; */
108 /* rast.lower_left_origin = 0; */
109 /* rast.bottom_edge_rule = 0; */
110 /* rast.rasterizer_discard = 0; */
111 if (rs[NINED3DRS_POSITIONT] &&
112 !device->driver_caps.window_space_position_support &&
113 device->driver_caps.disabling_depth_clipping_support) {
114 /* rast.depth_clip_near = 0; */
115 /* rast.depth_clip_far = 0; */
116 rast.depth_clamp = 1;
117 } else {
118 rast.depth_clip_near = 1;
119 rast.depth_clip_far = 1;
120 /* rast.depth_clamp = 0; */
121 }
122 rast.clip_halfz = 1;
123 rast.clip_plane_enable = rs[D3DRS_CLIPPLANEENABLE];
124 /* rast.line_stipple_factor = 0; */
125 /* rast.line_stipple_pattern = 0; */
126 rast.sprite_coord_enable = rs[D3DRS_POINTSPRITEENABLE] ? 0xff : 0x00;
127 rast.line_width = 1.0f;
128 rast.line_rectangular = 0;
129 if (rs[NINED3DRS_VSPOINTSIZE]) {
130 rast.point_size = 1.0f;
131 } else {
132 rast.point_size = CLAMP(asfloat(rs[D3DRS_POINTSIZE]),
133 asfloat(rs[D3DRS_POINTSIZE_MIN]),
134 asfloat(rs[D3DRS_POINTSIZE_MAX]));
135 }
136 /* offset_units has the ogl/d3d11 meaning.
137 * d3d9: offset = scale * dz + bias
138 * ogl/d3d11: offset = scale * dz + r * bias
139 * with r implementation dependent (+ different formula for float depth
140 * buffers). r=2^-23 is often the right value for gallium drivers.
141 * If possible, use offset_units_unscaled, which gives the d3d9
142 * behaviour, else scale by 1 << 23 */
143 rast.offset_units = asfloat(rs[D3DRS_DEPTHBIAS]) * (device->driver_caps.offset_units_unscaled ? 1.0f : (float)(1 << 23));
144 rast.offset_units_unscaled = device->driver_caps.offset_units_unscaled;
145 rast.offset_scale = asfloat(rs[D3DRS_SLOPESCALEDEPTHBIAS]);
146 /* rast.offset_clamp = 0.0f; */
147
148 *rast_state = rast;
149 }
150
151 static inline void
nine_convert_blend_state_fixup(struct pipe_blend_state * blend,const DWORD * rs)152 nine_convert_blend_state_fixup(struct pipe_blend_state *blend, const DWORD *rs)
153 {
154 if (unlikely(rs[D3DRS_SRCBLEND] == D3DBLEND_BOTHSRCALPHA ||
155 rs[D3DRS_SRCBLEND] == D3DBLEND_BOTHINVSRCALPHA)) {
156 blend->rt[0].rgb_dst_factor = (rs[D3DRS_SRCBLEND] == D3DBLEND_BOTHSRCALPHA) ?
157 PIPE_BLENDFACTOR_INV_SRC_ALPHA : PIPE_BLENDFACTOR_SRC_ALPHA;
158 if (!rs[D3DRS_SEPARATEALPHABLENDENABLE])
159 blend->rt[0].alpha_dst_factor = blend->rt[0].rgb_dst_factor;
160 } else
161 if (unlikely(rs[D3DRS_SEPARATEALPHABLENDENABLE] &&
162 (rs[D3DRS_SRCBLENDALPHA] == D3DBLEND_BOTHSRCALPHA ||
163 rs[D3DRS_SRCBLENDALPHA] == D3DBLEND_BOTHINVSRCALPHA))) {
164 blend->rt[0].alpha_dst_factor = (rs[D3DRS_SRCBLENDALPHA] == D3DBLEND_BOTHSRCALPHA) ?
165 PIPE_BLENDFACTOR_INV_SRC_ALPHA : PIPE_BLENDFACTOR_SRC_ALPHA;
166 }
167 }
168
169 void
nine_convert_blend_state(struct pipe_blend_state * blend_state,const DWORD * rs)170 nine_convert_blend_state(struct pipe_blend_state *blend_state, const DWORD *rs)
171 {
172 struct pipe_blend_state blend;
173
174 memset(&blend, 0, sizeof(blend)); /* memcmp safety */
175
176 blend.dither = !!rs[D3DRS_DITHERENABLE];
177
178 /* blend.alpha_to_one = 0; */
179 blend.alpha_to_coverage = !!(rs[NINED3DRS_ALPHACOVERAGE] & 5);
180
181 blend.rt[0].blend_enable = !!rs[D3DRS_ALPHABLENDENABLE];
182 if (blend.rt[0].blend_enable) {
183 blend.rt[0].rgb_func = d3dblendop_to_pipe_blend(rs[D3DRS_BLENDOP]);
184 blend.rt[0].rgb_src_factor = d3dblend_color_to_pipe_blendfactor(rs[D3DRS_SRCBLEND]);
185 blend.rt[0].rgb_dst_factor = d3dblend_color_to_pipe_blendfactor(rs[D3DRS_DESTBLEND]);
186 if (rs[D3DRS_SEPARATEALPHABLENDENABLE]) {
187 blend.rt[0].alpha_func = d3dblendop_to_pipe_blend(rs[D3DRS_BLENDOPALPHA]);
188 blend.rt[0].alpha_src_factor = d3dblend_alpha_to_pipe_blendfactor(rs[D3DRS_SRCBLENDALPHA]);
189 blend.rt[0].alpha_dst_factor = d3dblend_alpha_to_pipe_blendfactor(rs[D3DRS_DESTBLENDALPHA]);
190 } else {
191 /* TODO: Just copy the rgb values ? SRC1_x may differ ... */
192 blend.rt[0].alpha_func = blend.rt[0].rgb_func;
193 blend.rt[0].alpha_src_factor = d3dblend_alpha_to_pipe_blendfactor(rs[D3DRS_SRCBLEND]);
194 blend.rt[0].alpha_dst_factor = d3dblend_alpha_to_pipe_blendfactor(rs[D3DRS_DESTBLEND]);
195 }
196 nine_convert_blend_state_fixup(&blend, rs); /* for BOTH[INV]SRCALPHA */
197 }
198
199 blend.max_rt = 3; /* Upper bound. Could be optimized to fb->nr_cbufs for example */
200 blend.rt[0].colormask = rs[D3DRS_COLORWRITEENABLE];
201
202 if (rs[D3DRS_COLORWRITEENABLE1] != rs[D3DRS_COLORWRITEENABLE] ||
203 rs[D3DRS_COLORWRITEENABLE2] != rs[D3DRS_COLORWRITEENABLE] ||
204 rs[D3DRS_COLORWRITEENABLE3] != rs[D3DRS_COLORWRITEENABLE]) {
205 unsigned i;
206 blend.independent_blend_enable = true;
207 for (i = 1; i < 4; ++i)
208 blend.rt[i] = blend.rt[0];
209 blend.rt[1].colormask = rs[D3DRS_COLORWRITEENABLE1];
210 blend.rt[2].colormask = rs[D3DRS_COLORWRITEENABLE2];
211 blend.rt[3].colormask = rs[D3DRS_COLORWRITEENABLE3];
212 }
213
214 /* blend.force_srgb = !!rs[D3DRS_SRGBWRITEENABLE]; */
215
216 *blend_state = blend;
217 }
218
219 void
nine_convert_sampler_state(struct cso_context * ctx,int idx,const DWORD * ss)220 nine_convert_sampler_state(struct cso_context *ctx, int idx, const DWORD *ss)
221 {
222 struct pipe_sampler_state samp;
223
224 assert(idx >= 0 &&
225 (idx < NINE_MAX_SAMPLERS_PS || idx >= NINE_SAMPLER_VS(0)) &&
226 (idx < NINE_MAX_SAMPLERS));
227
228 if (ss[D3DSAMP_MIPFILTER] != D3DTEXF_NONE) {
229 samp.lod_bias = asfloat(ss[D3DSAMP_MIPMAPLODBIAS]);
230 samp.min_lod = ss[NINED3DSAMP_MINLOD];
231 samp.min_mip_filter = (ss[D3DSAMP_MIPFILTER] == D3DTEXF_POINT) ? PIPE_TEX_FILTER_NEAREST : PIPE_TEX_FILTER_LINEAR;
232 } else {
233 samp.min_lod = 0.0;
234 samp.lod_bias = 0.0;
235 samp.min_mip_filter = PIPE_TEX_MIPFILTER_NONE;
236 }
237 samp.max_lod = 15.0f;
238
239 if (ss[NINED3DSAMP_CUBETEX]) {
240 /* Cube textures are always clamped to edge on D3D */
241 samp.wrap_s = PIPE_TEX_WRAP_CLAMP_TO_EDGE;
242 samp.wrap_t = PIPE_TEX_WRAP_CLAMP_TO_EDGE;
243 samp.wrap_r = PIPE_TEX_WRAP_CLAMP_TO_EDGE;
244 } else {
245 samp.wrap_s = d3dtextureaddress_to_pipe_tex_wrap(ss[D3DSAMP_ADDRESSU]);
246 samp.wrap_t = d3dtextureaddress_to_pipe_tex_wrap(ss[D3DSAMP_ADDRESSV]);
247 samp.wrap_r = d3dtextureaddress_to_pipe_tex_wrap(ss[D3DSAMP_ADDRESSW]);
248 }
249 samp.min_img_filter = (ss[D3DSAMP_MINFILTER] == D3DTEXF_POINT && !ss[NINED3DSAMP_SHADOW]) ? PIPE_TEX_FILTER_NEAREST : PIPE_TEX_FILTER_LINEAR;
250 samp.mag_img_filter = (ss[D3DSAMP_MAGFILTER] == D3DTEXF_POINT && !ss[NINED3DSAMP_SHADOW]) ? PIPE_TEX_FILTER_NEAREST : PIPE_TEX_FILTER_LINEAR;
251 if (ss[D3DSAMP_MINFILTER] == D3DTEXF_ANISOTROPIC ||
252 ss[D3DSAMP_MAGFILTER] == D3DTEXF_ANISOTROPIC)
253 samp.max_anisotropy = MIN2(16, ss[D3DSAMP_MAXANISOTROPY]);
254 else
255 samp.max_anisotropy = 0;
256 samp.compare_mode = ss[NINED3DSAMP_SHADOW] ? PIPE_TEX_COMPARE_R_TO_TEXTURE : PIPE_TEX_COMPARE_NONE;
257 samp.compare_func = PIPE_FUNC_LEQUAL;
258 samp.unnormalized_coords = 0;
259 samp.seamless_cube_map = 0;
260 samp.border_color_is_integer = 0;
261 samp.reduction_mode = 0;
262 samp.pad = 0;
263 samp.border_color_format = PIPE_FORMAT_NONE;
264 d3dcolor_to_pipe_color_union(&samp.border_color, ss[D3DSAMP_BORDERCOLOR]);
265
266 /* see nine_state.h */
267 if (idx < NINE_MAX_SAMPLERS_PS)
268 cso_single_sampler(ctx, PIPE_SHADER_FRAGMENT, idx - NINE_SAMPLER_PS(0), &samp);
269 else
270 cso_single_sampler(ctx, PIPE_SHADER_VERTEX, idx - NINE_SAMPLER_VS(0), &samp);
271 }
272
273 const enum pipe_format nine_d3d9_to_pipe_format_map[120] =
274 {
275 [D3DFMT_UNKNOWN] = PIPE_FORMAT_NONE,
276 [D3DFMT_R8G8B8] = PIPE_FORMAT_R8G8B8_UNORM,
277 [D3DFMT_A8R8G8B8] = PIPE_FORMAT_B8G8R8A8_UNORM,
278 [D3DFMT_X8R8G8B8] = PIPE_FORMAT_B8G8R8X8_UNORM,
279 [D3DFMT_R5G6B5] = PIPE_FORMAT_B5G6R5_UNORM,
280 [D3DFMT_X1R5G5B5] = PIPE_FORMAT_B5G5R5X1_UNORM,
281 [D3DFMT_A1R5G5B5] = PIPE_FORMAT_B5G5R5A1_UNORM,
282 [D3DFMT_A4R4G4B4] = PIPE_FORMAT_B4G4R4A4_UNORM,
283 [D3DFMT_R3G3B2] = PIPE_FORMAT_B2G3R3_UNORM,
284 [D3DFMT_A8] = PIPE_FORMAT_A8_UNORM,
285 [D3DFMT_A8R3G3B2] = PIPE_FORMAT_NONE,
286 [D3DFMT_X4R4G4B4] = PIPE_FORMAT_B4G4R4X4_UNORM,
287 [D3DFMT_A2B10G10R10] = PIPE_FORMAT_R10G10B10A2_UNORM,
288 [D3DFMT_A8B8G8R8] = PIPE_FORMAT_R8G8B8A8_UNORM,
289 [D3DFMT_X8B8G8R8] = PIPE_FORMAT_R8G8B8X8_UNORM,
290 [D3DFMT_G16R16] = PIPE_FORMAT_R16G16_UNORM,
291 [D3DFMT_A2R10G10B10] = PIPE_FORMAT_B10G10R10A2_UNORM,
292 [D3DFMT_A16B16G16R16] = PIPE_FORMAT_R16G16B16A16_UNORM,
293 [D3DFMT_A8P8] = PIPE_FORMAT_NONE,
294 [D3DFMT_P8] = PIPE_FORMAT_NONE,
295 [D3DFMT_L8] = PIPE_FORMAT_L8_UNORM,
296 [D3DFMT_A8L8] = PIPE_FORMAT_L8A8_UNORM,
297 [D3DFMT_A4L4] = PIPE_FORMAT_L4A4_UNORM,
298 [D3DFMT_V8U8] = PIPE_FORMAT_R8G8_SNORM,
299 [D3DFMT_L6V5U5] = PIPE_FORMAT_NONE, /* Should be PIPE_FORMAT_R5SG5SB6U_NORM, but interpretation of the data differs a bit. */
300 [D3DFMT_X8L8V8U8] = PIPE_FORMAT_R8SG8SB8UX8U_NORM,
301 [D3DFMT_Q8W8V8U8] = PIPE_FORMAT_R8G8B8A8_SNORM,
302 [D3DFMT_V16U16] = PIPE_FORMAT_R16G16_SNORM,
303 [D3DFMT_A2W10V10U10] = PIPE_FORMAT_R10SG10SB10SA2U_NORM,
304 [D3DFMT_D16_LOCKABLE] = PIPE_FORMAT_Z16_UNORM,
305 [D3DFMT_D32] = PIPE_FORMAT_Z32_UNORM,
306 [D3DFMT_D15S1] = PIPE_FORMAT_NONE,
307 [D3DFMT_D24S8] = PIPE_FORMAT_S8_UINT_Z24_UNORM,
308 [D3DFMT_D24X8] = PIPE_FORMAT_X8Z24_UNORM,
309 [D3DFMT_D24X4S4] = PIPE_FORMAT_NONE,
310 [D3DFMT_D16] = PIPE_FORMAT_Z16_UNORM,
311 [D3DFMT_D32F_LOCKABLE] = PIPE_FORMAT_Z32_FLOAT,
312 [D3DFMT_D24FS8] = PIPE_FORMAT_Z32_FLOAT_S8X24_UINT,
313 [D3DFMT_D32_LOCKABLE] = PIPE_FORMAT_NONE,
314 [D3DFMT_S8_LOCKABLE] = PIPE_FORMAT_NONE,
315 [D3DFMT_L16] = PIPE_FORMAT_L16_UNORM,
316 [D3DFMT_VERTEXDATA] = PIPE_FORMAT_NONE,
317 [D3DFMT_INDEX16] = PIPE_FORMAT_R16_UINT,
318 [D3DFMT_INDEX32] = PIPE_FORMAT_R32_UINT,
319 [D3DFMT_Q16W16V16U16] = PIPE_FORMAT_R16G16B16A16_SNORM,
320 [D3DFMT_R16F] = PIPE_FORMAT_R16_FLOAT,
321 [D3DFMT_G16R16F] = PIPE_FORMAT_R16G16_FLOAT,
322 [D3DFMT_A16B16G16R16F] = PIPE_FORMAT_R16G16B16A16_FLOAT,
323 [D3DFMT_R32F] = PIPE_FORMAT_R32_FLOAT,
324 [D3DFMT_G32R32F] = PIPE_FORMAT_R32G32_FLOAT,
325 [D3DFMT_A32B32G32R32F] = PIPE_FORMAT_R32G32B32A32_FLOAT,
326 [D3DFMT_CxV8U8] = PIPE_FORMAT_NONE,
327 [D3DFMT_A1] = PIPE_FORMAT_NONE,
328 [D3DFMT_A2B10G10R10_XR_BIAS] = PIPE_FORMAT_NONE,
329 };
330
331 const D3DFORMAT nine_pipe_to_d3d9_format_map[PIPE_FORMAT_COUNT] =
332 {
333 [PIPE_FORMAT_NONE] = D3DFMT_UNKNOWN,
334 /* TODO: rename PIPE_FORMAT_R8G8B8_UNORM to PIPE_FORMAT_B8G8R8_UNORM */
335 [PIPE_FORMAT_R8G8B8_UNORM] = D3DFMT_R8G8B8,
336 [PIPE_FORMAT_B8G8R8A8_UNORM] = D3DFMT_A8R8G8B8,
337 [PIPE_FORMAT_B8G8R8X8_UNORM] = D3DFMT_X8R8G8B8,
338 [PIPE_FORMAT_B5G6R5_UNORM] = D3DFMT_R5G6B5,
339 [PIPE_FORMAT_B5G5R5X1_UNORM] = D3DFMT_X1R5G5B5,
340 [PIPE_FORMAT_B5G5R5A1_UNORM] = D3DFMT_A1R5G5B5,
341 [PIPE_FORMAT_B4G4R4A4_UNORM] = D3DFMT_A4R4G4B4,
342 [PIPE_FORMAT_B2G3R3_UNORM] = D3DFMT_R3G3B2,
343 [PIPE_FORMAT_A8_UNORM] = D3DFMT_A8,
344 /* [PIPE_FORMAT_B2G3R3A8_UNORM] = D3DFMT_A8R3G3B2, */
345 [PIPE_FORMAT_B4G4R4X4_UNORM] = D3DFMT_X4R4G4B4,
346 [PIPE_FORMAT_R10G10B10A2_UNORM] = D3DFMT_A2B10G10R10,
347 [PIPE_FORMAT_R8G8B8A8_UNORM] = D3DFMT_A8B8G8R8,
348 [PIPE_FORMAT_R8G8B8X8_UNORM] = D3DFMT_X8B8G8R8,
349 [PIPE_FORMAT_R16G16_UNORM] = D3DFMT_G16R16,
350 [PIPE_FORMAT_B10G10R10A2_UNORM] = D3DFMT_A2R10G10B10,
351 [PIPE_FORMAT_R16G16B16A16_UNORM] = D3DFMT_A16B16G16R16,
352
353 [PIPE_FORMAT_R8_UINT] = D3DFMT_P8,
354 [PIPE_FORMAT_R8A8_UINT] = D3DFMT_A8P8,
355
356 [PIPE_FORMAT_L8_UNORM] = D3DFMT_L8,
357 [PIPE_FORMAT_L8A8_UNORM] = D3DFMT_A8L8,
358 [PIPE_FORMAT_L4A4_UNORM] = D3DFMT_A4L4,
359
360 [PIPE_FORMAT_R8G8_SNORM] = D3DFMT_V8U8,
361 /* [PIPE_FORMAT_?] = D3DFMT_L6V5U5, */
362 /* [PIPE_FORMAT_?] = D3DFMT_X8L8V8U8, */
363 [PIPE_FORMAT_R8G8B8A8_SNORM] = D3DFMT_Q8W8V8U8,
364 [PIPE_FORMAT_R16G16_SNORM] = D3DFMT_V16U16,
365 [PIPE_FORMAT_R10SG10SB10SA2U_NORM] = D3DFMT_A2W10V10U10,
366
367 [PIPE_FORMAT_YUYV] = D3DFMT_UYVY,
368 /* [PIPE_FORMAT_YUY2] = D3DFMT_YUY2, */
369 [PIPE_FORMAT_DXT1_RGBA] = D3DFMT_DXT1,
370 /* [PIPE_FORMAT_DXT2_RGBA] = D3DFMT_DXT2, */
371 [PIPE_FORMAT_DXT3_RGBA] = D3DFMT_DXT3,
372 /* [PIPE_FORMAT_DXT4_RGBA] = D3DFMT_DXT4, */
373 [PIPE_FORMAT_DXT5_RGBA] = D3DFMT_DXT5,
374 /* [PIPE_FORMAT_?] = D3DFMT_MULTI2_ARGB8, (MET) */
375 [PIPE_FORMAT_R8G8_B8G8_UNORM] = D3DFMT_R8G8_B8G8, /* XXX: order */
376 [PIPE_FORMAT_G8R8_G8B8_UNORM] = D3DFMT_G8R8_G8B8,
377
378 [PIPE_FORMAT_Z16_UNORM] = D3DFMT_D16_LOCKABLE,
379 [PIPE_FORMAT_Z32_UNORM] = D3DFMT_D32,
380 /* [PIPE_FORMAT_Z15_UNORM_S1_UINT] = D3DFMT_D15S1, */
381 [PIPE_FORMAT_S8_UINT_Z24_UNORM] = D3DFMT_D24S8,
382 [PIPE_FORMAT_X8Z24_UNORM] = D3DFMT_D24X8,
383 [PIPE_FORMAT_L16_UNORM] = D3DFMT_L16,
384 [PIPE_FORMAT_Z32_FLOAT] = D3DFMT_D32F_LOCKABLE,
385 /* [PIPE_FORMAT_Z24_FLOAT_S8_UINT] = D3DFMT_D24FS8, */
386
387 [PIPE_FORMAT_R16_UINT] = D3DFMT_INDEX16,
388 [PIPE_FORMAT_R32_UINT] = D3DFMT_INDEX32,
389 [PIPE_FORMAT_R16G16B16A16_SNORM] = D3DFMT_Q16W16V16U16,
390
391 [PIPE_FORMAT_R16_FLOAT] = D3DFMT_R16F,
392 [PIPE_FORMAT_R32_FLOAT] = D3DFMT_R32F,
393 [PIPE_FORMAT_R16G16_FLOAT] = D3DFMT_G16R16F,
394 [PIPE_FORMAT_R32G32_FLOAT] = D3DFMT_G32R32F,
395 [PIPE_FORMAT_R16G16B16A16_FLOAT] = D3DFMT_A16B16G16R16F,
396 [PIPE_FORMAT_R32G32B32A32_FLOAT] = D3DFMT_A32B32G32R32F,
397
398 /* [PIPE_FORMAT_?] = D3DFMT_CxV8U8, */
399 };
400