• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4  * Copyright (c) 2024, Altera Corporation. All rights reserved.
5  *
6  * SPDX-License-Identifier: BSD-3-Clause
7  */
8 
9 #ifndef PLAT_SOCFPGA_DEF_H
10 #define PLAT_SOCFPGA_DEF_H
11 
12 #include "agilex_system_manager.h"
13 #include <lib/utils_def.h>
14 #include <platform_def.h>
15 
16 /* Platform Setting */
17 #define PLATFORM_MODEL				PLAT_SOCFPGA_AGILEX
18 /* 1 = Flush cache, 0 = No cache flush.
19  * Default for Agilex is No cache flush.
20  * For Agilex FP8, set to Flush cache.
21  */
22 #define CACHE_FLUSH				0
23 #define PLAT_PRIMARY_CPU			0
24 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT		MPIDR_AFF1_SHIFT
25 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT		MPIDR_AFF0_SHIFT
26 #define PLAT_HANDOFF_OFFSET			0xFFE3F000
27 #define PLAT_TIMER_BASE_ADDR			0xFFD01000
28 
29 /* FPGA config helpers */
30 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR		0x400000
31 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE		0x2000000
32 
33 /* QSPI Setting */
34 #define CAD_QSPIDATA_OFST			0xff900000
35 #define CAD_QSPI_OFFSET				0xff8d2000
36 
37 /* FIP Setting */
38 #define PLAT_FIP_BASE				(0)
39 #if ARM_LINUX_KERNEL_AS_BL33
40 #define PLAT_FIP_MAX_SIZE			(0x8000000)
41 #else
42 #define PLAT_FIP_MAX_SIZE			(0x1000000)
43 #endif
44 
45 /* SDMMC Setting */
46 #if ARM_LINUX_KERNEL_AS_BL33
47 #define PLAT_MMC_DATA_BASE			(0x10000000)
48 #define PLAT_MMC_DATA_SIZE			(0x100000)
49 #define SOCFPGA_MMC_BLOCK_SIZE			U(32768)
50 #else
51 #define PLAT_MMC_DATA_BASE			(0xffe3c000)
52 #define PLAT_MMC_DATA_SIZE			(0x2000
53 #define SOCFPGA_MMC_BLOCK_SIZE			U(8192)
54 #endif
55 
56 /* Register Mapping */
57 #define SOCFPGA_CCU_NOC_REG_BASE		0xf7000000
58 #define SOCFPGA_F2SDRAMMGR_REG_BASE		U(0xf8024000)
59 
60 #define SOCFPGA_MMC_REG_BASE			0xff808000
61 #define SOCFPGA_MEMCTRL_REG_BASE		0xf8011100
62 #define SOCFPGA_RSTMGR_REG_BASE			0xffd11000
63 #define SOCFPGA_SYSMGR_REG_BASE			0xffd12000
64 #define SOCFPGA_ECC_QSPI_REG_BASE		0xffa22000
65 
66 #define SOCFPGA_L4_PER_SCR_REG_BASE             0xffd21000
67 #define SOCFPGA_L4_SYS_SCR_REG_BASE             0xffd21100
68 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE           0xffd21200
69 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE         0xffd21300
70 
71 /*******************************************************************************
72  * Platform memory map related constants
73  ******************************************************************************/
74 #define DRAM_BASE				(0x0)
75 #define DRAM_SIZE				(0x80000000)
76 
77 #define OCRAM_BASE				(0xFFE00000)
78 #define OCRAM_SIZE				(0x00040000)
79 
80 #define MEM64_BASE				(0x0100000000)
81 #define MEM64_SIZE				(0x1F00000000)
82 
83 #define DEVICE1_BASE				(0x80000000)
84 #define DEVICE1_SIZE				(0x60000000)
85 
86 #define DEVICE2_BASE				(0xF7000000)
87 #define DEVICE2_SIZE				(0x08E00000)
88 
89 #define DEVICE3_BASE				(0xFFFC0000)
90 #define DEVICE3_SIZE				(0x00008000)
91 
92 #define DEVICE4_BASE				(0x2000000000)
93 #define DEVICE4_SIZE				(0x0100000000)
94 
95 #define BL2_BASE				(0xffe00000)
96 #define BL2_LIMIT				(0xffe2b000)
97 
98 #define BL31_BASE				(0x1000)
99 #define BL31_LIMIT				(0x81000)
100 
101 /*******************************************************************************
102  * UART related constants
103  ******************************************************************************/
104 #define PLAT_UART0_BASE				(0xFFC02000)
105 #define PLAT_UART1_BASE				(0xFFC02100)
106 
107 /*******************************************************************************
108  * WDT related constants
109  ******************************************************************************/
110 #define WDT_BASE			(0xFFD00200)
111 
112 /*******************************************************************************
113  * GIC related constants
114  ******************************************************************************/
115 #define PLAT_GIC_BASE				(0xFFFC0000)
116 #define PLAT_GICC_BASE				(PLAT_GIC_BASE + 0x2000)
117 #define PLAT_GICD_BASE				(PLAT_GIC_BASE + 0x1000)
118 #define PLAT_GICR_BASE				0
119 
120 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS		(400000000)
121 #define PLAT_HZ_CONVERT_TO_MHZ		(1000000)
122 
123 /*******************************************************************************
124  * SDMMC related pointer function
125  ******************************************************************************/
126 #define SDMMC_READ_BLOCKS			sdmmc_read_blocks
127 #define SDMMC_WRITE_BLOCKS			mmc_write_blocks
128 
129 /*******************************************************************************
130  * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
131  * is done and HPS should trigger warm reset via RMR_EL3.
132  ******************************************************************************/
133 #define L2_RESET_DONE_REG			0xFFD12218
134 
135 /* Platform specific system counter */
136 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ		U(400)
137 
138 #endif /* PLAT_SOCFPGA_DEF_H */
139