1 /* 2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4 * Copyright (c) 2024, Altera Corporation. All rights reserved. 5 * 6 * SPDX-License-Identifier: BSD-3-Clause 7 */ 8 9 #ifndef PLAT_SOCFPGA_DEF_H 10 #define PLAT_SOCFPGA_DEF_H 11 12 #include "agilex5_memory_controller.h" 13 #include "agilex5_system_manager.h" 14 15 #include <platform_def.h> 16 17 /* Platform Setting */ 18 #define PLATFORM_MODEL PLAT_SOCFPGA_AGILEX5 19 /* 1 = Flush cache, 0 = No cache flush. 20 * Default for Agilex5 is Cache flush. 21 */ 22 #define CACHE_FLUSH 1 23 #define MMC_DEVICE_TYPE 1 /* MMC = 0, SD = 1 */ 24 #define XLAT_TABLES_V2 U(1) 25 #define PLAT_PRIMARY_CPU_A55 0x000 26 #define PLAT_PRIMARY_CPU_A76 0x200 27 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF2_SHIFT 28 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT 29 #define PLAT_L2_RESET_REQ 0xB007C0DE 30 #define PLAT_HANDOFF_OFFSET 0x0007F000 31 #define PLAT_TIMER_BASE_ADDR 0x10D01000 32 33 /* System Counter */ 34 /* TODO: Update back to 400MHz. 35 * This shall be updated to read from L4 clock instead of hardcoded. 36 */ 37 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS U(400000000) 38 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ U(400) 39 40 /* FPGA config helpers */ 41 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x80400000 42 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE 0x82000000 43 44 /* QSPI Setting */ 45 #define CAD_QSPIDATA_OFST 0x10900000 46 #define CAD_QSPI_OFFSET 0x108d2000 47 48 /* FIP Setting */ 49 #define PLAT_FIP_BASE (0) 50 #if ARM_LINUX_KERNEL_AS_BL33 51 #define PLAT_FIP_MAX_SIZE (0x8000000) 52 #else 53 #define PLAT_FIP_MAX_SIZE (0x1000000) 54 #endif 55 56 /* SDMMC Setting */ 57 #if ARM_LINUX_KERNEL_AS_BL33 58 #define PLAT_MMC_DATA_BASE (0x90000000) 59 #define PLAT_MMC_DATA_SIZE (0x100000) 60 #define SOCFPGA_MMC_BLOCK_SIZE U(32768) 61 #else 62 #define PLAT_MMC_DATA_BASE (0x0007D000) 63 #define PLAT_MMC_DATA_SIZE (0x2000) 64 #define SOCFPGA_MMC_BLOCK_SIZE U(8192) 65 #endif 66 67 /* Register Mapping */ 68 #define SOCFPGA_CCU_NOC_REG_BASE 0x1c000000 69 #define SOCFPGA_F2SDRAMMGR_REG_BASE 0x18001000 70 71 #define SOCFPGA_MMC_REG_BASE 0x10808000 72 #define SOCFPGA_MEMCTRL_REG_BASE 0x108CC000 73 #define SOCFPGA_RSTMGR_REG_BASE 0x10d11000 74 #define SOCFPGA_SYSMGR_REG_BASE 0x10d12000 75 #define SOCFPGA_PINMUX_REG_BASE 0x10d13000 76 #define SOCFPGA_NAND_REG_BASE 0x10B80000 77 #define SOCFPGA_ECC_QSPI_REG_BASE 0x10A22000 78 79 #define SOCFPGA_L4_PER_SCR_REG_BASE 0x10d21000 80 #define SOCFPGA_L4_SYS_SCR_REG_BASE 0x10d21100 81 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE 0x10d21200 82 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE 0x10d21300 83 #define SOCFPGA_SDMMC_SECU_BIT 0x40 84 #define SOCFPGA_LWSOC2FPGA_ENABLE 0xffe0301 85 #define SOCFPGA_SDMMC_SECU_BIT_ENABLE 0x1010001 86 87 88 /* Define maximum page size for NAND flash devices */ 89 #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x2000) 90 91 /* OCRAM Register*/ 92 93 #define OCRAM_REG_BASE 0x108CC400 94 #define OCRAM_REGION_0_OFFSET 0x18 95 #define OCRAM_REGION_0_REG_BASE (OCRAM_REG_BASE + \ 96 OCRAM_REGION_0_OFFSET) 97 #define OCRAM_NON_SECURE_ENABLE 0x0 98 99 /******************************************************************************* 100 * Platform memory map related constants 101 ******************************************************************************/ 102 #define DRAM_BASE (0x80000000) 103 #define DRAM_SIZE (0x80000000) 104 105 #define OCRAM_BASE (0x00000000) 106 #define OCRAM_SIZE (0x00080000) 107 108 #define MEM64_BASE (0x0080000000) 109 #define MEM64_SIZE (0x0080000000) 110 111 //128MB PSS 112 #define PSS_BASE (0x10000000) 113 #define PSS_SIZE (0x08000000) 114 115 //64MB MPFE 116 #define MPFE_BASE (0x18000000) 117 #define MPFE_SIZE (0x04000000) 118 119 //16MB CCU 120 #define CCU_BASE (0x1C000000) 121 #define CCU_SIZE (0x01000000) 122 123 //1MB GIC 124 #define GIC_BASE (0x1D000000) 125 #define GIC_SIZE (0x00100000) 126 127 #define BL2_BASE (0x00000000) 128 #define BL2_LIMIT (0x0007E000) 129 130 #define BL31_BASE (0x80000000) 131 #define BL31_LIMIT (0x82000000) 132 /******************************************************************************* 133 * UART related constants 134 ******************************************************************************/ 135 #define PLAT_UART0_BASE (0x10C02000) 136 #define PLAT_UART1_BASE (0x10C02100) 137 138 /******************************************************************************* 139 * WDT related constants 140 ******************************************************************************/ 141 #define WDT_BASE (0x10D00200) 142 143 /******************************************************************************* 144 * GIC related constants 145 ******************************************************************************/ 146 #define PLAT_GIC_BASE (0x1D000000) 147 #define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x20000) 148 #define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x00000) 149 #define PLAT_GICR_BASE (PLAT_GIC_BASE + 0x60000) 150 151 #define PLAT_INTEL_SOCFPGA_GICR_BASE PLAT_GICR_BASE 152 153 /******************************************************************************* 154 * SDMMC related pointer function 155 ******************************************************************************/ 156 #define SDMMC_READ_BLOCKS sdmmc_read_blocks 157 #define SDMMC_WRITE_BLOCKS sdmmc_write_blocks 158 159 /******************************************************************************* 160 * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset 161 * is done and HPS should trigger warm reset via RMR_EL3. 162 ******************************************************************************/ 163 #define L2_RESET_DONE_REG 0x10D12218 164 165 #endif /* PLAT_SOCFPGA_DEF_H */ 166