Home
last modified time | relevance | path

Searched refs:RHS2 (Results 1 – 4 of 4) sorted by relevance

/external/llvm/include/llvm/ADT/
DSparseBitVector.h251 const SparseBitVectorElement &RHS2,
257 Bits[i] = RHS1.Bits[i] & ~RHS2.Bits[i];
679 const SparseBitVector<ElementSize> &RHS2)
684 ElementListConstIter Iter2 = RHS2.Elements.begin();
692 while (Iter2 != RHS2.Elements.end()) {
730 const SparseBitVector<ElementSize> *RHS2) {
731 intersectWithComplement(*RHS1, *RHS2);
/external/llvm/lib/Transforms/InstCombine/
DInstCombineSelect.cpp857 Value *LHS, *RHS, *LHS2, *RHS2; in visitSelectInst() local
859 if (SelectPatternFlavor SPF2 = MatchSelectPattern(LHS, LHS2, RHS2)) in visitSelectInst()
860 if (Instruction *R = FoldSPFofSPF(cast<Instruction>(LHS),SPF2,LHS2,RHS2, in visitSelectInst()
863 if (SelectPatternFlavor SPF2 = MatchSelectPattern(RHS, LHS2, RHS2)) in visitSelectInst()
864 if (Instruction *R = FoldSPFofSPF(cast<Instruction>(RHS),SPF2,LHS2,RHS2, in visitSelectInst()
/external/llvm/lib/Target/ARM/
DARMISelLowering.cpp3040 SDValue RHS1, RHS2; in OptimizeVFPBrcond() local
3042 expandf64Toi32(RHS, DAG, RHS1, RHS2); in OptimizeVFPBrcond()
3044 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask); in OptimizeVFPBrcond()
3048 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest }; in OptimizeVFPBrcond()
6832 unsigned RHS2 = MI->getOperand(4).getReg(); in EmitInstrWithCustomInserter() local
6837 .addReg(LHS2).addReg(RHS2) in EmitInstrWithCustomInserter()
/external/llvm/lib/Target/X86/
DX86ISelLowering.cpp8744 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl); in Lower256IntVSETCC() local
8751 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC)); in Lower256IntVSETCC()
10613 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl); in Lower256IntArith() local
10620 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2)); in Lower256IntArith()