Home
last modified time | relevance | path

Searched refs:R10 (Results 1 – 25 of 47) sorted by relevance

12

/external/llvm/test/CodeGen/Mips/
Datomic.ll89 ; CHECK: ll $[[R10:[0-9]+]], 0($[[R2]])
90 ; CHECK: addu $[[R11:[0-9]+]], $[[R10]], $[[R9]]
92 ; CHECK: and $[[R13:[0-9]+]], $[[R10]], $[[R7]]
97 ; CHECK: and $[[R15:[0-9]+]], $[[R10]], $[[R6]]
120 ; CHECK: ll $[[R10:[0-9]+]], 0($[[R2]])
121 ; CHECK: subu $[[R11:[0-9]+]], $[[R10]], $[[R9]]
123 ; CHECK: and $[[R13:[0-9]+]], $[[R10]], $[[R7]]
128 ; CHECK: and $[[R15:[0-9]+]], $[[R10]], $[[R6]]
151 ; CHECK: ll $[[R10:[0-9]+]], 0($[[R2]])
152 ; CHECK: and $[[R18:[0-9]+]], $[[R10]], $[[R9]]
[all …]
/external/llvm/lib/Target/XCore/
DXCoreFrameLowering.cpp169 storeToStack(MBB, MBBI, XCore::R10, FPSpillOffset + FrameSize*4, dl, TII); in emitPrologue()
171 MBB.addLiveIn(XCore::R10); in emitPrologue()
176 MachineLocation CSSrc(XCore::R10); in emitPrologue()
180 unsigned FramePtr = XCore::R10; in emitPrologue()
221 unsigned FramePtr = XCore::R10; in emitEpilogue()
247 loadFromStack(MBB, MBBI, XCore::R10, FPSpillOffset, dl, TII); in emitEpilogue()
DXCoreRegisterInfo.td36 def R10 : Ri<10, "r10">, DwarfRegNum<[10]>;
49 R4, R5, R6, R7, R8, R9, R10,
DXCoreRegisterInfo.cpp66 XCore::R8, XCore::R9, XCore::R10, XCore::LR, in getCalleeSavedRegs()
81 Reserved.set(XCore::R10); in getReservedRegs()
258 return TFI->hasFP(MF) ? XCore::R10 : XCore::SP; in getFrameRegister()
/external/llvm/lib/Target/ARM/
DARMBaseRegisterInfo.h45 case R8: case R9: case R10: case R11: in isARMArea1Register()
56 case R8: case R9: case R10: case R11: in isARMArea2Register()
DARMCallingConv.td99 CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>>
195 def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4,
/external/llvm/lib/Target/MBlaze/MCTargetDesc/
DMBlazeBaseInfo.h115 case MBlaze::R10 : return 10; in getMBlazeRegisterNumbering()
179 case 10 : return MBlaze::R10; in getMBlazeRegisterFromNumbering()
/external/valgrind/main/VEX/orig_ppc32/
Dreturn0.orig242 1: PUTL t0, R10
252 7: GETL R10, t6
298 39: GETL R10, t28
327 60: PUTL t46, R10
436 3: GETL R10, t4
441 6: GETL R10, t6
443 8: PUTL t6, R10
525 12: GETL R10, t10
530 15: GETL R10, t12
532 17: PUTL t12, R10
[all …]
Ddate.orig242 1: PUTL t0, R10
252 7: GETL R10, t6
298 39: GETL R10, t28
327 60: PUTL t46, R10
436 3: GETL R10, t4
441 6: GETL R10, t6
443 8: PUTL t6, R10
525 12: GETL R10, t10
530 15: GETL R10, t12
532 17: PUTL t12, R10
[all …]
/external/llvm/lib/Target/Hexagon/
DHexagonRegisterInfo.td74 def R10 : Ri<10, "r10">, DwarfRegNum<[10]>;
108 def D5 : Rd<10, "r11:10", [R10, R11]>, DwarfRegNum<[42]>;
149 R10, R11, R29, R30, R31)> {
DHexagonRegisterInfo.h36 #define HEXAGON_RESERVED_REG_1 Hexagon::R10
/external/kernel-headers/original/asm-x86/
Dptrace-abi.h36 #define R10 56 macro
/external/llvm/lib/Target/X86/
DX86RegisterInfo.cpp369 X86::R8, X86::R9, X86::R10, X86::R11, in getReservedRegs()
567 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: in getX86SubSuperRegister()
604 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: in getX86SubSuperRegister()
640 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: in getX86SubSuperRegister()
676 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: in getX86SubSuperRegister()
677 return X86::R10; in getX86SubSuperRegister()
DX86InstrControl.td241 // __chkstk(MSVC): clobber R10, R11 and EFLAGS.
242 // ___chkstk(Mingw64): clobber R10, R11, RAX and EFLAGS, and update RSP.
243 let Defs = [RAX, R10, R11, RSP, EFLAGS],
DX86CallingConv.td187 // The 'nest' parameter, if any, is passed in R10.
188 CCIfNest<CCAssignToReg<[R10]>>,
239 // The 'nest' parameter, if any, is passed in R10.
240 CCIfNest<CCAssignToReg<[R10]>>,
522 def CSR_MostRegs_64 : CalleeSavedRegs<(add RBX, RCX, RDX, RSI, RDI, R8, R9, R10,
DX86FrameLowering.cpp104 X86::R8, X86::R9, X86::R10, X86::R11, 0 in findDeadCallerSavedReg()
1465 allocMBB->addLiveIn(X86::R10); in adjustForSegmentedStacks()
1576 BuildMI(allocMBB, DL, TII.get(X86::MOV64rr), X86::RAX).addReg(X86::R10); in adjustForSegmentedStacks()
1578 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R10) in adjustForSegmentedStacks()
1582 MF.getRegInfo().setPhysRegUsed(X86::R10); in adjustForSegmentedStacks()
/external/llvm/lib/Target/PowerPC/MCTargetDesc/
DPPCBaseInfo.h41 case R10: case X10: case F10: case V10: case CR2EQ: return 10; in getPPCRegisterNumbering()
/external/valgrind/main/coregrind/m_sigframe/
Dsigframe-arm-linux.c148 SC2(r10,R10); in synth_ucontext()
327 REST(r10,R10); in VG_()
Dsigframe-amd64-linux.c347 SC2(r10,R10); in synth_ucontext()
/external/llvm/lib/Target/X86/Disassembler/
DX86DisassemblerDecoder.h171 ENTRY(R10) \
189 ENTRY(R10) \
/external/llvm/lib/Target/PowerPC/
DPPCCallingConv.td28 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
50 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
/external/valgrind/main/VEX/auxprogs/
Dgenoffsets.c110 GENOFFSET(AMD64,amd64,R10); in foo()
/external/llvm/lib/Target/MBlaze/
DMBlazeRegisterInfo.td52 def R10 : MBlazeGPRReg< 10, "r10">, DwarfRegNum<[10]>;
/external/llvm/lib/Target/X86/MCTargetDesc/
DX86BaseInfo.h597 case X86::R8: case X86::R9: case X86::R10: case X86::R11: in isX86_64ExtendedReg()
/external/llvm/lib/Target/R600/
DAMDILRegisterInfo.td32 def R10 : AMDILReg<10, "r10">, DwarfRegNum<[10]>;

12